blob: 7a2f2570b34ce7727e8a100b5a6e6c0de3cc76a4 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86.td - Target definition file for the Intel X86 ---*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This is a target description file for the Intel i386 architecture, refered to
11// here as the "X86" architecture.
12//
13//===----------------------------------------------------------------------===//
14
15// Get the target-independent interfaces which we are implementing...
16//
Evan Cheng301aaf52008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018
19//===----------------------------------------------------------------------===//
20// X86 Subtarget features.
21//===----------------------------------------------------------------------===//
22
23def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX",
24 "Enable MMX instructions">;
25def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
26 "Enable SSE instructions",
27 [FeatureMMX]>;
28def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
29 "Enable SSE2 instructions",
30 [FeatureSSE1]>;
31def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
32 "Enable SSE3 instructions",
33 [FeatureSSE2]>;
34def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
35 "Enable SSSE3 instructions",
36 [FeatureSSE3]>;
Nate Begemanb2975562008-02-03 07:18:54 +000037def FeatureSSE41 : SubtargetFeature<"sse41", "X86SSELevel", "SSE41",
38 "Enable SSE 4.1 instructions",
39 [FeatureSSSE3]>;
40def FeatureSSE42 : SubtargetFeature<"sse42", "X86SSELevel", "SSE42",
41 "Enable SSE 4.2 instructions",
42 [FeatureSSE41]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
44 "Enable 3DNow! instructions">;
45def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
46 "Enable 3DNow! Athlon instructions",
47 [Feature3DNow]>;
48def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
49 "Support 64-bit instructions",
50 [FeatureSSE2]>;
Evan Cheng95a77fd2009-01-02 05:35:45 +000051def FeatureSlowBTMem : SubtargetFeature<"slow-bt-mem", "IsBTMemSlow", "true",
52 "Bit testing of memory is slow">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053
54//===----------------------------------------------------------------------===//
55// X86 processors supported.
56//===----------------------------------------------------------------------===//
57
58class Proc<string Name, list<SubtargetFeature> Features>
59 : Processor<Name, NoItineraries, Features>;
60
61def : Proc<"generic", []>;
62def : Proc<"i386", []>;
63def : Proc<"i486", []>;
Dale Johannesen68a99ca2008-10-14 22:06:33 +000064def : Proc<"i586", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065def : Proc<"pentium", []>;
66def : Proc<"pentium-mmx", [FeatureMMX]>;
67def : Proc<"i686", []>;
68def : Proc<"pentiumpro", []>;
69def : Proc<"pentium2", [FeatureMMX]>;
70def : Proc<"pentium3", [FeatureSSE1]>;
Evan Cheng95a77fd2009-01-02 05:35:45 +000071def : Proc<"pentium-m", [FeatureSSE2, FeatureSlowBTMem]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072def : Proc<"pentium4", [FeatureSSE2]>;
Evan Cheng95a77fd2009-01-02 05:35:45 +000073def : Proc<"x86-64", [Feature64Bit, FeatureSlowBTMem]>;
74def : Proc<"yonah", [FeatureSSE3, FeatureSlowBTMem]>;
75def : Proc<"prescott", [FeatureSSE3, FeatureSlowBTMem]>;
76def : Proc<"nocona", [FeatureSSE3, Feature64Bit, FeatureSlowBTMem]>;
77def : Proc<"core2", [FeatureSSSE3, Feature64Bit, FeatureSlowBTMem]>;
78def : Proc<"penryn", [FeatureSSE41, Feature64Bit, FeatureSlowBTMem]>;
Evan Cheng2b5a6212009-01-03 04:24:44 +000079def : Proc<"atom", [FeatureSSE3, Feature64Bit, FeatureSlowBTMem]>;
80def : Proc<"corei7", [FeatureSSE42, Feature64Bit, FeatureSlowBTMem]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081
82def : Proc<"k6", [FeatureMMX]>;
83def : Proc<"k6-2", [FeatureMMX, Feature3DNow]>;
84def : Proc<"k6-3", [FeatureMMX, Feature3DNow]>;
Evan Cheng95a77fd2009-01-02 05:35:45 +000085def : Proc<"athlon", [FeatureMMX, Feature3DNowA, FeatureSlowBTMem]>;
86def : Proc<"athlon-tbird", [FeatureMMX, Feature3DNowA, FeatureSlowBTMem]>;
87def : Proc<"athlon-4", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
88def : Proc<"athlon-xp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
89def : Proc<"athlon-mp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
90def : Proc<"k8", [Feature3DNowA, Feature64Bit, FeatureSlowBTMem]>;
91def : Proc<"opteron", [Feature3DNowA, Feature64Bit, FeatureSlowBTMem]>;
92def : Proc<"athlon64", [Feature3DNowA, Feature64Bit, FeatureSlowBTMem]>;
93def : Proc<"athlon-fx", [Feature3DNowA, Feature64Bit, FeatureSlowBTMem]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
95def : Proc<"winchip-c6", [FeatureMMX]>;
96def : Proc<"winchip2", [FeatureMMX, Feature3DNow]>;
97def : Proc<"c3", [FeatureMMX, Feature3DNow]>;
98def : Proc<"c3-2", [FeatureSSE1]>;
99
100//===----------------------------------------------------------------------===//
101// Register File Description
102//===----------------------------------------------------------------------===//
103
104include "X86RegisterInfo.td"
105
106//===----------------------------------------------------------------------===//
107// Instruction Descriptions
108//===----------------------------------------------------------------------===//
109
110include "X86InstrInfo.td"
111
112def X86InstrInfo : InstrInfo {
113
114 // Define how we want to layout our TargetSpecific information field... This
115 // should be kept up-to-date with the fields in the X86InstrInfo.h file.
116 let TSFlagsFields = ["FormBits",
117 "hasOpSizePrefix",
118 "hasAdSizePrefix",
119 "Prefix",
120 "hasREX_WPrefix",
121 "ImmTypeBits",
122 "FPFormBits",
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000123 "hasLockPrefix",
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000124 "SegOvrBits",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 "Opcode"];
126 let TSFlagsShifts = [0,
127 6,
128 7,
129 8,
130 12,
131 13,
132 16,
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000133 19,
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000134 20,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 24];
136}
137
138//===----------------------------------------------------------------------===//
139// Calling Conventions
140//===----------------------------------------------------------------------===//
141
142include "X86CallingConv.td"
143
144
145//===----------------------------------------------------------------------===//
146// Assembly Printers
147//===----------------------------------------------------------------------===//
148
149// The X86 target supports two different syntaxes for emitting machine code.
150// This is controlled by the -x86-asm-syntax={att|intel}
151def ATTAsmWriter : AsmWriter {
152 string AsmWriterClassName = "ATTAsmPrinter";
153 int Variant = 0;
154}
155def IntelAsmWriter : AsmWriter {
156 string AsmWriterClassName = "IntelAsmPrinter";
157 int Variant = 1;
158}
159
160
161def X86 : Target {
162 // Information about the instructions...
163 let InstructionSet = X86InstrInfo;
164
165 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
166}