Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===// |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that PPC uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |
| 16 | #define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |
| 17 | |
| 18 | #include "llvm/Target/TargetLowering.h" |
Chris Lattner | 0bbea95 | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/SelectionDAG.h" |
Chris Lattner | 2668959 | 2005-10-14 23:51:18 +0000 | [diff] [blame] | 20 | #include "PPC.h" |
Chris Lattner | 331d1bc | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 21 | #include "PPCSubtarget.h" |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 22 | |
| 23 | namespace llvm { |
Chris Lattner | 0bbea95 | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 24 | namespace PPCISD { |
| 25 | enum NodeType { |
| 26 | // Start the numbering where the builting ops and target ops leave off. |
| 27 | FIRST_NUMBER = ISD::BUILTIN_OP_END+PPC::INSTRUCTION_LIST_END, |
| 28 | |
| 29 | /// FSEL - Traditional three-operand fsel node. |
| 30 | /// |
| 31 | FSEL, |
Chris Lattner | f760532 | 2005-08-31 21:09:52 +0000 | [diff] [blame] | 32 | |
Nate Begeman | c09eeec | 2005-09-06 22:03:27 +0000 | [diff] [blame] | 33 | /// FCFID - The FCFID instruction, taking an f64 operand and producing |
| 34 | /// and f64 value containing the FP representation of the integer that |
| 35 | /// was temporarily in the f64 operand. |
| 36 | FCFID, |
| 37 | |
| 38 | /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64 |
| 39 | /// operand, producing an f64 value containing the integer representation |
| 40 | /// of that FP value. |
| 41 | FCTIDZ, FCTIWZ, |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 42 | |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 43 | /// STFIWX - The STFIWX instruction. The first operand is an input token |
| 44 | /// chain, then an f64 value to store, then an address to store it to, |
| 45 | /// then a SRCVALUE for the address. |
| 46 | STFIWX, |
| 47 | |
Nate Begeman | 993aeb2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 48 | // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking |
| 49 | // three v4f32 operands and producing a v4f32 result. |
| 50 | VMADDFP, VNMSUBFP, |
| 51 | |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 52 | /// VPERM - The PPC VPERM Instruction. |
| 53 | /// |
| 54 | VPERM, |
| 55 | |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 56 | /// Hi/Lo - These represent the high and low 16-bit parts of a global |
| 57 | /// address respectively. These nodes have two operands, the first of |
| 58 | /// which must be a TargetGlobalAddress, and the second of which must be a |
| 59 | /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C', |
| 60 | /// though these are usually folded into other nodes. |
| 61 | Hi, Lo, |
| 62 | |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame^] | 63 | /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX) |
| 64 | /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to |
| 65 | /// compute an allocation on the stack. |
| 66 | DYNALLOC, |
| 67 | |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 68 | /// GlobalBaseReg - On Darwin, this node represents the result of the mflr |
| 69 | /// at function entry, used for PIC code. |
| 70 | GlobalBaseReg, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 71 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 72 | /// These nodes represent the 32-bit PPC shifts that operate on 6-bit |
| 73 | /// shift amounts. These nodes are generated by the multi-precision shift |
| 74 | /// code. |
| 75 | SRL, SRA, SHL, |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 76 | |
| 77 | /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit" |
| 78 | /// registers. |
| 79 | EXTSW_32, |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 80 | |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 81 | /// STD_32 - This is the STD instruction for use with "32-bit" registers. |
| 82 | STD_32, |
| 83 | |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 84 | /// CALL - A direct function call. |
Chris Lattner | 281b55e | 2006-01-27 23:34:02 +0000 | [diff] [blame] | 85 | CALL, |
| 86 | |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 87 | /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a |
| 88 | /// MTCTR instruction. |
| 89 | MTCTR, |
| 90 | |
| 91 | /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a |
| 92 | /// BCTRL instruction. |
| 93 | BCTRL, |
| 94 | |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 95 | /// Return with a flag operand, matched by 'blr' |
| 96 | RET_FLAG, |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 97 | |
| 98 | /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCR/MFOCRF instructions. |
| 99 | /// This copies the bits corresponding to the specified CRREG into the |
| 100 | /// resultant GPR. Bits corresponding to other CR regs are undefined. |
| 101 | MFCR, |
Chris Lattner | a17b155 | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 102 | |
| 103 | /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP* |
| 104 | /// instructions. For lack of better number, we use the opcode number |
| 105 | /// encoding for the OPC field to identify the compare. For example, 838 |
| 106 | /// is VCMPGTSH. |
| 107 | VCMP, |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 108 | |
| 109 | /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the |
| 110 | /// altivec VCMP*o instructions. For lack of better number, we use the |
| 111 | /// opcode number encoding for the OPC field to identify the compare. For |
| 112 | /// example, 838 is VCMPGTSH. |
Chris Lattner | 90564f2 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 113 | VCMPo, |
| 114 | |
| 115 | /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This |
| 116 | /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the |
| 117 | /// condition register to branch on, OPC is the branch opcode to use (e.g. |
| 118 | /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is |
| 119 | /// an optional input flag argument. |
Chris Lattner | d998938 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 120 | COND_BRANCH, |
| 121 | |
| 122 | /// CHAIN = STBRX CHAIN, GPRC, Ptr, SRCVALUE, Type - This is a |
| 123 | /// byte-swapping store instruction. It byte-swaps the low "Type" bits of |
| 124 | /// the GPRC input, then stores it through Ptr. Type can be either i16 or |
| 125 | /// i32. |
| 126 | STBRX, |
| 127 | |
| 128 | /// GPRC, CHAIN = LBRX CHAIN, Ptr, SRCVALUE, Type - This is a |
| 129 | /// byte-swapping load instruction. It loads "Type" bits, byte swaps it, |
| 130 | /// then puts it in the bottom bits of the GPRC. TYPE can be either i16 |
| 131 | /// or i32. |
| 132 | LBRX |
Chris Lattner | 281b55e | 2006-01-27 23:34:02 +0000 | [diff] [blame] | 133 | }; |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 134 | } |
| 135 | |
| 136 | /// Define some predicates that are used for node matching. |
| 137 | namespace PPC { |
Chris Lattner | ddb739e | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 138 | /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a |
| 139 | /// VPKUHUM instruction. |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 140 | bool isVPKUHUMShuffleMask(SDNode *N, bool isUnary); |
Chris Lattner | ddb739e | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 141 | |
| 142 | /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a |
| 143 | /// VPKUWUM instruction. |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 144 | bool isVPKUWUMShuffleMask(SDNode *N, bool isUnary); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 145 | |
| 146 | /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for |
| 147 | /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes). |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 148 | bool isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary); |
Chris Lattner | 116cc48 | 2006-04-06 21:11:54 +0000 | [diff] [blame] | 149 | |
| 150 | /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for |
| 151 | /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes). |
Chris Lattner | caad163 | 2006-04-06 22:02:42 +0000 | [diff] [blame] | 152 | bool isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary); |
Chris Lattner | ddb739e | 2006-04-06 17:23:16 +0000 | [diff] [blame] | 153 | |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 154 | /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift |
| 155 | /// amount, otherwise return -1. |
Chris Lattner | f24380e | 2006-04-06 22:28:36 +0000 | [diff] [blame] | 156 | int isVSLDOIShuffleMask(SDNode *N, bool isUnary); |
Chris Lattner | d0608e1 | 2006-04-06 18:26:28 +0000 | [diff] [blame] | 157 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 158 | /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand |
| 159 | /// specifies a splat of a single element that is suitable for input to |
| 160 | /// VSPLTB/VSPLTH/VSPLTW. |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 161 | bool isSplatShuffleMask(SDNode *N, unsigned EltSize); |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 162 | |
| 163 | /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the |
| 164 | /// specified isSplatShuffleMask VECTOR_SHUFFLE mask. |
Chris Lattner | 7ff7e67 | 2006-04-04 17:25:31 +0000 | [diff] [blame] | 165 | unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize); |
Chris Lattner | 64b3a08 | 2006-03-24 07:48:08 +0000 | [diff] [blame] | 166 | |
Chris Lattner | e87192a | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 167 | /// get_VSPLTI_elt - If this is a build_vector of constants which can be |
Chris Lattner | 140a58f | 2006-04-08 06:46:53 +0000 | [diff] [blame] | 168 | /// formed by using a vspltis[bhw] instruction of the specified element |
| 169 | /// size, return the constant being splatted. The ByteSize field indicates |
| 170 | /// the number of bytes of each element [124] -> [bhw]. |
Chris Lattner | e87192a | 2006-04-12 17:37:20 +0000 | [diff] [blame] | 171 | SDOperand get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG); |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 172 | } |
Chris Lattner | 0bbea95 | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 173 | |
Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 174 | class PPCTargetLowering : public TargetLowering { |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 175 | int VarArgsFrameIndex; // FrameIndex for start of varargs area. |
| 176 | int ReturnAddrIndex; // FrameIndex for return slot. |
Chris Lattner | 331d1bc | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 177 | const PPCSubtarget &PPCSubTarget; |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 178 | public: |
Chris Lattner | 331d1bc | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 179 | PPCTargetLowering(PPCTargetMachine &TM); |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 180 | |
Chris Lattner | da6d20f | 2006-01-09 23:52:17 +0000 | [diff] [blame] | 181 | /// getTargetNodeName() - This method returns the name of a target specific |
| 182 | /// DAG node. |
| 183 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 184 | |
| 185 | /// getPreIndexedAddressParts - returns true by value, base pointer and |
| 186 | /// offset pointer and addressing mode by reference if the node's address |
| 187 | /// can be legally represented as pre-indexed load / store address. |
| 188 | virtual bool getPreIndexedAddressParts(SDNode *N, SDOperand &Base, |
| 189 | SDOperand &Offset, |
Evan Cheng | 144d8f0 | 2006-11-09 17:55:04 +0000 | [diff] [blame] | 190 | ISD::MemIndexedMode &AM, |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 191 | SelectionDAG &DAG); |
| 192 | |
| 193 | /// SelectAddressRegReg - Given the specified addressed, check to see if it |
| 194 | /// can be represented as an indexed [r+r] operation. Returns false if it |
| 195 | /// can be more efficiently represented with [r+imm]. |
| 196 | bool SelectAddressRegReg(SDOperand N, SDOperand &Base, SDOperand &Index, |
| 197 | SelectionDAG &DAG); |
| 198 | |
| 199 | /// SelectAddressRegImm - Returns true if the address N can be represented |
| 200 | /// by a base register plus a signed 16-bit displacement [r+imm], and if it |
| 201 | /// is not better represented as reg+reg. |
| 202 | bool SelectAddressRegImm(SDOperand N, SDOperand &Disp, SDOperand &Base, |
| 203 | SelectionDAG &DAG); |
| 204 | |
| 205 | /// SelectAddressRegRegOnly - Given the specified addressed, force it to be |
| 206 | /// represented as an indexed [r+r] operation. |
| 207 | bool SelectAddressRegRegOnly(SDOperand N, SDOperand &Base, SDOperand &Index, |
| 208 | SelectionDAG &DAG); |
| 209 | |
| 210 | /// SelectAddressRegImmShift - Returns true if the address N can be |
| 211 | /// represented by a base register plus a signed 14-bit displacement |
| 212 | /// [r+imm*4]. Suitable for use by STD and friends. |
| 213 | bool SelectAddressRegImmShift(SDOperand N, SDOperand &Disp, SDOperand &Base, |
| 214 | SelectionDAG &DAG); |
| 215 | |
Chris Lattner | da6d20f | 2006-01-09 23:52:17 +0000 | [diff] [blame] | 216 | |
Chris Lattner | e4bc9ea | 2005-08-26 00:52:45 +0000 | [diff] [blame] | 217 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 218 | /// |
| 219 | virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); |
| 220 | |
Chris Lattner | 8c13d0a | 2006-03-01 04:57:39 +0000 | [diff] [blame] | 221 | virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 222 | |
Chris Lattner | bbe77de | 2006-04-02 06:26:07 +0000 | [diff] [blame] | 223 | virtual void computeMaskedBitsForTargetNode(const SDOperand Op, |
| 224 | uint64_t Mask, |
| 225 | uint64_t &KnownZero, |
| 226 | uint64_t &KnownOne, |
| 227 | unsigned Depth = 0) const; |
Nate Begeman | 4a95945 | 2005-10-18 23:23:37 +0000 | [diff] [blame] | 228 | |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 229 | virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI, |
| 230 | MachineBasicBlock *MBB); |
Chris Lattner | ddc787d | 2006-01-31 19:20:21 +0000 | [diff] [blame] | 231 | |
Chris Lattner | ad3bc8d | 2006-02-07 20:16:30 +0000 | [diff] [blame] | 232 | ConstraintType getConstraintType(char ConstraintLetter) const; |
Chris Lattner | 331d1bc | 2006-11-02 01:44:04 +0000 | [diff] [blame] | 233 | std::pair<unsigned, const TargetRegisterClass*> |
| 234 | getRegForInlineAsmConstraint(const std::string &Constraint, |
| 235 | MVT::ValueType VT) const; |
Chris Lattner | dba1aee | 2006-10-31 19:40:43 +0000 | [diff] [blame] | 236 | SDOperand isOperandValidForConstraint(SDOperand Op, char ConstraintLetter, |
| 237 | SelectionDAG &DAG); |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 238 | |
| 239 | /// isLegalAddressImmediate - Return true if the integer value can be used |
| 240 | /// as the offset of the target addressing mode. |
| 241 | virtual bool isLegalAddressImmediate(int64_t V) const; |
Reid Spencer | 3a9ec24 | 2006-08-28 01:02:49 +0000 | [diff] [blame] | 242 | virtual bool isLegalAddressImmediate(llvm::GlobalValue*) const; |
Chris Lattner | 7c5a3d3 | 2005-08-16 17:14:42 +0000 | [diff] [blame] | 243 | }; |
| 244 | } |
| 245 | |
| 246 | #endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |