blob: 47fd07dc8dc3d1aad766aa13c2cc90a036336332 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
18#include "llvm/Target/TargetLowering.h"
Chris Lattner0bbea952005-08-26 20:25:03 +000019#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner26689592005-10-14 23:51:18 +000020#include "PPC.h"
Chris Lattner331d1bc2006-11-02 01:44:04 +000021#include "PPCSubtarget.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022
23namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000024 namespace PPCISD {
25 enum NodeType {
26 // Start the numbering where the builting ops and target ops leave off.
27 FIRST_NUMBER = ISD::BUILTIN_OP_END+PPC::INSTRUCTION_LIST_END,
28
29 /// FSEL - Traditional three-operand fsel node.
30 ///
31 FSEL,
Chris Lattnerf7605322005-08-31 21:09:52 +000032
Nate Begemanc09eeec2005-09-06 22:03:27 +000033 /// FCFID - The FCFID instruction, taking an f64 operand and producing
34 /// and f64 value containing the FP representation of the integer that
35 /// was temporarily in the f64 operand.
36 FCFID,
37
38 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
39 /// operand, producing an f64 value containing the integer representation
40 /// of that FP value.
41 FCTIDZ, FCTIWZ,
Chris Lattner860e8862005-11-17 07:30:41 +000042
Chris Lattner51269842006-03-01 05:50:56 +000043 /// STFIWX - The STFIWX instruction. The first operand is an input token
44 /// chain, then an f64 value to store, then an address to store it to,
45 /// then a SRCVALUE for the address.
46 STFIWX,
47
Nate Begeman993aeb22005-12-13 22:55:22 +000048 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
49 // three v4f32 operands and producing a v4f32 result.
50 VMADDFP, VNMSUBFP,
51
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000052 /// VPERM - The PPC VPERM Instruction.
53 ///
54 VPERM,
55
Chris Lattner860e8862005-11-17 07:30:41 +000056 /// Hi/Lo - These represent the high and low 16-bit parts of a global
57 /// address respectively. These nodes have two operands, the first of
58 /// which must be a TargetGlobalAddress, and the second of which must be a
59 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
60 /// though these are usually folded into other nodes.
61 Hi, Lo,
62
Jim Laskey2f616bf2006-11-16 22:43:37 +000063 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
64 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
65 /// compute an allocation on the stack.
66 DYNALLOC,
67
Chris Lattner860e8862005-11-17 07:30:41 +000068 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
69 /// at function entry, used for PIC code.
70 GlobalBaseReg,
Chris Lattner4172b102005-12-06 02:10:38 +000071
Chris Lattner4172b102005-12-06 02:10:38 +000072 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
73 /// shift amounts. These nodes are generated by the multi-precision shift
74 /// code.
75 SRL, SRA, SHL,
Chris Lattnerecfe55e2006-03-22 05:30:33 +000076
77 /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit"
78 /// registers.
79 EXTSW_32,
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000080
Chris Lattnerecfe55e2006-03-22 05:30:33 +000081 /// STD_32 - This is the STD instruction for use with "32-bit" registers.
82 STD_32,
83
Chris Lattnerc703a8f2006-05-17 19:00:46 +000084 /// CALL - A direct function call.
Chris Lattner281b55e2006-01-27 23:34:02 +000085 CALL,
86
Chris Lattnerc703a8f2006-05-17 19:00:46 +000087 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
88 /// MTCTR instruction.
89 MTCTR,
90
91 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
92 /// BCTRL instruction.
93 BCTRL,
94
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000095 /// Return with a flag operand, matched by 'blr'
96 RET_FLAG,
Chris Lattner6d92cad2006-03-26 10:06:40 +000097
98 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCR/MFOCRF instructions.
99 /// This copies the bits corresponding to the specified CRREG into the
100 /// resultant GPR. Bits corresponding to other CR regs are undefined.
101 MFCR,
Chris Lattnera17b1552006-03-31 05:13:27 +0000102
103 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
104 /// instructions. For lack of better number, we use the opcode number
105 /// encoding for the OPC field to identify the compare. For example, 838
106 /// is VCMPGTSH.
107 VCMP,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000108
109 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
110 /// altivec VCMP*o instructions. For lack of better number, we use the
111 /// opcode number encoding for the OPC field to identify the compare. For
112 /// example, 838 is VCMPGTSH.
Chris Lattner90564f22006-04-18 17:59:36 +0000113 VCMPo,
114
115 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
116 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
117 /// condition register to branch on, OPC is the branch opcode to use (e.g.
118 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
119 /// an optional input flag argument.
Chris Lattnerd9989382006-07-10 20:56:58 +0000120 COND_BRANCH,
121
122 /// CHAIN = STBRX CHAIN, GPRC, Ptr, SRCVALUE, Type - This is a
123 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
124 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
125 /// i32.
126 STBRX,
127
128 /// GPRC, CHAIN = LBRX CHAIN, Ptr, SRCVALUE, Type - This is a
129 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
130 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
131 /// or i32.
132 LBRX
Chris Lattner281b55e2006-01-27 23:34:02 +0000133 };
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000134 }
135
136 /// Define some predicates that are used for node matching.
137 namespace PPC {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000138 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
139 /// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000140 bool isVPKUHUMShuffleMask(SDNode *N, bool isUnary);
Chris Lattnerddb739e2006-04-06 17:23:16 +0000141
142 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
143 /// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000144 bool isVPKUWUMShuffleMask(SDNode *N, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000145
146 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
147 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000148 bool isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000149
150 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
151 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000152 bool isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary);
Chris Lattnerddb739e2006-04-06 17:23:16 +0000153
Chris Lattnerd0608e12006-04-06 18:26:28 +0000154 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
155 /// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000156 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000157
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000158 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
159 /// specifies a splat of a single element that is suitable for input to
160 /// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000161 bool isSplatShuffleMask(SDNode *N, unsigned EltSize);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000162
163 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
164 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000165 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Chris Lattner64b3a082006-03-24 07:48:08 +0000166
Chris Lattnere87192a2006-04-12 17:37:20 +0000167 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattner140a58f2006-04-08 06:46:53 +0000168 /// formed by using a vspltis[bhw] instruction of the specified element
169 /// size, return the constant being splatted. The ByteSize field indicates
170 /// the number of bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000171 SDOperand get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000172 }
Chris Lattner0bbea952005-08-26 20:25:03 +0000173
Nate Begeman21e463b2005-10-16 05:39:50 +0000174 class PPCTargetLowering : public TargetLowering {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000175 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
176 int ReturnAddrIndex; // FrameIndex for return slot.
Chris Lattner331d1bc2006-11-02 01:44:04 +0000177 const PPCSubtarget &PPCSubTarget;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000178 public:
Chris Lattner331d1bc2006-11-02 01:44:04 +0000179 PPCTargetLowering(PPCTargetMachine &TM);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000180
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000181 /// getTargetNodeName() - This method returns the name of a target specific
182 /// DAG node.
183 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000184
185 /// getPreIndexedAddressParts - returns true by value, base pointer and
186 /// offset pointer and addressing mode by reference if the node's address
187 /// can be legally represented as pre-indexed load / store address.
188 virtual bool getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
189 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000190 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000191 SelectionDAG &DAG);
192
193 /// SelectAddressRegReg - Given the specified addressed, check to see if it
194 /// can be represented as an indexed [r+r] operation. Returns false if it
195 /// can be more efficiently represented with [r+imm].
196 bool SelectAddressRegReg(SDOperand N, SDOperand &Base, SDOperand &Index,
197 SelectionDAG &DAG);
198
199 /// SelectAddressRegImm - Returns true if the address N can be represented
200 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
201 /// is not better represented as reg+reg.
202 bool SelectAddressRegImm(SDOperand N, SDOperand &Disp, SDOperand &Base,
203 SelectionDAG &DAG);
204
205 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
206 /// represented as an indexed [r+r] operation.
207 bool SelectAddressRegRegOnly(SDOperand N, SDOperand &Base, SDOperand &Index,
208 SelectionDAG &DAG);
209
210 /// SelectAddressRegImmShift - Returns true if the address N can be
211 /// represented by a base register plus a signed 14-bit displacement
212 /// [r+imm*4]. Suitable for use by STD and friends.
213 bool SelectAddressRegImmShift(SDOperand N, SDOperand &Disp, SDOperand &Base,
214 SelectionDAG &DAG);
215
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000216
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000217 /// LowerOperation - Provide custom lowering hooks for some operations.
218 ///
219 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
220
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000221 virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000222
Chris Lattnerbbe77de2006-04-02 06:26:07 +0000223 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
224 uint64_t Mask,
225 uint64_t &KnownZero,
226 uint64_t &KnownOne,
227 unsigned Depth = 0) const;
Nate Begeman4a959452005-10-18 23:23:37 +0000228
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000229 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
230 MachineBasicBlock *MBB);
Chris Lattnerddc787d2006-01-31 19:20:21 +0000231
Chris Lattnerad3bc8d2006-02-07 20:16:30 +0000232 ConstraintType getConstraintType(char ConstraintLetter) const;
Chris Lattner331d1bc2006-11-02 01:44:04 +0000233 std::pair<unsigned, const TargetRegisterClass*>
234 getRegForInlineAsmConstraint(const std::string &Constraint,
235 MVT::ValueType VT) const;
Chris Lattnerdba1aee2006-10-31 19:40:43 +0000236 SDOperand isOperandValidForConstraint(SDOperand Op, char ConstraintLetter,
237 SelectionDAG &DAG);
Evan Chengc4c62572006-03-13 23:20:37 +0000238
239 /// isLegalAddressImmediate - Return true if the integer value can be used
240 /// as the offset of the target addressing mode.
241 virtual bool isLegalAddressImmediate(int64_t V) const;
Reid Spencer3a9ec242006-08-28 01:02:49 +0000242 virtual bool isLegalAddressImmediate(llvm::GlobalValue*) const;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000243 };
244}
245
246#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H