blob: 2f93b76948547bf87318ef7cea0c97c9bb131626 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
19#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "VirtRegMap.h"
21#include "llvm/Value.h"
22#include "llvm/Analysis/LoopInfo.h"
23#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
31#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
35#include <algorithm>
36#include <cmath>
37using namespace llvm;
38
Evan Chengafc07f82007-08-16 07:24:22 +000039namespace {
40 // Hidden options for help debugging.
41 cl::opt<bool> DisableReMat("disable-rematerialization",
42 cl::init(false), cl::Hidden);
43}
44
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045STATISTIC(numIntervals, "Number of original intervals");
46STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
47STATISTIC(numFolded , "Number of loads/stores folded into instructions");
48
49char LiveIntervals::ID = 0;
50namespace {
51 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
52}
53
54void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.addPreserved<LiveVariables>();
56 AU.addRequired<LiveVariables>();
57 AU.addPreservedID(PHIEliminationID);
58 AU.addRequiredID(PHIEliminationID);
59 AU.addRequiredID(TwoAddressInstructionPassID);
60 AU.addRequired<LoopInfo>();
61 MachineFunctionPass::getAnalysisUsage(AU);
62}
63
64void LiveIntervals::releaseMemory() {
Evan Cheng319802c2007-09-05 21:46:51 +000065 VNInfoAllocator.Reset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 mi2iMap_.clear();
67 i2miMap_.clear();
68 r2iMap_.clear();
Evan Cheng1204d172007-08-13 23:45:17 +000069 for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i)
70 delete ClonedMIs[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071}
72
73/// runOnMachineFunction - Register allocate the whole function
74///
75bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
76 mf_ = &fn;
77 tm_ = &fn.getTarget();
78 mri_ = tm_->getRegisterInfo();
79 tii_ = tm_->getInstrInfo();
80 lv_ = &getAnalysis<LiveVariables>();
81 allocatableRegs_ = mri_->getAllocatableSet(fn);
82
83 // Number MachineInstrs and MachineBasicBlocks.
84 // Initialize MBB indexes to a sentinal.
Evan Cheng1204d172007-08-13 23:45:17 +000085 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
87 unsigned MIIndex = 0;
88 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
89 MBB != E; ++MBB) {
Evan Cheng1204d172007-08-13 23:45:17 +000090 unsigned StartIdx = MIIndex;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091
92 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
93 I != E; ++I) {
94 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
95 assert(inserted && "multiple MachineInstr -> index mappings");
96 i2miMap_.push_back(I);
97 MIIndex += InstrSlots::NUM;
98 }
Evan Cheng1204d172007-08-13 23:45:17 +000099
100 // Set the MBB2IdxMap entry for this MBB.
101 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 }
103
104 computeIntervals();
105
106 numIntervals += getNumIntervals();
107
108 DOUT << "********** INTERVALS **********\n";
109 for (iterator I = begin(), E = end(); I != E; ++I) {
110 I->second.print(DOUT, mri_);
111 DOUT << "\n";
112 }
113
114 numIntervalsAfter += getNumIntervals();
115 DEBUG(dump());
116 return true;
117}
118
119/// print - Implement the dump method.
120void LiveIntervals::print(std::ostream &O, const Module* ) const {
121 O << "********** INTERVALS **********\n";
122 for (const_iterator I = begin(), E = end(); I != E; ++I) {
123 I->second.print(DOUT, mri_);
124 DOUT << "\n";
125 }
126
127 O << "********** MACHINEINSTRS **********\n";
128 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
129 mbbi != mbbe; ++mbbi) {
130 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
131 for (MachineBasicBlock::iterator mii = mbbi->begin(),
132 mie = mbbi->end(); mii != mie; ++mii) {
133 O << getInstructionIndex(mii) << '\t' << *mii;
134 }
135 }
136}
137
138// Not called?
139/// CreateNewLiveInterval - Create a new live interval with the given live
140/// ranges. The new live interval will have an infinite spill weight.
141LiveInterval&
142LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI,
143 const std::vector<LiveRange> &LRs) {
144 const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg);
145
146 // Create a new virtual register for the spill interval.
147 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC);
148
149 // Replace the old virtual registers in the machine operands with the shiny
150 // new one.
151 for (std::vector<LiveRange>::const_iterator
152 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
153 unsigned Index = getBaseIndex(I->start);
154 unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM;
155
156 for (; Index != End; Index += InstrSlots::NUM) {
157 // Skip deleted instructions
158 while (Index != End && !getInstructionFromIndex(Index))
159 Index += InstrSlots::NUM;
160
161 if (Index == End) break;
162
163 MachineInstr *MI = getInstructionFromIndex(Index);
164
165 for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) {
166 MachineOperand &MOp = MI->getOperand(J);
167 if (MOp.isRegister() && MOp.getReg() == LI->reg)
168 MOp.setReg(NewVReg);
169 }
170 }
171 }
172
173 LiveInterval &NewLI = getOrCreateInterval(NewVReg);
174
175 // The spill weight is now infinity as it cannot be spilled again
176 NewLI.weight = float(HUGE_VAL);
177
178 for (std::vector<LiveRange>::const_iterator
179 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
180 DOUT << " Adding live range " << *I << " to new interval\n";
181 NewLI.addRange(*I);
182 }
183
184 DOUT << "Created new live interval " << NewLI << "\n";
185 return NewLI;
186}
187
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188/// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to
189/// two addr elimination.
190static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg,
191 const TargetInstrInfo *TII) {
192 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
193 MachineOperand &MO1 = MI->getOperand(i);
194 if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) {
195 for (unsigned j = i+1; j < e; ++j) {
196 MachineOperand &MO2 = MI->getOperand(j);
197 if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg &&
198 MI->getInstrDescriptor()->
199 getOperandConstraint(j, TOI::TIED_TO) == (int)i)
200 return true;
201 }
202 }
203 }
204 return false;
205}
206
Evan Cheng1204d172007-08-13 23:45:17 +0000207/// isReMaterializable - Returns true if the definition MI of the specified
208/// val# of the specified interval is re-materializable.
Evan Cheng983b81d2007-08-29 20:45:00 +0000209bool LiveIntervals::isReMaterializable(const LiveInterval &li,
210 const VNInfo *ValNo, MachineInstr *MI) {
Evan Chengafc07f82007-08-16 07:24:22 +0000211 if (DisableReMat)
212 return false;
213
Evan Cheng1204d172007-08-13 23:45:17 +0000214 if (tii_->isTriviallyReMaterializable(MI))
215 return true;
216
217 int FrameIdx = 0;
218 if (!tii_->isLoadFromStackSlot(MI, FrameIdx) ||
219 !mf_->getFrameInfo()->isFixedObjectIndex(FrameIdx))
220 return false;
221
222 // This is a load from fixed stack slot. It can be rematerialized unless it's
223 // re-defined by a two-address instruction.
Evan Cheng983b81d2007-08-29 20:45:00 +0000224 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
225 i != e; ++i) {
226 const VNInfo *VNI = *i;
227 if (VNI == ValNo)
Evan Cheng1204d172007-08-13 23:45:17 +0000228 continue;
Evan Cheng983b81d2007-08-29 20:45:00 +0000229 unsigned DefIdx = VNI->def;
Evan Cheng1204d172007-08-13 23:45:17 +0000230 if (DefIdx == ~1U)
231 continue; // Dead val#.
232 MachineInstr *DefMI = (DefIdx == ~0u)
233 ? NULL : getInstructionFromIndex(DefIdx);
234 if (DefMI && isReDefinedByTwoAddr(DefMI, li.reg, tii_))
235 return false;
236 }
237 return true;
238}
239
Evan Cheng03225432007-08-30 05:53:02 +0000240/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
241/// slot / to reg or any rematerialized load into ith operand of specified
242/// MI. If it is successul, MI is updated with the newly created MI and
243/// returns true.
Evan Cheng1204d172007-08-13 23:45:17 +0000244bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, VirtRegMap &vrm,
245 unsigned index, unsigned i,
Evan Cheng03225432007-08-30 05:53:02 +0000246 bool isSS, MachineInstr *DefMI,
Evan Cheng1204d172007-08-13 23:45:17 +0000247 int slot, unsigned reg) {
Evan Cheng03225432007-08-30 05:53:02 +0000248 MachineInstr *fmi = isSS
249 ? mri_->foldMemoryOperand(MI, i, slot)
250 : mri_->foldMemoryOperand(MI, i, DefMI);
Evan Cheng1204d172007-08-13 23:45:17 +0000251 if (fmi) {
252 // Attempt to fold the memory reference into the instruction. If
253 // we can do this, we don't need to insert spill code.
254 if (lv_)
255 lv_->instructionChanged(MI, fmi);
256 MachineBasicBlock &MBB = *MI->getParent();
257 vrm.virtFolded(reg, MI, i, fmi);
258 mi2iMap_.erase(MI);
259 i2miMap_[index/InstrSlots::NUM] = fmi;
260 mi2iMap_[fmi] = index;
261 MI = MBB.insert(MBB.erase(MI), fmi);
262 ++numFolded;
263 return true;
264 }
265 return false;
266}
267
268std::vector<LiveInterval*> LiveIntervals::
269addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, unsigned reg) {
270 // since this is called after the analysis is done we don't know if
271 // LiveVariables is available
272 lv_ = getAnalysisToUpdate<LiveVariables>();
273
274 std::vector<LiveInterval*> added;
275
276 assert(li.weight != HUGE_VALF &&
277 "attempt to spill already spilled interval!");
278
279 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
280 li.print(DOUT, mri_);
281 DOUT << '\n';
282
283 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
284
285 unsigned NumValNums = li.getNumValNums();
286 SmallVector<MachineInstr*, 4> ReMatDefs;
287 ReMatDefs.resize(NumValNums, NULL);
288 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
289 ReMatOrigDefs.resize(NumValNums, NULL);
290 SmallVector<int, 4> ReMatIds;
291 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
292 BitVector ReMatDelete(NumValNums);
293 unsigned slot = VirtRegMap::MAX_STACK_SLOT;
294
295 bool NeedStackSlot = false;
Evan Cheng983b81d2007-08-29 20:45:00 +0000296 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
297 i != e; ++i) {
298 const VNInfo *VNI = *i;
299 unsigned VN = VNI->id;
300 unsigned DefIdx = VNI->def;
Evan Cheng1204d172007-08-13 23:45:17 +0000301 if (DefIdx == ~1U)
302 continue; // Dead val#.
303 // Is the def for the val# rematerializable?
304 MachineInstr *DefMI = (DefIdx == ~0u)
305 ? NULL : getInstructionFromIndex(DefIdx);
Evan Cheng983b81d2007-08-29 20:45:00 +0000306 if (DefMI && isReMaterializable(li, VNI, DefMI)) {
Evan Cheng1204d172007-08-13 23:45:17 +0000307 // Remember how to remat the def of this val#.
Evan Cheng983b81d2007-08-29 20:45:00 +0000308 ReMatOrigDefs[VN] = DefMI;
Evan Cheng1204d172007-08-13 23:45:17 +0000309 // Original def may be modified so we have to make a copy here. vrm must
310 // delete these!
Evan Cheng983b81d2007-08-29 20:45:00 +0000311 ReMatDefs[VN] = DefMI = DefMI->clone();
Evan Cheng1204d172007-08-13 23:45:17 +0000312 vrm.setVirtIsReMaterialized(reg, DefMI);
313
314 bool CanDelete = true;
Evan Cheng983b81d2007-08-29 20:45:00 +0000315 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
316 unsigned KillIdx = VNI->kills[j];
Evan Cheng1204d172007-08-13 23:45:17 +0000317 MachineInstr *KillMI = (KillIdx & 1)
318 ? NULL : getInstructionFromIndex(KillIdx);
319 // Kill is a phi node, not all of its uses can be rematerialized.
320 // It must not be deleted.
321 if (!KillMI) {
322 CanDelete = false;
323 // Need a stack slot if there is any live range where uses cannot be
324 // rematerialized.
325 NeedStackSlot = true;
326 break;
327 }
328 }
329
330 if (CanDelete)
Evan Cheng983b81d2007-08-29 20:45:00 +0000331 ReMatDelete.set(VN);
Evan Cheng1204d172007-08-13 23:45:17 +0000332 } else {
333 // Need a stack slot if there is any live range where uses cannot be
334 // rematerialized.
335 NeedStackSlot = true;
336 }
337 }
338
339 // One stack slot per live interval.
340 if (NeedStackSlot)
341 slot = vrm.assignVirt2StackSlot(reg);
342
343 for (LiveInterval::Ranges::const_iterator
344 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng983b81d2007-08-29 20:45:00 +0000345 MachineInstr *DefMI = ReMatDefs[I->valno->id];
346 MachineInstr *OrigDefMI = ReMatOrigDefs[I->valno->id];
Evan Cheng1204d172007-08-13 23:45:17 +0000347 bool DefIsReMat = DefMI != NULL;
Evan Cheng983b81d2007-08-29 20:45:00 +0000348 bool CanDelete = ReMatDelete[I->valno->id];
Evan Cheng1204d172007-08-13 23:45:17 +0000349 int LdSlot = 0;
350 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(DefMI, LdSlot);
Evan Cheng03225432007-08-30 05:53:02 +0000351 bool isLoad = isLoadSS ||
352 (DefIsReMat && (DefMI->getInstrDescriptor()->Flags & M_LOAD_FLAG));
Evan Cheng1204d172007-08-13 23:45:17 +0000353 unsigned index = getBaseIndex(I->start);
354 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
355 for (; index != end; index += InstrSlots::NUM) {
356 // skip deleted instructions
357 while (index != end && !getInstructionFromIndex(index))
358 index += InstrSlots::NUM;
359 if (index == end) break;
360
361 MachineInstr *MI = getInstructionFromIndex(index);
362
363 RestartInstruction:
364 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
365 MachineOperand& mop = MI->getOperand(i);
366 if (mop.isRegister() && mop.getReg() == li.reg) {
367 if (DefIsReMat) {
368 // If this is the rematerializable definition MI itself and
369 // all of its uses are rematerialized, simply delete it.
370 if (MI == OrigDefMI) {
371 if (CanDelete) {
372 RemoveMachineInstrFromMaps(MI);
373 MI->eraseFromParent();
374 break;
Evan Cheng03225432007-08-30 05:53:02 +0000375 } else if (tryFoldMemoryOperand(MI, vrm, index, i, true,
376 DefMI, slot, li.reg)) {
Evan Cheng1204d172007-08-13 23:45:17 +0000377 // Folding the load/store can completely change the instruction
378 // in unpredictable ways, rescan it from the beginning.
379 goto RestartInstruction;
Evan Cheng03225432007-08-30 05:53:02 +0000380 }
381 } else if (isLoad &&
382 tryFoldMemoryOperand(MI, vrm, index, i, isLoadSS,
383 DefMI, LdSlot, li.reg))
384 // Folding the load/store can completely change the
385 // instruction in unpredictable ways, rescan it from
386 // the beginning.
387 goto RestartInstruction;
Evan Cheng1204d172007-08-13 23:45:17 +0000388 } else {
Evan Cheng03225432007-08-30 05:53:02 +0000389 if (tryFoldMemoryOperand(MI, vrm, index, i, true, DefMI,
390 slot, li.reg))
Evan Cheng1204d172007-08-13 23:45:17 +0000391 // Folding the load/store can completely change the instruction in
392 // unpredictable ways, rescan it from the beginning.
393 goto RestartInstruction;
394 }
395
396 // Create a new virtual register for the spill interval.
397 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc);
398
399 // Scan all of the operands of this instruction rewriting operands
400 // to use NewVReg instead of li.reg as appropriate. We do this for
401 // two reasons:
402 //
403 // 1. If the instr reads the same spilled vreg multiple times, we
404 // want to reuse the NewVReg.
405 // 2. If the instr is a two-addr instruction, we are required to
406 // keep the src/dst regs pinned.
407 //
408 // Keep track of whether we replace a use and/or def so that we can
409 // create the spill interval with the appropriate range.
410 mop.setReg(NewVReg);
411
412 bool HasUse = mop.isUse();
413 bool HasDef = mop.isDef();
414 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
415 if (MI->getOperand(j).isReg() &&
416 MI->getOperand(j).getReg() == li.reg) {
417 MI->getOperand(j).setReg(NewVReg);
418 HasUse |= MI->getOperand(j).isUse();
419 HasDef |= MI->getOperand(j).isDef();
420 }
421 }
422
423 vrm.grow();
424 if (DefIsReMat) {
425 vrm.setVirtIsReMaterialized(NewVReg, DefMI/*, CanDelete*/);
Evan Cheng983b81d2007-08-29 20:45:00 +0000426 if (ReMatIds[I->valno->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng1204d172007-08-13 23:45:17 +0000427 // Each valnum may have its own remat id.
Evan Cheng983b81d2007-08-29 20:45:00 +0000428 ReMatIds[I->valno->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng1204d172007-08-13 23:45:17 +0000429 } else {
Evan Cheng983b81d2007-08-29 20:45:00 +0000430 vrm.assignVirtReMatId(NewVReg, ReMatIds[I->valno->id]);
Evan Cheng1204d172007-08-13 23:45:17 +0000431 }
432 if (!CanDelete || (HasUse && HasDef)) {
433 // If this is a two-addr instruction then its use operands are
434 // rematerializable but its def is not. It should be assigned a
435 // stack slot.
436 vrm.assignVirt2StackSlot(NewVReg, slot);
437 }
438 } else {
439 vrm.assignVirt2StackSlot(NewVReg, slot);
440 }
441
442 // create a new register interval for this spill / remat.
443 LiveInterval &nI = getOrCreateInterval(NewVReg);
444 assert(nI.empty());
445
446 // the spill weight is now infinity as it
447 // cannot be spilled again
448 nI.weight = HUGE_VALF;
449
450 if (HasUse) {
451 LiveRange LR(getLoadIndex(index), getUseIndex(index),
Evan Cheng319802c2007-09-05 21:46:51 +0000452 nI.getNextValue(~0U, 0, VNInfoAllocator));
Evan Cheng1204d172007-08-13 23:45:17 +0000453 DOUT << " +" << LR;
454 nI.addRange(LR);
455 }
456 if (HasDef) {
457 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Evan Cheng319802c2007-09-05 21:46:51 +0000458 nI.getNextValue(~0U, 0, VNInfoAllocator));
Evan Cheng1204d172007-08-13 23:45:17 +0000459 DOUT << " +" << LR;
460 nI.addRange(LR);
461 }
462
463 added.push_back(&nI);
464
465 // update live variables if it is available
466 if (lv_)
467 lv_->addVirtualRegisterKilled(NewVReg, MI);
468
469 DOUT << "\t\t\t\tadded new interval: ";
470 nI.print(DOUT, mri_);
471 DOUT << '\n';
472 }
473 }
474 }
475 }
476
477 return added;
478}
479
480void LiveIntervals::printRegName(unsigned reg) const {
481 if (MRegisterInfo::isPhysicalRegister(reg))
482 cerr << mri_->getName(reg);
483 else
484 cerr << "%reg" << reg;
485}
486
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
488 MachineBasicBlock::iterator mi,
489 unsigned MIIdx,
490 LiveInterval &interval) {
491 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
492 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
493
494 // Virtual registers may be defined multiple times (due to phi
495 // elimination and 2-addr elimination). Much of what we do only has to be
496 // done once for the vreg. We use an empty interval to detect the first
497 // time we see a vreg.
498 if (interval.empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 // Get the Idx of the defining instructions.
500 unsigned defIndex = getDefIndex(MIIdx);
Evan Cheng983b81d2007-08-29 20:45:00 +0000501 VNInfo *ValNo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 unsigned SrcReg, DstReg;
503 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
Evan Cheng319802c2007-09-05 21:46:51 +0000504 ValNo = interval.getNextValue(defIndex, 0, VNInfoAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 else
Evan Cheng319802c2007-09-05 21:46:51 +0000506 ValNo = interval.getNextValue(defIndex, SrcReg, VNInfoAllocator);
Evan Cheng983b81d2007-08-29 20:45:00 +0000507
508 assert(ValNo->id == 0 && "First value in interval is not 0?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509
510 // Loop over all of the blocks that the vreg is defined in. There are
511 // two cases we have to handle here. The most common case is a vreg
512 // whose lifetime is contained within a basic block. In this case there
513 // will be a single kill, in MBB, which comes after the definition.
514 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
515 // FIXME: what about dead vars?
516 unsigned killIdx;
517 if (vi.Kills[0] != mi)
518 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
519 else
520 killIdx = defIndex+1;
521
522 // If the kill happens after the definition, we have an intra-block
523 // live range.
524 if (killIdx > defIndex) {
525 assert(vi.AliveBlocks.none() &&
526 "Shouldn't be alive across any blocks!");
Evan Cheng983b81d2007-08-29 20:45:00 +0000527 LiveRange LR(defIndex, killIdx, ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 interval.addRange(LR);
529 DOUT << " +" << LR << "\n";
Evan Cheng319802c2007-09-05 21:46:51 +0000530 interval.addKill(ValNo, killIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531 return;
532 }
533 }
534
535 // The other case we handle is when a virtual register lives to the end
536 // of the defining block, potentially live across some blocks, then is
537 // live into some number of blocks, but gets killed. Start by adding a
538 // range that goes from this definition to the end of the defining block.
539 LiveRange NewLR(defIndex,
540 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Evan Cheng983b81d2007-08-29 20:45:00 +0000541 ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 DOUT << " +" << NewLR;
543 interval.addRange(NewLR);
544
545 // Iterate over all of the blocks that the variable is completely
546 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
547 // live interval.
548 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
549 if (vi.AliveBlocks[i]) {
550 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
551 if (!MBB->empty()) {
552 LiveRange LR(getMBBStartIdx(i),
553 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Evan Cheng983b81d2007-08-29 20:45:00 +0000554 ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 interval.addRange(LR);
556 DOUT << " +" << LR;
557 }
558 }
559 }
560
561 // Finally, this virtual register is live from the start of any killing
562 // block to the 'use' slot of the killing instruction.
563 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
564 MachineInstr *Kill = vi.Kills[i];
Evan Cheng58c2b762007-08-08 03:00:28 +0000565 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng983b81d2007-08-29 20:45:00 +0000567 killIdx, ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 interval.addRange(LR);
Evan Cheng319802c2007-09-05 21:46:51 +0000569 interval.addKill(ValNo, killIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 DOUT << " +" << LR;
571 }
572
573 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574 // If this is the second time we see a virtual register definition, it
575 // must be due to phi elimination or two addr elimination. If this is
576 // the result of two address elimination, then the vreg is one of the
577 // def-and-use register operand.
578 if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) {
579 // If this is a two-address definition, then we have already processed
580 // the live range. The only problem is that we didn't realize there
581 // are actually two values in the live interval. Because of this we
582 // need to take the LiveRegion that defines this register and split it
583 // into two values.
584 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
585 unsigned RedefIndex = getDefIndex(MIIdx);
586
Evan Cheng816a7f32007-08-11 00:59:19 +0000587 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng983b81d2007-08-29 20:45:00 +0000588 VNInfo *OldValNo = OldLR->valno;
Evan Cheng816a7f32007-08-11 00:59:19 +0000589 unsigned OldEnd = OldLR->end;
590
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 // Delete the initial value, which should be short and continuous,
592 // because the 2-addr copy must be in the same MBB as the redef.
593 interval.removeRange(DefIndex, RedefIndex);
594
595 // Two-address vregs should always only be redefined once. This means
596 // that at this point, there should be exactly one value number in it.
597 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
598
599 // The new value number (#1) is defined by the instruction we claimed
600 // defined value #0.
Evan Cheng319802c2007-09-05 21:46:51 +0000601 VNInfo *ValNo = interval.getNextValue(0, 0, VNInfoAllocator);
602 interval.copyValNumInfo(ValNo, OldValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603
604 // Value#0 is now defined by the 2-addr instruction.
Evan Cheng983b81d2007-08-29 20:45:00 +0000605 OldValNo->def = RedefIndex;
606 OldValNo->reg = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607
608 // Add the new live interval which replaces the range for the input copy.
609 LiveRange LR(DefIndex, RedefIndex, ValNo);
610 DOUT << " replace range with " << LR;
611 interval.addRange(LR);
Evan Cheng319802c2007-09-05 21:46:51 +0000612 interval.addKill(ValNo, RedefIndex);
613 interval.removeKills(ValNo, RedefIndex, OldEnd);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614
615 // If this redefinition is dead, we need to add a dummy unit live
616 // range covering the def slot.
617 if (lv_->RegisterDefIsDead(mi, interval.reg))
Evan Cheng983b81d2007-08-29 20:45:00 +0000618 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619
620 DOUT << " RESULT: ";
621 interval.print(DOUT, mri_);
622
623 } else {
624 // Otherwise, this must be because of phi elimination. If this is the
625 // first redefinition of the vreg that we have seen, go back and change
626 // the live range in the PHI block to be a different value number.
627 if (interval.containsOneValue()) {
628 assert(vi.Kills.size() == 1 &&
629 "PHI elimination vreg should have one kill, the PHI itself!");
630
631 // Remove the old range that we now know has an incorrect number.
Evan Cheng319802c2007-09-05 21:46:51 +0000632 VNInfo *VNI = interval.getValNumInfo(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633 MachineInstr *Killer = vi.Kills[0];
634 unsigned Start = getMBBStartIdx(Killer->getParent());
635 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
636 DOUT << " Removing [" << Start << "," << End << "] from: ";
637 interval.print(DOUT, mri_); DOUT << "\n";
638 interval.removeRange(Start, End);
Evan Cheng319802c2007-09-05 21:46:51 +0000639 interval.addKill(VNI, Start+1); // odd # means phi node
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 DOUT << " RESULT: "; interval.print(DOUT, mri_);
641
642 // Replace the interval with one of a NEW value number. Note that this
643 // value number isn't actually defined by an instruction, weird huh? :)
Evan Cheng319802c2007-09-05 21:46:51 +0000644 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645 DOUT << " replace range with " << LR;
646 interval.addRange(LR);
Evan Cheng319802c2007-09-05 21:46:51 +0000647 interval.addKill(LR.valno, End);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 DOUT << " RESULT: "; interval.print(DOUT, mri_);
649 }
650
651 // In the case of PHI elimination, each variable definition is only
652 // live until the end of the block. We've already taken care of the
653 // rest of the live range.
654 unsigned defIndex = getDefIndex(MIIdx);
655
Evan Cheng983b81d2007-08-29 20:45:00 +0000656 VNInfo *ValNo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657 unsigned SrcReg, DstReg;
658 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
Evan Cheng319802c2007-09-05 21:46:51 +0000659 ValNo = interval.getNextValue(defIndex, 0, VNInfoAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660 else
Evan Cheng319802c2007-09-05 21:46:51 +0000661 ValNo = interval.getNextValue(defIndex, SrcReg, VNInfoAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662
Evan Cheng0f727342007-08-08 07:03:29 +0000663 unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM;
Evan Cheng983b81d2007-08-29 20:45:00 +0000664 LiveRange LR(defIndex, killIndex, ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 interval.addRange(LR);
Evan Cheng319802c2007-09-05 21:46:51 +0000666 interval.addKill(ValNo, killIndex-1); // odd # means phi node
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667 DOUT << " +" << LR;
668 }
669 }
670
671 DOUT << '\n';
672}
673
674void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
675 MachineBasicBlock::iterator mi,
676 unsigned MIIdx,
677 LiveInterval &interval,
678 unsigned SrcReg) {
679 // A physical register cannot be live across basic block, so its
680 // lifetime must end somewhere in its defining basic block.
681 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
682
683 unsigned baseIndex = MIIdx;
684 unsigned start = getDefIndex(baseIndex);
685 unsigned end = start;
686
687 // If it is not used after definition, it is considered dead at
688 // the instruction defining it. Hence its interval is:
689 // [defSlot(def), defSlot(def)+1)
690 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
691 DOUT << " dead";
692 end = getDefIndex(start) + 1;
693 goto exit;
694 }
695
696 // If it is not dead on definition, it must be killed by a
697 // subsequent instruction. Hence its interval is:
698 // [defSlot(def), useSlot(kill)+1)
699 while (++mi != MBB->end()) {
700 baseIndex += InstrSlots::NUM;
701 if (lv_->KillsRegister(mi, interval.reg)) {
702 DOUT << " killed";
703 end = getUseIndex(baseIndex) + 1;
704 goto exit;
705 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
706 // Another instruction redefines the register before it is ever read.
707 // Then the register is essentially dead at the instruction that defines
708 // it. Hence its interval is:
709 // [defSlot(def), defSlot(def)+1)
710 DOUT << " dead";
711 end = getDefIndex(start) + 1;
712 goto exit;
713 }
714 }
715
716 // The only case we should have a dead physreg here without a killing or
717 // instruction where we know it's dead is if it is live-in to the function
718 // and never used.
719 assert(!SrcReg && "physreg was not killed in defining block!");
720 end = getDefIndex(start) + 1; // It's dead.
721
722exit:
723 assert(start < end && "did not find end of interval?");
724
725 // Already exists? Extend old live interval.
726 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng983b81d2007-08-29 20:45:00 +0000727 VNInfo *ValNo = (OldLR != interval.end())
Evan Cheng319802c2007-09-05 21:46:51 +0000728 ? OldLR->valno : interval.getNextValue(start, SrcReg, VNInfoAllocator);
Evan Cheng983b81d2007-08-29 20:45:00 +0000729 LiveRange LR(start, end, ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730 interval.addRange(LR);
Evan Cheng319802c2007-09-05 21:46:51 +0000731 interval.addKill(LR.valno, end);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 DOUT << " +" << LR << '\n';
733}
734
735void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
736 MachineBasicBlock::iterator MI,
737 unsigned MIIdx,
738 unsigned reg) {
739 if (MRegisterInfo::isVirtualRegister(reg))
740 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
741 else if (allocatableRegs_[reg]) {
742 unsigned SrcReg, DstReg;
743 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
744 SrcReg = 0;
745 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
746 // Def of a register also defines its sub-registers.
747 for (const unsigned* AS = mri_->getSubRegisters(reg); *AS; ++AS)
748 // Avoid processing some defs more than once.
749 if (!MI->findRegisterDefOperand(*AS))
750 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
751 }
752}
753
754void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
755 unsigned MIIdx,
756 LiveInterval &interval, bool isAlias) {
757 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
758
759 // Look for kills, if it reaches a def before it's killed, then it shouldn't
760 // be considered a livein.
761 MachineBasicBlock::iterator mi = MBB->begin();
762 unsigned baseIndex = MIIdx;
763 unsigned start = baseIndex;
764 unsigned end = start;
765 while (mi != MBB->end()) {
766 if (lv_->KillsRegister(mi, interval.reg)) {
767 DOUT << " killed";
768 end = getUseIndex(baseIndex) + 1;
769 goto exit;
770 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
771 // Another instruction redefines the register before it is ever read.
772 // Then the register is essentially dead at the instruction that defines
773 // it. Hence its interval is:
774 // [defSlot(def), defSlot(def)+1)
775 DOUT << " dead";
776 end = getDefIndex(start) + 1;
777 goto exit;
778 }
779
780 baseIndex += InstrSlots::NUM;
781 ++mi;
782 }
783
784exit:
785 // Live-in register might not be used at all.
786 if (end == MIIdx) {
787 if (isAlias) {
788 DOUT << " dead";
789 end = getDefIndex(MIIdx) + 1;
790 } else {
791 DOUT << " live through";
792 end = baseIndex;
793 }
794 }
795
Evan Cheng319802c2007-09-05 21:46:51 +0000796 LiveRange LR(start, end, interval.getNextValue(start, 0, VNInfoAllocator));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000797 interval.addRange(LR);
Evan Cheng319802c2007-09-05 21:46:51 +0000798 interval.addKill(LR.valno, end);
Evan Cheng0f727342007-08-08 07:03:29 +0000799 DOUT << " +" << LR << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000800}
801
802/// computeIntervals - computes the live intervals for virtual
803/// registers. for some ordering of the machine instructions [1,N] a
804/// live interval is an interval [i, j) where 1 <= i <= j < N for
805/// which a variable is live
806void LiveIntervals::computeIntervals() {
807 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
808 << "********** Function: "
809 << ((Value*)mf_->getFunction())->getName() << '\n';
810 // Track the index of the current machine instr.
811 unsigned MIIndex = 0;
812 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
813 MBBI != E; ++MBBI) {
814 MachineBasicBlock *MBB = MBBI;
815 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
816
817 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
818
819 if (MBB->livein_begin() != MBB->livein_end()) {
820 // Create intervals for live-ins to this BB first.
821 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
822 LE = MBB->livein_end(); LI != LE; ++LI) {
823 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
824 // Multiple live-ins can alias the same register.
825 for (const unsigned* AS = mri_->getSubRegisters(*LI); *AS; ++AS)
826 if (!hasInterval(*AS))
827 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
828 true);
829 }
830 }
831
832 for (; MI != miEnd; ++MI) {
833 DOUT << MIIndex << "\t" << *MI;
834
835 // Handle defs.
836 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
837 MachineOperand &MO = MI->getOperand(i);
838 // handle register defs - build intervals
839 if (MO.isRegister() && MO.getReg() && MO.isDef())
840 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
841 }
842
843 MIIndex += InstrSlots::NUM;
844 }
845 }
846}
847
848LiveInterval LiveIntervals::createInterval(unsigned reg) {
849 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
850 HUGE_VALF : 0.0F;
851 return LiveInterval(reg, Weight);
852}