blob: 066260c241afa560d4cb71f4a48bde244621c904 [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000027//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +000031#include "llvm/Function.h"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000032#include "llvm/CodeGen/Passes.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000033#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstr.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000036#include "llvm/CodeGen/SSARegMap.h"
37#include "llvm/Target/MRegisterInfo.h"
38#include "llvm/Target/TargetInstrInfo.h"
39#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000040#include "Support/Debug.h"
41#include "Support/Statistic.h"
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000042#include "Support/STLExtras.h"
Tanya Lattner5a596092004-02-05 05:04:39 +000043#include <iostream>
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000044using namespace llvm;
45
46namespace {
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000047 Statistic<> numTwoAddressInstrs("twoaddressinstruction",
48 "Number of two-address instructions");
49 Statistic<> numInstrsAdded("twoaddressinstruction",
50 "Number of instructions added");
51
Chris Lattner163c1e72004-01-31 21:14:04 +000052 struct TwoAddressInstructionPass : public MachineFunctionPass
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000053 {
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000054 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
55
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000056 /// runOnMachineFunction - pass entry point
57 bool runOnMachineFunction(MachineFunction&);
58 };
59
60 RegisterPass<TwoAddressInstructionPass> X(
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000061 "twoaddressinstruction", "Two-Address instruction pass");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000062};
63
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000064const PassInfo *llvm::TwoAddressInstructionPassID = X.getPassInfo();
65
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000066void TwoAddressInstructionPass::getAnalysisUsage(AnalysisUsage &AU) const
67{
68 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000069 AU.addPreservedID(PHIEliminationID);
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000070 MachineFunctionPass::getAnalysisUsage(AU);
71}
72
73/// runOnMachineFunction - Reduce two-address instructions to two
Chris Lattner163c1e72004-01-31 21:14:04 +000074/// operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000075///
Chris Lattner163c1e72004-01-31 21:14:04 +000076bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000077 DEBUG(std::cerr << "Machine Function\n");
Chris Lattner163c1e72004-01-31 21:14:04 +000078 const TargetMachine &TM = MF.getTarget();
79 const MRegisterInfo &MRI = *TM.getRegisterInfo();
Chris Lattner9bcdcd12004-06-02 05:57:12 +000080 const TargetInstrInfo &TII = *TM.getInstrInfo();
Alkis Evlogimenosf11800b2004-02-15 21:50:32 +000081 LiveVariables* LV = getAnalysisToUpdate<LiveVariables>();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000082
Chris Lattner163c1e72004-01-31 21:14:04 +000083 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000084
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +000085 DEBUG(std::cerr << "********** REWRITING TWO-ADDR INSTRS **********\n");
86 DEBUG(std::cerr << "********** Function: "
87 << MF.getFunction()->getName() << '\n');
88
Chris Lattner163c1e72004-01-31 21:14:04 +000089 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000090 mbbi != mbbe; ++mbbi) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000091 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
92 mi != me; ++mi) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000093 unsigned opcode = mi->getOpcode();
Chris Lattner163c1e72004-01-31 21:14:04 +000094
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000095 // ignore if it is not a two-address instruction
Chris Lattner163c1e72004-01-31 21:14:04 +000096 if (!TII.isTwoAddrInstr(opcode))
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000097 continue;
98
99 ++numTwoAddressInstrs;
100
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +0000101 DEBUG(std::cerr << '\t'; mi->print(std::cerr, TM));
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000102
Chris Lattner6b507672004-01-31 21:21:43 +0000103 assert(mi->getOperand(1).isRegister() &&
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000104 mi->getOperand(1).getReg() &&
Chris Lattner6b507672004-01-31 21:21:43 +0000105 mi->getOperand(1).isUse() &&
106 "two address instruction invalid");
107
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000108 // if the two operands are the same we just remove the use
109 // and mark the def as def&use
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000110 if (mi->getOperand(0).getReg() ==
111 mi->getOperand(1).getReg()) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000112 }
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000113 else {
114 MadeChange = true;
115
116 // rewrite:
117 // a = b op c
118 // to:
119 // a = b
120 // a = a op c
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000121 unsigned regA = mi->getOperand(0).getReg();
122 unsigned regB = mi->getOperand(1).getReg();
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000123
124 assert(MRegisterInfo::isVirtualRegister(regA) &&
125 MRegisterInfo::isVirtualRegister(regB) &&
126 "cannot update physical register live information");
127
128 // first make sure we do not have a use of a in the
129 // instruction (a = b + a for example) because our
130 // transformation will not work. This should never occur
131 // because we are in SSA form.
132 for (unsigned i = 1; i != mi->getNumOperands(); ++i)
133 assert(!mi->getOperand(i).isRegister() ||
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000134 mi->getOperand(i).getReg() != regA);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000135
136 const TargetRegisterClass* rc =
137 MF.getSSARegMap()->getRegClass(regA);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000138 unsigned Added = MRI.copyRegToReg(*mbbi, mi, regA, regB, rc);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000139 numInstrsAdded += Added;
140
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000141 MachineBasicBlock::iterator prevMi = prior(mi);
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +0000142 DEBUG(std::cerr << "\t\tprepend:\t";
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000143 prevMi->print(std::cerr, TM));
144
Alkis Evlogimenosf11800b2004-02-15 21:50:32 +0000145 if (LV) {
146 // update live variables for regA
147 assert(Added == 1 &&
148 "Cannot handle multi-instruction copies yet!");
149 LiveVariables::VarInfo& varInfo = LV->getVarInfo(regA);
150 varInfo.DefInst = prevMi;
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000151
Alkis Evlogimenosf11800b2004-02-15 21:50:32 +0000152 // update live variables for regB
153 if (LV->removeVirtualRegisterKilled(regB, &*mbbi, mi))
154 LV->addVirtualRegisterKilled(regB, &*mbbi, prevMi);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000155
Alkis Evlogimenosf11800b2004-02-15 21:50:32 +0000156 if (LV->removeVirtualRegisterDead(regB, &*mbbi, mi))
157 LV->addVirtualRegisterDead(regB, &*mbbi, prevMi);
158 }
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000159
160 // replace all occurences of regB with regA
161 for (unsigned i = 1, e = mi->getNumOperands(); i != e; ++i) {
162 if (mi->getOperand(i).isRegister() &&
163 mi->getOperand(i).getReg() == regB)
164 mi->SetMachineOperandReg(i, regA);
165 }
166 }
167
168 assert(mi->getOperand(0).isDef());
169 mi->getOperand(0).setUse();
170 mi->RemoveOperand(1);
171
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +0000172 DEBUG(std::cerr << "\t\trewrite to:\t";
Chris Lattner163c1e72004-01-31 21:14:04 +0000173 mi->print(std::cerr, TM));
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000174 }
175 }
176
Chris Lattner163c1e72004-01-31 21:14:04 +0000177 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000178}