blob: 4ed829842f3080007a187d65b70384b3b0429e62 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000022#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024#include "llvm/ADT/SmallVector.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000025#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026
27using namespace llvm;
28
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000029Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
30 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000031}
32
Evan Cheng446c4282009-07-11 06:43:01 +000033unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000034 // FIXME
35 return 0;
36}
37
David Goodwin334c2642009-07-08 16:09:28 +000038bool
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000039Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
40 MachineBasicBlock::iterator I,
41 unsigned DestReg, unsigned SrcReg,
42 const TargetRegisterClass *DestRC,
43 const TargetRegisterClass *SrcRC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +000044 DebugLoc DL;
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000045 if (I != MBB.end()) DL = I->getDebugLoc();
46
Bob Wilson5dfa87e2010-04-26 23:20:08 +000047 if (DestRC == ARM::GPRRegisterClass) {
48 if (SrcRC == ARM::GPRRegisterClass) {
49 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
50 return true;
51 } else if (SrcRC == ARM::tGPRRegisterClass) {
52 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
53 return true;
54 }
55 } else if (DestRC == ARM::tGPRRegisterClass) {
56 if (SrcRC == ARM::GPRRegisterClass) {
57 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
58 return true;
59 } else if (SrcRC == ARM::tGPRRegisterClass) {
60 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
61 return true;
62 }
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000063 }
64
Evan Cheng08b93c62009-07-27 00:33:08 +000065 // Handle SPR, DPR, and QPR copies.
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000066 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC, SrcRC);
67}
Evan Cheng5732ca02009-07-27 03:14:20 +000068
69void Thumb2InstrInfo::
70storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
71 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +000072 const TargetRegisterClass *RC,
73 const TargetRegisterInfo *TRI) const {
Jim Grosbach9ab04272010-03-27 00:09:12 +000074 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +000075 DebugLoc DL;
76 if (I != MBB.end()) DL = I->getDebugLoc();
77
Evan Chenge3ce8aa2009-11-01 22:04:35 +000078 MachineFunction &MF = *MBB.getParent();
79 MachineFrameInfo &MFI = *MF.getFrameInfo();
80 MachineMemOperand *MMO =
81 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
82 MachineMemOperand::MOStore, 0,
83 MFI.getObjectSize(FI),
84 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +000085 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
86 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +000087 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +000088 return;
89 }
90
Evan Cheng746ad692010-05-06 19:06:44 +000091 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +000092}
93
94void Thumb2InstrInfo::
95loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
96 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +000097 const TargetRegisterClass *RC,
98 const TargetRegisterInfo *TRI) const {
Jim Grosbach9ab04272010-03-27 00:09:12 +000099 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +0000100 DebugLoc DL;
101 if (I != MBB.end()) DL = I->getDebugLoc();
102
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000103 MachineFunction &MF = *MBB.getParent();
104 MachineFrameInfo &MFI = *MF.getFrameInfo();
105 MachineMemOperand *MMO =
106 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
107 MachineMemOperand::MOLoad, 0,
108 MFI.getObjectSize(FI),
109 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000110 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000111 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000112 return;
113 }
114
Evan Cheng746ad692010-05-06 19:06:44 +0000115 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000116}
Evan Cheng6495f632009-07-28 05:48:47 +0000117
Evan Cheng6495f632009-07-28 05:48:47 +0000118void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
120 unsigned DestReg, unsigned BaseReg, int NumBytes,
121 ARMCC::CondCodes Pred, unsigned PredReg,
122 const ARMBaseInstrInfo &TII) {
123 bool isSub = NumBytes < 0;
124 if (isSub) NumBytes = -NumBytes;
125
126 // If profitable, use a movw or movt to materialize the offset.
127 // FIXME: Use the scavenger to grab a scratch register.
128 if (DestReg != ARM::SP && DestReg != BaseReg &&
129 NumBytes >= 4096 &&
130 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
131 bool Fits = false;
132 if (NumBytes < 65536) {
133 // Use a movw to materialize the 16-bit constant.
134 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
135 .addImm(NumBytes)
136 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
137 Fits = true;
138 } else if ((NumBytes & 0xffff) == 0) {
139 // Use a movt to materialize the 32-bit constant.
140 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
141 .addReg(DestReg)
142 .addImm(NumBytes >> 16)
143 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
144 Fits = true;
145 }
146
147 if (Fits) {
148 if (isSub) {
149 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
150 .addReg(BaseReg, RegState::Kill)
151 .addReg(DestReg, RegState::Kill)
152 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
153 } else {
154 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
155 .addReg(DestReg, RegState::Kill)
156 .addReg(BaseReg, RegState::Kill)
157 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
158 }
159 return;
160 }
161 }
162
163 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000164 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000165 unsigned Opc = 0;
166 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
167 // mov sp, rn. Note t2MOVr cannot be used.
168 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
169 BaseReg = ARM::SP;
170 continue;
171 }
172
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000173 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000174 if (BaseReg == ARM::SP) {
175 // sub sp, sp, #imm7
176 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
177 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
178 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
179 // FIXME: Fix Thumb1 immediate encoding.
180 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
181 .addReg(BaseReg).addImm(ThisVal/4);
182 NumBytes = 0;
183 continue;
184 }
185
186 // sub rd, sp, so_imm
187 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
188 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
189 NumBytes = 0;
190 } else {
191 // FIXME: Move this to ARMAddressingModes.h?
192 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
193 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
194 NumBytes &= ~ThisVal;
195 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
196 "Bit extraction didn't work?");
197 }
Evan Cheng6495f632009-07-28 05:48:47 +0000198 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000199 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
200 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
201 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
202 NumBytes = 0;
203 } else if (ThisVal < 4096) {
204 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000205 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000206 NumBytes = 0;
207 } else {
208 // FIXME: Move this to ARMAddressingModes.h?
209 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
210 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
211 NumBytes &= ~ThisVal;
212 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
213 "Bit extraction didn't work?");
214 }
Evan Cheng6495f632009-07-28 05:48:47 +0000215 }
216
217 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000218 MachineInstrBuilder MIB =
219 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
220 .addReg(BaseReg, RegState::Kill)
221 .addImm(ThisVal));
222 if (HasCCOut)
223 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000224
Evan Cheng6495f632009-07-28 05:48:47 +0000225 BaseReg = DestReg;
226 }
227}
228
229static unsigned
230negativeOffsetOpcode(unsigned opcode)
231{
232 switch (opcode) {
233 case ARM::t2LDRi12: return ARM::t2LDRi8;
234 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
235 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
236 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
237 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
238 case ARM::t2STRi12: return ARM::t2STRi8;
239 case ARM::t2STRBi12: return ARM::t2STRBi8;
240 case ARM::t2STRHi12: return ARM::t2STRHi8;
241
242 case ARM::t2LDRi8:
243 case ARM::t2LDRHi8:
244 case ARM::t2LDRBi8:
245 case ARM::t2LDRSHi8:
246 case ARM::t2LDRSBi8:
247 case ARM::t2STRi8:
248 case ARM::t2STRBi8:
249 case ARM::t2STRHi8:
250 return opcode;
251
252 default:
253 break;
254 }
255
256 return 0;
257}
258
259static unsigned
260positiveOffsetOpcode(unsigned opcode)
261{
262 switch (opcode) {
263 case ARM::t2LDRi8: return ARM::t2LDRi12;
264 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
265 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
266 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
267 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
268 case ARM::t2STRi8: return ARM::t2STRi12;
269 case ARM::t2STRBi8: return ARM::t2STRBi12;
270 case ARM::t2STRHi8: return ARM::t2STRHi12;
271
272 case ARM::t2LDRi12:
273 case ARM::t2LDRHi12:
274 case ARM::t2LDRBi12:
275 case ARM::t2LDRSHi12:
276 case ARM::t2LDRSBi12:
277 case ARM::t2STRi12:
278 case ARM::t2STRBi12:
279 case ARM::t2STRHi12:
280 return opcode;
281
282 default:
283 break;
284 }
285
286 return 0;
287}
288
289static unsigned
290immediateOffsetOpcode(unsigned opcode)
291{
292 switch (opcode) {
293 case ARM::t2LDRs: return ARM::t2LDRi12;
294 case ARM::t2LDRHs: return ARM::t2LDRHi12;
295 case ARM::t2LDRBs: return ARM::t2LDRBi12;
296 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
297 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
298 case ARM::t2STRs: return ARM::t2STRi12;
299 case ARM::t2STRBs: return ARM::t2STRBi12;
300 case ARM::t2STRHs: return ARM::t2STRHi12;
301
302 case ARM::t2LDRi12:
303 case ARM::t2LDRHi12:
304 case ARM::t2LDRBi12:
305 case ARM::t2LDRSHi12:
306 case ARM::t2LDRSBi12:
307 case ARM::t2STRi12:
308 case ARM::t2STRBi12:
309 case ARM::t2STRHi12:
310 case ARM::t2LDRi8:
311 case ARM::t2LDRHi8:
312 case ARM::t2LDRBi8:
313 case ARM::t2LDRSHi8:
314 case ARM::t2LDRSBi8:
315 case ARM::t2STRi8:
316 case ARM::t2STRBi8:
317 case ARM::t2STRHi8:
318 return opcode;
319
320 default:
321 break;
322 }
323
324 return 0;
325}
326
Evan Chengcdbb3f52009-08-27 01:23:50 +0000327bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
328 unsigned FrameReg, int &Offset,
329 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000330 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000331 const TargetInstrDesc &Desc = MI.getDesc();
332 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
333 bool isSub = false;
334
335 // Memory operands in inline assembly always use AddrModeT2_i12.
336 if (Opcode == ARM::INLINEASM)
337 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000338
Evan Cheng6495f632009-07-28 05:48:47 +0000339 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
340 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000341
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000342 unsigned PredReg;
343 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000344 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000345 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000346 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000347 // Remove offset and remaining explicit predicate operands.
348 do MI.RemoveOperand(FrameRegIdx+1);
349 while (MI.getNumOperands() > FrameRegIdx+1 &&
350 (!MI.getOperand(FrameRegIdx+1).isReg() ||
351 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000352 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000353 }
354
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000355 bool isSP = FrameReg == ARM::SP;
356 bool HasCCOut = Opcode != ARM::t2ADDri12;
357
Evan Cheng6495f632009-07-28 05:48:47 +0000358 if (Offset < 0) {
359 Offset = -Offset;
360 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000361 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
362 } else {
363 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000364 }
365
366 // Common case: small offset, fits into instruction.
367 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000368 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
369 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000370 // Add cc_out operand if the original instruction did not have one.
371 if (!HasCCOut)
372 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000373 Offset = 0;
374 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000375 }
376 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000377 if (Offset < 4096 &&
378 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000379 unsigned NewOpc = isSP
380 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
381 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
382 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000383 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
384 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000385 // Remove the cc_out operand.
386 if (HasCCOut)
387 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000388 Offset = 0;
389 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000390 }
391
392 // Otherwise, extract 8 adjacent bits from the immediate into this
393 // t2ADDri/t2SUBri.
394 unsigned RotAmt = CountLeadingZeros_32(Offset);
395 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
396
397 // We will handle these bits from offset, clear them.
398 Offset &= ~ThisImmVal;
399
400 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
401 "Bit extraction didn't work?");
402 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000403 // Add cc_out operand if the original instruction did not have one.
404 if (!HasCCOut)
405 MI.addOperand(MachineOperand::CreateReg(0, false));
406
Evan Cheng6495f632009-07-28 05:48:47 +0000407 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000408
Bob Wilsone6373eb2010-02-06 00:24:38 +0000409 // AddrMode4 and AddrMode6 cannot handle any offset.
410 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000411 return false;
412
Evan Cheng6495f632009-07-28 05:48:47 +0000413 // AddrModeT2_so cannot handle any offset. If there is no offset
414 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000415 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000416 if (AddrMode == ARMII::AddrModeT2_so) {
417 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
418 if (OffsetReg != 0) {
419 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000420 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000421 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000422
Evan Cheng6495f632009-07-28 05:48:47 +0000423 MI.RemoveOperand(FrameRegIdx+1);
424 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
425 NewOpc = immediateOffsetOpcode(Opcode);
426 AddrMode = ARMII::AddrModeT2_i12;
427 }
428
429 unsigned NumBits = 0;
430 unsigned Scale = 1;
431 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
432 // i8 supports only negative, and i12 supports only positive, so
433 // based on Offset sign convert Opcode to the appropriate
434 // instruction
435 Offset += MI.getOperand(FrameRegIdx+1).getImm();
436 if (Offset < 0) {
437 NewOpc = negativeOffsetOpcode(Opcode);
438 NumBits = 8;
439 isSub = true;
440 Offset = -Offset;
441 } else {
442 NewOpc = positiveOffsetOpcode(Opcode);
443 NumBits = 12;
444 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000445 } else if (AddrMode == ARMII::AddrMode5) {
446 // VFP address mode.
447 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
448 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
449 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
450 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000451 NumBits = 8;
452 Scale = 4;
453 Offset += InstrOffs * 4;
454 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
455 if (Offset < 0) {
456 Offset = -Offset;
457 isSub = true;
458 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000459 } else {
460 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000461 }
462
463 if (NewOpc != Opcode)
464 MI.setDesc(TII.get(NewOpc));
465
466 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
467
468 // Attempt to fold address computation
469 // Common case: small offset, fits into instruction.
470 int ImmedOffset = Offset / Scale;
471 unsigned Mask = (1 << NumBits) - 1;
472 if ((unsigned)Offset <= Mask * Scale) {
473 // Replace the FrameIndex with fp/sp
474 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
475 if (isSub) {
476 if (AddrMode == ARMII::AddrMode5)
477 // FIXME: Not consistent.
478 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000479 else
Evan Cheng6495f632009-07-28 05:48:47 +0000480 ImmedOffset = -ImmedOffset;
481 }
482 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000483 Offset = 0;
484 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000485 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000486
Evan Cheng6495f632009-07-28 05:48:47 +0000487 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000488 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000489 if (isSub) {
490 if (AddrMode == ARMII::AddrMode5)
491 // FIXME: Not consistent.
492 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000493 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000494 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000495 if (ImmedOffset == 0)
496 // Change the opcode back if the encoded offset is zero.
497 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
498 }
Evan Cheng6495f632009-07-28 05:48:47 +0000499 }
500 ImmOp.ChangeToImmediate(ImmedOffset);
501 Offset &= ~(Mask*Scale);
502 }
503
Evan Chengcdbb3f52009-08-27 01:23:50 +0000504 Offset = (isSub) ? -Offset : Offset;
505 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000506}