blob: de4605669315c0c4e43c8fcf20f8290c17d4802f [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000022#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024#include "llvm/ADT/SmallVector.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000025#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026
27using namespace llvm;
28
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000029Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
30 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000031}
32
Evan Cheng446c4282009-07-11 06:43:01 +000033unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000034 // FIXME
35 return 0;
36}
37
David Goodwin334c2642009-07-08 16:09:28 +000038bool
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000039Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
40 MachineBasicBlock::iterator I,
41 unsigned DestReg, unsigned SrcReg,
42 const TargetRegisterClass *DestRC,
43 const TargetRegisterClass *SrcRC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +000044 DebugLoc DL;
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000045 if (I != MBB.end()) DL = I->getDebugLoc();
46
Evan Cheng08b93c62009-07-27 00:33:08 +000047 if (DestRC == ARM::GPRRegisterClass &&
48 SrcRC == ARM::GPRRegisterClass) {
Evan Chenge118cb62009-08-07 19:34:35 +000049 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000050 return true;
Evan Cheng08b93c62009-07-27 00:33:08 +000051 } else if (DestRC == ARM::GPRRegisterClass &&
Evan Cheng86198642009-08-07 00:34:42 +000052 SrcRC == ARM::tGPRRegisterClass) {
Evan Cheng08b93c62009-07-27 00:33:08 +000053 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
54 return true;
55 } else if (DestRC == ARM::tGPRRegisterClass &&
56 SrcRC == ARM::GPRRegisterClass) {
57 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
58 return true;
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000059 }
60
Evan Cheng08b93c62009-07-27 00:33:08 +000061 // Handle SPR, DPR, and QPR copies.
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000062 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC, SrcRC);
63}
Evan Cheng5732ca02009-07-27 03:14:20 +000064
65void Thumb2InstrInfo::
66storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
67 unsigned SrcReg, bool isKill, int FI,
68 const TargetRegisterClass *RC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +000069 DebugLoc DL;
Evan Cheng5732ca02009-07-27 03:14:20 +000070 if (I != MBB.end()) DL = I->getDebugLoc();
71
Jim Grosbach9ab04272010-03-27 00:09:12 +000072 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass) {
Evan Chenge3ce8aa2009-11-01 22:04:35 +000073 MachineFunction &MF = *MBB.getParent();
74 MachineFrameInfo &MFI = *MF.getFrameInfo();
75 MachineMemOperand *MMO =
76 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
77 MachineMemOperand::MOStore, 0,
78 MFI.getObjectSize(FI),
79 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +000080 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
81 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +000082 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +000083 return;
84 }
85
86 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC);
87}
88
89void Thumb2InstrInfo::
90loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
91 unsigned DestReg, int FI,
92 const TargetRegisterClass *RC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +000093 DebugLoc DL;
Evan Cheng5732ca02009-07-27 03:14:20 +000094 if (I != MBB.end()) DL = I->getDebugLoc();
95
Jim Grosbach9ab04272010-03-27 00:09:12 +000096 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass) {
Evan Chenge3ce8aa2009-11-01 22:04:35 +000097 MachineFunction &MF = *MBB.getParent();
98 MachineFrameInfo &MFI = *MF.getFrameInfo();
99 MachineMemOperand *MMO =
100 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
101 MachineMemOperand::MOLoad, 0,
102 MFI.getObjectSize(FI),
103 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000104 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000105 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000106 return;
107 }
108
109 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC);
110}
Evan Cheng6495f632009-07-28 05:48:47 +0000111
Evan Cheng6495f632009-07-28 05:48:47 +0000112void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
113 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
114 unsigned DestReg, unsigned BaseReg, int NumBytes,
115 ARMCC::CondCodes Pred, unsigned PredReg,
116 const ARMBaseInstrInfo &TII) {
117 bool isSub = NumBytes < 0;
118 if (isSub) NumBytes = -NumBytes;
119
120 // If profitable, use a movw or movt to materialize the offset.
121 // FIXME: Use the scavenger to grab a scratch register.
122 if (DestReg != ARM::SP && DestReg != BaseReg &&
123 NumBytes >= 4096 &&
124 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
125 bool Fits = false;
126 if (NumBytes < 65536) {
127 // Use a movw to materialize the 16-bit constant.
128 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
129 .addImm(NumBytes)
130 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
131 Fits = true;
132 } else if ((NumBytes & 0xffff) == 0) {
133 // Use a movt to materialize the 32-bit constant.
134 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
135 .addReg(DestReg)
136 .addImm(NumBytes >> 16)
137 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
138 Fits = true;
139 }
140
141 if (Fits) {
142 if (isSub) {
143 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
144 .addReg(BaseReg, RegState::Kill)
145 .addReg(DestReg, RegState::Kill)
146 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
147 } else {
148 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
149 .addReg(DestReg, RegState::Kill)
150 .addReg(BaseReg, RegState::Kill)
151 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
152 }
153 return;
154 }
155 }
156
157 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000158 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000159 unsigned Opc = 0;
160 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
161 // mov sp, rn. Note t2MOVr cannot be used.
162 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
163 BaseReg = ARM::SP;
164 continue;
165 }
166
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000167 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000168 if (BaseReg == ARM::SP) {
169 // sub sp, sp, #imm7
170 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
171 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
172 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
173 // FIXME: Fix Thumb1 immediate encoding.
174 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
175 .addReg(BaseReg).addImm(ThisVal/4);
176 NumBytes = 0;
177 continue;
178 }
179
180 // sub rd, sp, so_imm
181 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
182 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
183 NumBytes = 0;
184 } else {
185 // FIXME: Move this to ARMAddressingModes.h?
186 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
187 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
188 NumBytes &= ~ThisVal;
189 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
190 "Bit extraction didn't work?");
191 }
Evan Cheng6495f632009-07-28 05:48:47 +0000192 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000193 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
194 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
195 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
196 NumBytes = 0;
197 } else if (ThisVal < 4096) {
198 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000199 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000200 NumBytes = 0;
201 } else {
202 // FIXME: Move this to ARMAddressingModes.h?
203 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
204 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
205 NumBytes &= ~ThisVal;
206 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
207 "Bit extraction didn't work?");
208 }
Evan Cheng6495f632009-07-28 05:48:47 +0000209 }
210
211 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000212 MachineInstrBuilder MIB =
213 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
214 .addReg(BaseReg, RegState::Kill)
215 .addImm(ThisVal));
216 if (HasCCOut)
217 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000218
Evan Cheng6495f632009-07-28 05:48:47 +0000219 BaseReg = DestReg;
220 }
221}
222
223static unsigned
224negativeOffsetOpcode(unsigned opcode)
225{
226 switch (opcode) {
227 case ARM::t2LDRi12: return ARM::t2LDRi8;
228 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
229 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
230 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
231 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
232 case ARM::t2STRi12: return ARM::t2STRi8;
233 case ARM::t2STRBi12: return ARM::t2STRBi8;
234 case ARM::t2STRHi12: return ARM::t2STRHi8;
235
236 case ARM::t2LDRi8:
237 case ARM::t2LDRHi8:
238 case ARM::t2LDRBi8:
239 case ARM::t2LDRSHi8:
240 case ARM::t2LDRSBi8:
241 case ARM::t2STRi8:
242 case ARM::t2STRBi8:
243 case ARM::t2STRHi8:
244 return opcode;
245
246 default:
247 break;
248 }
249
250 return 0;
251}
252
253static unsigned
254positiveOffsetOpcode(unsigned opcode)
255{
256 switch (opcode) {
257 case ARM::t2LDRi8: return ARM::t2LDRi12;
258 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
259 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
260 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
261 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
262 case ARM::t2STRi8: return ARM::t2STRi12;
263 case ARM::t2STRBi8: return ARM::t2STRBi12;
264 case ARM::t2STRHi8: return ARM::t2STRHi12;
265
266 case ARM::t2LDRi12:
267 case ARM::t2LDRHi12:
268 case ARM::t2LDRBi12:
269 case ARM::t2LDRSHi12:
270 case ARM::t2LDRSBi12:
271 case ARM::t2STRi12:
272 case ARM::t2STRBi12:
273 case ARM::t2STRHi12:
274 return opcode;
275
276 default:
277 break;
278 }
279
280 return 0;
281}
282
283static unsigned
284immediateOffsetOpcode(unsigned opcode)
285{
286 switch (opcode) {
287 case ARM::t2LDRs: return ARM::t2LDRi12;
288 case ARM::t2LDRHs: return ARM::t2LDRHi12;
289 case ARM::t2LDRBs: return ARM::t2LDRBi12;
290 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
291 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
292 case ARM::t2STRs: return ARM::t2STRi12;
293 case ARM::t2STRBs: return ARM::t2STRBi12;
294 case ARM::t2STRHs: return ARM::t2STRHi12;
295
296 case ARM::t2LDRi12:
297 case ARM::t2LDRHi12:
298 case ARM::t2LDRBi12:
299 case ARM::t2LDRSHi12:
300 case ARM::t2LDRSBi12:
301 case ARM::t2STRi12:
302 case ARM::t2STRBi12:
303 case ARM::t2STRHi12:
304 case ARM::t2LDRi8:
305 case ARM::t2LDRHi8:
306 case ARM::t2LDRBi8:
307 case ARM::t2LDRSHi8:
308 case ARM::t2LDRSBi8:
309 case ARM::t2STRi8:
310 case ARM::t2STRBi8:
311 case ARM::t2STRHi8:
312 return opcode;
313
314 default:
315 break;
316 }
317
318 return 0;
319}
320
Evan Chengcdbb3f52009-08-27 01:23:50 +0000321bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
322 unsigned FrameReg, int &Offset,
323 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000324 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000325 const TargetInstrDesc &Desc = MI.getDesc();
326 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
327 bool isSub = false;
328
329 // Memory operands in inline assembly always use AddrModeT2_i12.
330 if (Opcode == ARM::INLINEASM)
331 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000332
Evan Cheng6495f632009-07-28 05:48:47 +0000333 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
334 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000335
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000336 unsigned PredReg;
337 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000338 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000339 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000340 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000341 // Remove offset and remaining explicit predicate operands.
342 do MI.RemoveOperand(FrameRegIdx+1);
343 while (MI.getNumOperands() > FrameRegIdx+1 &&
344 (!MI.getOperand(FrameRegIdx+1).isReg() ||
345 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000346 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000347 }
348
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000349 bool isSP = FrameReg == ARM::SP;
350 bool HasCCOut = Opcode != ARM::t2ADDri12;
351
Evan Cheng6495f632009-07-28 05:48:47 +0000352 if (Offset < 0) {
353 Offset = -Offset;
354 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000355 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
356 } else {
357 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000358 }
359
360 // Common case: small offset, fits into instruction.
361 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000362 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
363 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000364 // Add cc_out operand if the original instruction did not have one.
365 if (!HasCCOut)
366 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000367 Offset = 0;
368 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000369 }
370 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000371 if (Offset < 4096 &&
372 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000373 unsigned NewOpc = isSP
374 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
375 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
376 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000377 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
378 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000379 // Remove the cc_out operand.
380 if (HasCCOut)
381 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000382 Offset = 0;
383 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000384 }
385
386 // Otherwise, extract 8 adjacent bits from the immediate into this
387 // t2ADDri/t2SUBri.
388 unsigned RotAmt = CountLeadingZeros_32(Offset);
389 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
390
391 // We will handle these bits from offset, clear them.
392 Offset &= ~ThisImmVal;
393
394 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
395 "Bit extraction didn't work?");
396 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000397 // Add cc_out operand if the original instruction did not have one.
398 if (!HasCCOut)
399 MI.addOperand(MachineOperand::CreateReg(0, false));
400
Evan Cheng6495f632009-07-28 05:48:47 +0000401 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000402
Bob Wilsone6373eb2010-02-06 00:24:38 +0000403 // AddrMode4 and AddrMode6 cannot handle any offset.
404 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000405 return false;
406
Evan Cheng6495f632009-07-28 05:48:47 +0000407 // AddrModeT2_so cannot handle any offset. If there is no offset
408 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000409 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000410 if (AddrMode == ARMII::AddrModeT2_so) {
411 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
412 if (OffsetReg != 0) {
413 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000414 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000415 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000416
Evan Cheng6495f632009-07-28 05:48:47 +0000417 MI.RemoveOperand(FrameRegIdx+1);
418 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
419 NewOpc = immediateOffsetOpcode(Opcode);
420 AddrMode = ARMII::AddrModeT2_i12;
421 }
422
423 unsigned NumBits = 0;
424 unsigned Scale = 1;
425 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
426 // i8 supports only negative, and i12 supports only positive, so
427 // based on Offset sign convert Opcode to the appropriate
428 // instruction
429 Offset += MI.getOperand(FrameRegIdx+1).getImm();
430 if (Offset < 0) {
431 NewOpc = negativeOffsetOpcode(Opcode);
432 NumBits = 8;
433 isSub = true;
434 Offset = -Offset;
435 } else {
436 NewOpc = positiveOffsetOpcode(Opcode);
437 NumBits = 12;
438 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000439 } else if (AddrMode == ARMII::AddrMode5) {
440 // VFP address mode.
441 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
442 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
443 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
444 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000445 NumBits = 8;
446 Scale = 4;
447 Offset += InstrOffs * 4;
448 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
449 if (Offset < 0) {
450 Offset = -Offset;
451 isSub = true;
452 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000453 } else {
454 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000455 }
456
457 if (NewOpc != Opcode)
458 MI.setDesc(TII.get(NewOpc));
459
460 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
461
462 // Attempt to fold address computation
463 // Common case: small offset, fits into instruction.
464 int ImmedOffset = Offset / Scale;
465 unsigned Mask = (1 << NumBits) - 1;
466 if ((unsigned)Offset <= Mask * Scale) {
467 // Replace the FrameIndex with fp/sp
468 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
469 if (isSub) {
470 if (AddrMode == ARMII::AddrMode5)
471 // FIXME: Not consistent.
472 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000473 else
Evan Cheng6495f632009-07-28 05:48:47 +0000474 ImmedOffset = -ImmedOffset;
475 }
476 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000477 Offset = 0;
478 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000479 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000480
Evan Cheng6495f632009-07-28 05:48:47 +0000481 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000482 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000483 if (isSub) {
484 if (AddrMode == ARMII::AddrMode5)
485 // FIXME: Not consistent.
486 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000487 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000488 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000489 if (ImmedOffset == 0)
490 // Change the opcode back if the encoded offset is zero.
491 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
492 }
Evan Cheng6495f632009-07-28 05:48:47 +0000493 }
494 ImmOp.ChangeToImmediate(ImmedOffset);
495 Offset &= ~(Mask*Scale);
496 }
497
Evan Chengcdbb3f52009-08-27 01:23:50 +0000498 Offset = (isSub) ? -Offset : Offset;
499 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000500}