blob: 49b4f7eef07c4c5984b004fa1fcd234b3424b04b [file] [log] [blame]
Scott Michel8efdca42007-12-04 22:23:35 +00001//
Scott Michel0d5eae02009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel8efdca42007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel8efdca42007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michelbc5fbc12008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
pingbak2f387e82009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
Scott Michel8efdca42007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel8efdca42007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov84d365c2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel8efdca42007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel8efdca42007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel8efdca42007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Owen Andersonac9de032009-08-10 22:56:29 +000043 //! EVT mapping to useful data for Cell SPU
Scott Michel8efdca42007-12-04 22:23:35 +000044 struct valtype_map_s {
Duncan Sandscd672982009-09-06 12:16:26 +000045 EVT valtype;
46 int prefslot_byte;
Scott Michel8efdca42007-12-04 22:23:35 +000047 };
Scott Michel4ec722e2008-07-16 17:17:29 +000048
Scott Michel8efdca42007-12-04 22:23:35 +000049 const valtype_map_s valtype_map[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000050 { MVT::i1, 3 },
51 { MVT::i8, 3 },
52 { MVT::i16, 2 },
53 { MVT::i32, 0 },
54 { MVT::f32, 0 },
55 { MVT::i64, 0 },
56 { MVT::f64, 0 },
57 { MVT::i128, 0 }
Scott Michel8efdca42007-12-04 22:23:35 +000058 };
59
60 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
61
Owen Andersonac9de032009-08-10 22:56:29 +000062 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel8efdca42007-12-04 22:23:35 +000063 const valtype_map_s *retval = 0;
64
65 for (size_t i = 0; i < n_valtype_map; ++i) {
66 if (valtype_map[i].valtype == VT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +000067 retval = valtype_map + i;
68 break;
Scott Michel8efdca42007-12-04 22:23:35 +000069 }
70 }
71
72#ifndef NDEBUG
73 if (retval == 0) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +000074 report_fatal_error("getValueTypeMapEntry returns NULL for " +
75 Twine(VT.getEVTString()));
Scott Michel8efdca42007-12-04 22:23:35 +000076 }
77#endif
78
79 return retval;
80 }
Scott Michel750b93f2009-01-15 04:41:47 +000081
pingbak2f387e82009-01-26 03:31:40 +000082 //! Expand a library call into an actual call DAG node
83 /*!
84 \note
85 This code is taken from SelectionDAGLegalize, since it is not exposed as
86 part of the LLVM SelectionDAG API.
87 */
88
89 SDValue
90 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
91 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
92 // The input chain to this libcall is the entry node of the function.
93 // Legalizing the call will automatically add the previous call to the
94 // dependence.
95 SDValue InChain = DAG.getEntryNode();
96
97 TargetLowering::ArgListTy Args;
98 TargetLowering::ArgListEntry Entry;
99 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +0000100 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +0000101 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000102 Entry.Node = Op.getOperand(i);
103 Entry.Ty = ArgTy;
104 Entry.isSExt = isSigned;
105 Entry.isZExt = !isSigned;
106 Args.push_back(Entry);
107 }
108 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
109 TLI.getPointerTy());
110
111 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000112 const Type *RetTy =
113 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000114 std::pair<SDValue, SDValue> CallInfo =
115 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikovcdab71f2009-08-14 20:10:52 +0000116 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman9178de12009-08-05 01:29:28 +0000117 /*isReturnValueUsed=*/true,
Bill Wendling1ca34452010-03-02 01:55:18 +0000118 Callee, Args, DAG, Op.getDebugLoc());
pingbak2f387e82009-01-26 03:31:40 +0000119
120 return CallInfo.first;
121 }
Scott Michel8efdca42007-12-04 22:23:35 +0000122}
123
124SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +0000125 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
126 SPUTM(TM) {
Scott Michel8efdca42007-12-04 22:23:35 +0000127 // Fold away setcc operations if possible.
128 setPow2DivIsCheap();
129
130 // Use _setjmp/_longjmp instead of setjmp/longjmp.
131 setUseUnderscoreSetJmp(true);
132 setUseUnderscoreLongJmp(true);
Scott Michel4ec722e2008-07-16 17:17:29 +0000133
Scott Michel8c67fa42009-01-21 04:58:48 +0000134 // Set RTLIB libcall names as used by SPU:
135 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
136
Scott Michel8efdca42007-12-04 22:23:35 +0000137 // Set up the SPU's register classes:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000138 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
139 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
140 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
141 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
142 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
143 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
144 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel4ec722e2008-07-16 17:17:29 +0000145
Scott Michel8efdca42007-12-04 22:23:35 +0000146 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000147 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
148 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000150
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000151 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
152 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelec8c82e2008-12-02 19:53:53 +0000153
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000154 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
155 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000158
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000159 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000160
Scott Michel8efdca42007-12-04 22:23:35 +0000161 // SPU constant load actions are custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000162 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
163 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000164
165 // SPU's loads and stores have to be custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000166 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel8efdca42007-12-04 22:23:35 +0000167 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000168 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000169
Scott Michel06eabde2008-12-27 04:51:36 +0000170 setOperationAction(ISD::LOAD, VT, Custom);
171 setOperationAction(ISD::STORE, VT, Custom);
172 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
173 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
175
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000176 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
177 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000178 setTruncStoreAction(VT, StoreVT, Expand);
179 }
Scott Michel8efdca42007-12-04 22:23:35 +0000180 }
181
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000182 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michel06eabde2008-12-27 04:51:36 +0000183 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000184 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michel06eabde2008-12-27 04:51:36 +0000185
186 setOperationAction(ISD::LOAD, VT, Custom);
187 setOperationAction(ISD::STORE, VT, Custom);
188
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000189 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
190 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000191 setTruncStoreAction(VT, StoreVT, Expand);
192 }
193 }
194
Scott Michel8efdca42007-12-04 22:23:35 +0000195 // Expand the jumptable branches
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000196 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
197 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel56a125e2008-11-22 23:50:42 +0000198
199 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000200 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
201 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
202 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000205
206 // SPU has no intrinsics for these particular operations:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000207 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000208
Eli Friedman9880b6b2009-07-17 06:36:24 +0000209 // SPU has no division/remainder instructions
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000210 setOperationAction(ISD::SREM, MVT::i8, Expand);
211 setOperationAction(ISD::UREM, MVT::i8, Expand);
212 setOperationAction(ISD::SDIV, MVT::i8, Expand);
213 setOperationAction(ISD::UDIV, MVT::i8, Expand);
214 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
215 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::SREM, MVT::i16, Expand);
217 setOperationAction(ISD::UREM, MVT::i16, Expand);
218 setOperationAction(ISD::SDIV, MVT::i16, Expand);
219 setOperationAction(ISD::UDIV, MVT::i16, Expand);
220 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
221 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::SREM, MVT::i32, Expand);
223 setOperationAction(ISD::UREM, MVT::i32, Expand);
224 setOperationAction(ISD::SDIV, MVT::i32, Expand);
225 setOperationAction(ISD::UDIV, MVT::i32, Expand);
226 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
227 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::SREM, MVT::i64, Expand);
229 setOperationAction(ISD::UREM, MVT::i64, Expand);
230 setOperationAction(ISD::SDIV, MVT::i64, Expand);
231 setOperationAction(ISD::UDIV, MVT::i64, Expand);
232 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
233 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::SREM, MVT::i128, Expand);
235 setOperationAction(ISD::UREM, MVT::i128, Expand);
236 setOperationAction(ISD::SDIV, MVT::i128, Expand);
237 setOperationAction(ISD::UDIV, MVT::i128, Expand);
238 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
239 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000240
Scott Michel8efdca42007-12-04 22:23:35 +0000241 // We don't support sin/cos/sqrt/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000242 setOperationAction(ISD::FSIN , MVT::f64, Expand);
243 setOperationAction(ISD::FCOS , MVT::f64, Expand);
244 setOperationAction(ISD::FREM , MVT::f64, Expand);
245 setOperationAction(ISD::FSIN , MVT::f32, Expand);
246 setOperationAction(ISD::FCOS , MVT::f32, Expand);
247 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000248
pingbak2f387e82009-01-26 03:31:40 +0000249 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
250 // for f32!)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
252 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000253
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000254 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
255 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000256
257 // SPU can do rotate right and left, so legalize it... but customize for i8
258 // because instructions don't exist.
Bill Wendling965299c2008-08-31 02:59:23 +0000259
260 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
261 // .td files.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000262 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
263 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling965299c2008-08-31 02:59:23 +0000265
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000266 setOperationAction(ISD::ROTL, MVT::i32, Legal);
267 setOperationAction(ISD::ROTL, MVT::i16, Legal);
268 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Michelabb8ca12008-11-20 16:36:33 +0000269
Scott Michel8efdca42007-12-04 22:23:35 +0000270 // SPU has no native version of shift left/right for i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SHL, MVT::i8, Custom);
272 setOperationAction(ISD::SRL, MVT::i8, Custom);
273 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel33d73eb2008-11-21 02:56:16 +0000274
Scott Michel4d07fb72008-12-30 23:28:25 +0000275 // Make these operations legal and handle them during instruction selection:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SHL, MVT::i64, Legal);
277 setOperationAction(ISD::SRL, MVT::i64, Legal);
278 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000279
Scott Michel4ec722e2008-07-16 17:17:29 +0000280 // Custom lower i8, i32 and i64 multiplications
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000281 setOperationAction(ISD::MUL, MVT::i8, Custom);
282 setOperationAction(ISD::MUL, MVT::i32, Legal);
283 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel33d73eb2008-11-21 02:56:16 +0000284
Eli Friedman35be0012009-06-16 06:40:59 +0000285 // Expand double-width multiplication
286 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000287 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
288 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::MULHU, MVT::i8, Expand);
290 setOperationAction(ISD::MULHS, MVT::i8, Expand);
291 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
292 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::MULHU, MVT::i16, Expand);
294 setOperationAction(ISD::MULHS, MVT::i16, Expand);
295 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
296 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::MULHU, MVT::i32, Expand);
298 setOperationAction(ISD::MULHS, MVT::i32, Expand);
299 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
300 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::MULHU, MVT::i64, Expand);
302 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman35be0012009-06-16 06:40:59 +0000303
Scott Michel67224b22008-06-02 22:18:03 +0000304 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000305 setOperationAction(ISD::ADD, MVT::i8, Custom);
306 setOperationAction(ISD::ADD, MVT::i64, Legal);
307 setOperationAction(ISD::SUB, MVT::i8, Custom);
308 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000309
Scott Michel8efdca42007-12-04 22:23:35 +0000310 // SPU does not have BSWAP. It does have i32 support CTLZ.
311 // CTPOP has to be custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000312 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
313 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000314
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000315 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
316 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000320
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000321 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
322 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000326
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000327 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
328 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
330 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
331 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000332
Scott Michel67224b22008-06-02 22:18:03 +0000333 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel978b96f2008-03-10 23:49:09 +0000334 // select ought to work:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SELECT, MVT::i8, Legal);
336 setOperationAction(ISD::SELECT, MVT::i16, Legal);
337 setOperationAction(ISD::SELECT, MVT::i32, Legal);
338 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000339
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SETCC, MVT::i8, Legal);
341 setOperationAction(ISD::SETCC, MVT::i16, Legal);
342 setOperationAction(ISD::SETCC, MVT::i32, Legal);
343 setOperationAction(ISD::SETCC, MVT::i64, Legal);
344 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michel6baba072008-03-05 23:02:02 +0000345
Scott Michel06eabde2008-12-27 04:51:36 +0000346 // Custom lower i128 -> i64 truncates
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000347 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelec8c82e2008-12-02 19:53:53 +0000348
Scott Michel58d95372009-08-25 22:37:34 +0000349 // Custom lower i32/i64 -> i128 sign extend
Scott Michel36173e22009-08-24 22:28:53 +0000350 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
351
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000352 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
353 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
pingbak2f387e82009-01-26 03:31:40 +0000356 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
357 // to expand to a libcall, hence the custom lowering:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000358 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
359 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
361 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
363 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000364
365 // FDIV on SPU requires custom lowering
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000366 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel8efdca42007-12-04 22:23:35 +0000367
Scott Michelc899a122009-01-26 22:33:37 +0000368 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
370 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
372 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
375 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000377
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000378 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
379 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000382
383 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000385
Scott Michel4ec722e2008-07-16 17:17:29 +0000386 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel8efdca42007-12-04 22:23:35 +0000387 // appropriate instructions to materialize the address.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000388 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michelf9f42e62008-01-29 02:16:57 +0000389 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000390 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000391
Scott Michelae5cbf52008-12-29 03:23:36 +0000392 setOperationAction(ISD::GlobalAddress, VT, Custom);
393 setOperationAction(ISD::ConstantPool, VT, Custom);
394 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michelf9f42e62008-01-29 02:16:57 +0000395 }
Scott Michel8efdca42007-12-04 22:23:35 +0000396
Scott Michel8efdca42007-12-04 22:23:35 +0000397 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000398 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000399
Scott Michel8efdca42007-12-04 22:23:35 +0000400 // Use the default implementation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VAARG , MVT::Other, Expand);
402 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
404 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
405 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
406 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000408
409 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000410 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
411 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000412
Scott Michel8efdca42007-12-04 22:23:35 +0000413 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000414 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000415
416 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000417 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000418
419 // First set operation action for all vector types to expand. Then we
420 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000421 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
422 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel8efdca42007-12-04 22:23:35 +0000427
Scott Michel70741542009-01-06 23:10:38 +0000428 // "Odd size" vector classes that we're willing to support:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000429 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel70741542009-01-06 23:10:38 +0000430
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000431 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
432 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
433 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel8efdca42007-12-04 22:23:35 +0000434
Duncan Sands92c43912008-06-06 12:08:01 +0000435 // add/sub are legal for all supported vector VT's.
pingbak2f387e82009-01-26 03:31:40 +0000436 setOperationAction(ISD::ADD, VT, Legal);
437 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000438 // mul has to be custom lowered.
pingbak2f387e82009-01-26 03:31:40 +0000439 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000440
pingbak2f387e82009-01-26 03:31:40 +0000441 setOperationAction(ISD::AND, VT, Legal);
442 setOperationAction(ISD::OR, VT, Legal);
443 setOperationAction(ISD::XOR, VT, Legal);
444 setOperationAction(ISD::LOAD, VT, Legal);
445 setOperationAction(ISD::SELECT, VT, Legal);
446 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000447
Scott Michel8efdca42007-12-04 22:23:35 +0000448 // These operations need to be expanded:
pingbak2f387e82009-01-26 03:31:40 +0000449 setOperationAction(ISD::SDIV, VT, Expand);
450 setOperationAction(ISD::SREM, VT, Expand);
451 setOperationAction(ISD::UDIV, VT, Expand);
452 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000453
454 // Custom lower build_vector, constant pool spills, insert and
455 // extract vector elements:
Duncan Sands92c43912008-06-06 12:08:01 +0000456 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
457 setOperationAction(ISD::ConstantPool, VT, Custom);
458 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
459 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
460 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
461 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000462 }
463
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000464 setOperationAction(ISD::AND, MVT::v16i8, Custom);
465 setOperationAction(ISD::OR, MVT::v16i8, Custom);
466 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
467 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000468
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michelae5cbf52008-12-29 03:23:36 +0000470
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000471 setShiftAmountType(MVT::i32);
Scott Michel06eabde2008-12-27 04:51:36 +0000472 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel4ec722e2008-07-16 17:17:29 +0000473
Scott Michel8efdca42007-12-04 22:23:35 +0000474 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel4ec722e2008-07-16 17:17:29 +0000475
Scott Michel8efdca42007-12-04 22:23:35 +0000476 // We have target-specific dag combine patterns for the following nodes:
Scott Michelf9f42e62008-01-29 02:16:57 +0000477 setTargetDAGCombine(ISD::ADD);
Scott Michel97872d32008-02-23 18:41:37 +0000478 setTargetDAGCombine(ISD::ZERO_EXTEND);
479 setTargetDAGCombine(ISD::SIGN_EXTEND);
480 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel4ec722e2008-07-16 17:17:29 +0000481
Scott Michel8efdca42007-12-04 22:23:35 +0000482 computeRegisterProperties();
Scott Michel56a125e2008-11-22 23:50:42 +0000483
Scott Michel2c261072008-12-09 03:37:19 +0000484 // Set pre-RA register scheduler default to BURR, which produces slightly
485 // better code than the default (could also be TDRR, but TargetLowering.h
486 // needs a mod to support that model):
487 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel8efdca42007-12-04 22:23:35 +0000488}
489
490const char *
491SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
492{
493 if (node_names.empty()) {
494 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
495 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
496 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
497 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Micheldbac4cf2008-01-11 02:53:15 +0000498 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michelf9f42e62008-01-29 02:16:57 +0000499 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel8efdca42007-12-04 22:23:35 +0000500 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
501 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
502 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel56a125e2008-11-22 23:50:42 +0000503 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000504 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michelae5cbf52008-12-29 03:23:36 +0000505 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michelc630c412008-11-24 17:11:17 +0000506 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michel97872d32008-02-23 18:41:37 +0000507 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
508 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel8efdca42007-12-04 22:23:35 +0000509 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
510 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Michel8c67fa42009-01-21 04:58:48 +0000511 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
512 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
513 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel67224b22008-06-02 22:18:03 +0000514 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000515 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel750b93f2009-01-15 04:41:47 +0000516 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
517 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
518 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel8efdca42007-12-04 22:23:35 +0000519 }
520
521 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
522
523 return ((i != node_names.end()) ? i->second : 0);
524}
525
Bill Wendling045f2632009-07-01 18:50:55 +0000526/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000527unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
528 return 3;
529}
530
Scott Michel06eabde2008-12-27 04:51:36 +0000531//===----------------------------------------------------------------------===//
532// Return the Cell SPU's SETCC result type
533//===----------------------------------------------------------------------===//
534
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000535MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michel06eabde2008-12-27 04:51:36 +0000536 // i16 and i32 are valid SETCC result types
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000537 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
538 VT.getSimpleVT().SimpleTy :
539 MVT::i32);
Scott Michel53ab7792008-03-10 16:58:52 +0000540}
541
Scott Michel8efdca42007-12-04 22:23:35 +0000542//===----------------------------------------------------------------------===//
543// Calling convention code:
544//===----------------------------------------------------------------------===//
545
546#include "SPUGenCallingConv.inc"
547
548//===----------------------------------------------------------------------===//
549// LowerOperation implementation
550//===----------------------------------------------------------------------===//
551
552/// Custom lower loads for CellSPU
553/*!
554 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
555 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel6ccefab2008-12-04 03:02:42 +0000556
557 For extending loads, we also want to ensure that the following sequence is
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000558 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel6ccefab2008-12-04 03:02:42 +0000559
560\verbatim
Scott Michelae5cbf52008-12-29 03:23:36 +0000561%1 v16i8,ch = load
Scott Michel6ccefab2008-12-04 03:02:42 +0000562%2 v16i8,ch = rotate %1
Scott Michelae5cbf52008-12-29 03:23:36 +0000563%3 v4f8, ch = bitconvert %2
Scott Michel6ccefab2008-12-04 03:02:42 +0000564%4 f32 = vec2perfslot %3
565%5 f64 = fp_extend %4
566\endverbatim
567*/
Dan Gohman8181bd12008-07-27 21:46:04 +0000568static SDValue
569LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000570 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000571 SDValue the_chain = LN->getChain();
Owen Andersonac9de032009-08-10 22:56:29 +0000572 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
573 EVT InVT = LN->getMemoryVT();
574 EVT OutVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000575 ISD::LoadExtType ExtType = LN->getExtensionType();
576 unsigned alignment = LN->getAlignment();
Scott Michel06eabde2008-12-27 04:51:36 +0000577 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesenea996922009-02-04 20:06:27 +0000578 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000579
Scott Michel8efdca42007-12-04 22:23:35 +0000580 switch (LN->getAddressingMode()) {
581 case ISD::UNINDEXED: {
Scott Michel06eabde2008-12-27 04:51:36 +0000582 SDValue result;
583 SDValue basePtr = LN->getBasePtr();
584 SDValue rotate;
Scott Michel8efdca42007-12-04 22:23:35 +0000585
Scott Michel06eabde2008-12-27 04:51:36 +0000586 if (alignment == 16) {
587 ConstantSDNode *CN;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000588
Scott Michel06eabde2008-12-27 04:51:36 +0000589 // Special cases for a known aligned load to simplify the base pointer
590 // and the rotation amount:
591 if (basePtr.getOpcode() == ISD::ADD
592 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
593 // Known offset into basePtr
594 int64_t offset = CN->getSExtValue();
595 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000596
Scott Michel06eabde2008-12-27 04:51:36 +0000597 if (rotamt < 0)
598 rotamt += 16;
599
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000600 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel06eabde2008-12-27 04:51:36 +0000601
602 // Simplify the base pointer for this case:
603 basePtr = basePtr.getOperand(0);
604 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000605 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000606 basePtr,
607 DAG.getConstant((offset & ~0xf), PtrVT));
608 }
609 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
610 || (basePtr.getOpcode() == SPUISD::IndirectAddr
611 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
612 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
613 // Plain aligned a-form address: rotate into preferred slot
614 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
615 int64_t rotamt = -vtm->prefslot_byte;
616 if (rotamt < 0)
617 rotamt += 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000618 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000619 } else {
Scott Michel06eabde2008-12-27 04:51:36 +0000620 // Offset the rotate amount by the basePtr and the preferred slot
621 // byte offset
622 int64_t rotamt = -vtm->prefslot_byte;
623 if (rotamt < 0)
624 rotamt += 16;
Dale Johannesenea996922009-02-04 20:06:27 +0000625 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000626 basePtr,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000627 DAG.getConstant(rotamt, PtrVT));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000628 }
Scott Michel06eabde2008-12-27 04:51:36 +0000629 } else {
630 // Unaligned load: must be more pessimistic about addressing modes:
631 if (basePtr.getOpcode() == ISD::ADD) {
632 MachineFunction &MF = DAG.getMachineFunction();
633 MachineRegisterInfo &RegInfo = MF.getRegInfo();
634 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
635 SDValue Flag;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000636
Scott Michel06eabde2008-12-27 04:51:36 +0000637 SDValue Op0 = basePtr.getOperand(0);
638 SDValue Op1 = basePtr.getOperand(1);
639
640 if (isa<ConstantSDNode>(Op1)) {
641 // Convert the (add <ptr>, <const>) to an indirect address contained
642 // in a register. Note that this is done because we need to avoid
643 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000644 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000645 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
646 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000647 } else {
648 // Convert the (add <arg1>, <arg2>) to an indirect address, which
649 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000650 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000651 }
652 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000653 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000654 basePtr,
655 DAG.getConstant(0, PtrVT));
656 }
657
658 // Offset the rotate amount by the basePtr and the preferred slot
659 // byte offset
Dale Johannesenea996922009-02-04 20:06:27 +0000660 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000661 basePtr,
662 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +0000663 }
Scott Micheldbac4cf2008-01-11 02:53:15 +0000664
Scott Michel06eabde2008-12-27 04:51:36 +0000665 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000666 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000667 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000668 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000669
670 // Update the chain
671 the_chain = result.getValue(1);
672
673 // Rotate into the preferred slot:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000674 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michel06eabde2008-12-27 04:51:36 +0000675 result.getValue(0), rotate);
676
Scott Michel6ccefab2008-12-04 03:02:42 +0000677 // Convert the loaded v16i8 vector to the appropriate vector type
678 // specified by the operand:
Owen Anderson77f4eb52009-08-12 00:36:31 +0000679 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
680 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesenea996922009-02-04 20:06:27 +0000681 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
682 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel4ec722e2008-07-16 17:17:29 +0000683
Scott Michel6ccefab2008-12-04 03:02:42 +0000684 // Handle extending loads by extending the scalar result:
685 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000686 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000687 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000688 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000689 } else if (ExtType == ISD::EXTLOAD) {
690 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000691
Scott Michel6ccefab2008-12-04 03:02:42 +0000692 if (OutVT.isFloatingPoint())
pingbakb8913342009-01-26 03:37:41 +0000693 NewOpc = ISD::FP_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000694
Dale Johannesenea996922009-02-04 20:06:27 +0000695 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000696 }
697
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000698 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +0000699 SDValue retops[2] = {
Scott Michel394e26d2008-01-17 20:38:41 +0000700 result,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000701 the_chain
Scott Michel394e26d2008-01-17 20:38:41 +0000702 };
Scott Micheldbac4cf2008-01-11 02:53:15 +0000703
Dale Johannesenea996922009-02-04 20:06:27 +0000704 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel394e26d2008-01-17 20:38:41 +0000705 retops, sizeof(retops) / sizeof(retops[0]));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000706 return result;
Scott Michel8efdca42007-12-04 22:23:35 +0000707 }
708 case ISD::PRE_INC:
709 case ISD::PRE_DEC:
710 case ISD::POST_INC:
711 case ISD::POST_DEC:
712 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000713 {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +0000714 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
715 "than UNINDEXED\n" +
716 Twine((unsigned)LN->getAddressingMode()));
Edwin Török4d9756a2009-07-08 20:53:28 +0000717 /*NOTREACHED*/
718 }
Scott Michel8efdca42007-12-04 22:23:35 +0000719 }
720
Dan Gohman8181bd12008-07-27 21:46:04 +0000721 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000722}
723
724/// Custom lower stores for CellSPU
725/*!
726 All CellSPU stores are aligned to 16-byte boundaries, so for elements
727 within a 16-byte block, we have to generate a shuffle to insert the
728 requested element into its place, then store the resulting block.
729 */
Dan Gohman8181bd12008-07-27 21:46:04 +0000730static SDValue
731LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000732 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000733 SDValue Value = SN->getValue();
Owen Andersonac9de032009-08-10 22:56:29 +0000734 EVT VT = Value.getValueType();
735 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
736 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesenea996922009-02-04 20:06:27 +0000737 DebugLoc dl = Op.getDebugLoc();
Scott Micheldbac4cf2008-01-11 02:53:15 +0000738 unsigned alignment = SN->getAlignment();
Scott Michel8efdca42007-12-04 22:23:35 +0000739
740 switch (SN->getAddressingMode()) {
741 case ISD::UNINDEXED: {
Scott Michel33d73eb2008-11-21 02:56:16 +0000742 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000743 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling377c3832009-12-28 02:04:53 +0000744 VT, (128 / VT.getSizeInBits()));
Scott Michel8efdca42007-12-04 22:23:35 +0000745
Scott Michel06eabde2008-12-27 04:51:36 +0000746 SDValue alignLoadVec;
747 SDValue basePtr = SN->getBasePtr();
748 SDValue the_chain = SN->getChain();
749 SDValue insertEltOffs;
Scott Michel8efdca42007-12-04 22:23:35 +0000750
Scott Michel06eabde2008-12-27 04:51:36 +0000751 if (alignment == 16) {
752 ConstantSDNode *CN;
753
754 // Special cases for a known aligned load to simplify the base pointer
755 // and insertion byte:
756 if (basePtr.getOpcode() == ISD::ADD
757 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
758 // Known offset into basePtr
759 int64_t offset = CN->getSExtValue();
760
761 // Simplify the base pointer for this case:
762 basePtr = basePtr.getOperand(0);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000763 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000764 basePtr,
765 DAG.getConstant((offset & 0xf), PtrVT));
766
767 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000768 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000769 basePtr,
770 DAG.getConstant((offset & ~0xf), PtrVT));
771 }
772 } else {
773 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesen175fdef2009-02-06 21:50:26 +0000774 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000775 basePtr,
776 DAG.getConstant(0, PtrVT));
777 }
778 } else {
779 // Unaligned load: must be more pessimistic about addressing modes:
780 if (basePtr.getOpcode() == ISD::ADD) {
781 MachineFunction &MF = DAG.getMachineFunction();
782 MachineRegisterInfo &RegInfo = MF.getRegInfo();
783 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
784 SDValue Flag;
785
786 SDValue Op0 = basePtr.getOperand(0);
787 SDValue Op1 = basePtr.getOperand(1);
788
789 if (isa<ConstantSDNode>(Op1)) {
790 // Convert the (add <ptr>, <const>) to an indirect address contained
791 // in a register. Note that this is done because we need to avoid
792 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000793 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000794 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
795 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000796 } else {
797 // Convert the (add <arg1>, <arg2>) to an indirect address, which
798 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000799 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000800 }
801 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000802 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000803 basePtr,
804 DAG.getConstant(0, PtrVT));
805 }
806
807 // Insertion point is solely determined by basePtr's contents
Dale Johannesenea996922009-02-04 20:06:27 +0000808 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000809 basePtr,
810 DAG.getConstant(0, PtrVT));
811 }
812
813 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000814 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000815 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000816 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000817
818 // Update the chain
819 the_chain = alignLoadVec.getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +0000820
Scott Micheldbac4cf2008-01-11 02:53:15 +0000821 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman8181bd12008-07-27 21:46:04 +0000822 SDValue theValue = SN->getValue();
823 SDValue result;
Scott Michel8efdca42007-12-04 22:23:35 +0000824
825 if (StVT != VT
Scott Michel5a6f17b2008-01-30 02:55:46 +0000826 && (theValue.getOpcode() == ISD::AssertZext
827 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel8efdca42007-12-04 22:23:35 +0000828 // Drill down and get the value for zero- and sign-extended
829 // quantities
Scott Michel4ec722e2008-07-16 17:17:29 +0000830 theValue = theValue.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +0000831 }
832
Scott Micheldbac4cf2008-01-11 02:53:15 +0000833 // If the base pointer is already a D-form address, then just create
834 // a new D-form address with a slot offset and the orignal base pointer.
835 // Otherwise generate a D-form address with the slot offset relative
836 // to the stack pointer, which is always aligned.
Scott Michel06eabde2008-12-27 04:51:36 +0000837#if !defined(NDEBUG)
838 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +0000839 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michel06eabde2008-12-27 04:51:36 +0000840 basePtr.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +0000841 errs() << "\n";
Scott Michel06eabde2008-12-27 04:51:36 +0000842 }
843#endif
Scott Micheldbac4cf2008-01-11 02:53:15 +0000844
Scott Michelf65c8f02008-11-19 15:24:16 +0000845 SDValue insertEltOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000846 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michele1006032008-11-19 17:45:08 +0000847 SDValue vectorizeOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000848 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michelf65c8f02008-11-19 15:24:16 +0000849
Dale Johannesenea996922009-02-04 20:06:27 +0000850 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
pingbakb8913342009-01-26 03:37:41 +0000851 vectorizeOp, alignLoadVec,
Scott Michel34712c32009-03-16 18:47:25 +0000852 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000853 MVT::v4i32, insertEltOp));
Scott Michel8efdca42007-12-04 22:23:35 +0000854
Dale Johannesenea996922009-02-04 20:06:27 +0000855 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel8efdca42007-12-04 22:23:35 +0000856 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000857 LN->isVolatile(), LN->isNonTemporal(),
858 LN->getAlignment());
Scott Michel8efdca42007-12-04 22:23:35 +0000859
Scott Michel8c2746e2008-12-04 17:16:59 +0000860#if 0 && !defined(NDEBUG)
Scott Michelf65c8f02008-11-19 15:24:16 +0000861 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
862 const SDValue &currentRoot = DAG.getRoot();
863
864 DAG.setRoot(result);
Chris Lattner36eef822009-08-23 07:05:07 +0000865 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000866 DAG.dump();
Chris Lattner36eef822009-08-23 07:05:07 +0000867 errs() << "-------\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000868 DAG.setRoot(currentRoot);
869 }
870#endif
Scott Michelec8c82e2008-12-02 19:53:53 +0000871
Scott Michel8efdca42007-12-04 22:23:35 +0000872 return result;
873 /*UNREACHED*/
874 }
875 case ISD::PRE_INC:
876 case ISD::PRE_DEC:
877 case ISD::POST_INC:
878 case ISD::POST_DEC:
879 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000880 {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +0000881 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
882 "than UNINDEXED\n" +
883 Twine((unsigned)SN->getAddressingMode()));
Edwin Török4d9756a2009-07-08 20:53:28 +0000884 /*NOTREACHED*/
885 }
Scott Michel8efdca42007-12-04 22:23:35 +0000886 }
887
Dan Gohman8181bd12008-07-27 21:46:04 +0000888 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000889}
890
Scott Michel750b93f2009-01-15 04:41:47 +0000891//! Generate the address of a constant pool entry.
Dan Gohman6d29b322009-08-07 01:32:21 +0000892static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +0000893LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000894 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000895 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +0000896 const Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000897 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
898 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000899 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000900 // FIXME there is no actual debug info here
901 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000902
903 if (TM.getRelocationModel() == Reloc::Static) {
904 if (!ST->usingLargeMem()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000905 // Just return the SDValue with the constant pool address in it.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000906 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +0000907 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000908 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
909 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
910 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel8efdca42007-12-04 22:23:35 +0000911 }
912 }
913
Edwin Törökbd448e32009-07-14 16:55:14 +0000914 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000915 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000916 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000917}
918
Scott Michel750b93f2009-01-15 04:41:47 +0000919//! Alternate entry point for generating the address of a constant pool entry
920SDValue
921SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
922 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
923}
924
Dan Gohman8181bd12008-07-27 21:46:04 +0000925static SDValue
926LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000927 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000928 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000929 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
930 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel8efdca42007-12-04 22:23:35 +0000931 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000932 // FIXME there is no actual debug info here
933 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000934
935 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel97872d32008-02-23 18:41:37 +0000936 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000937 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michel97872d32008-02-23 18:41:37 +0000938 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000939 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
940 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
941 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel97872d32008-02-23 18:41:37 +0000942 }
Scott Michel8efdca42007-12-04 22:23:35 +0000943 }
944
Edwin Törökbd448e32009-07-14 16:55:14 +0000945 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000946 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000947 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000948}
949
Dan Gohman8181bd12008-07-27 21:46:04 +0000950static SDValue
951LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000952 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000953 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +0000954 const GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000955 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel8efdca42007-12-04 22:23:35 +0000956 const TargetMachine &TM = DAG.getTarget();
Dan Gohman8181bd12008-07-27 21:46:04 +0000957 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000958 // FIXME there is no actual debug info here
959 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +0000960
Scott Michel8efdca42007-12-04 22:23:35 +0000961 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michelf9f42e62008-01-29 02:16:57 +0000962 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000963 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michelf9f42e62008-01-29 02:16:57 +0000964 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000965 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
966 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
967 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michelf9f42e62008-01-29 02:16:57 +0000968 }
Scott Michel8efdca42007-12-04 22:23:35 +0000969 } else {
Chris Lattner8316f2d2010-04-07 22:58:41 +0000970 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Edwin Török4d9756a2009-07-08 20:53:28 +0000971 "not supported.");
Scott Michel8efdca42007-12-04 22:23:35 +0000972 /*NOTREACHED*/
973 }
974
Dan Gohman8181bd12008-07-27 21:46:04 +0000975 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000976}
977
Nate Begeman78125042008-02-14 18:43:04 +0000978//! Custom lower double precision floating point constants
Dan Gohman8181bd12008-07-27 21:46:04 +0000979static SDValue
980LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +0000981 EVT VT = Op.getValueType();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000982 // FIXME there is no actual debug info here
983 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000984
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000985 if (VT == MVT::f64) {
Scott Michel0718cd82008-12-01 17:56:02 +0000986 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
987
988 assert((FP != 0) &&
989 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michelae5cbf52008-12-29 03:23:36 +0000990
Scott Michel11e88bb2007-12-19 20:15:47 +0000991 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000992 SDValue T = DAG.getConstant(dbits, MVT::i64);
993 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000994 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000995 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel8efdca42007-12-04 22:23:35 +0000996 }
997
Dan Gohman8181bd12008-07-27 21:46:04 +0000998 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000999}
1000
Dan Gohman9178de12009-08-05 01:29:28 +00001001SDValue
1002SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001003 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001004 const SmallVectorImpl<ISD::InputArg>
1005 &Ins,
1006 DebugLoc dl, SelectionDAG &DAG,
1007 SmallVectorImpl<SDValue> &InVals) {
1008
Scott Michel8efdca42007-12-04 22:23:35 +00001009 MachineFunction &MF = DAG.getMachineFunction();
1010 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +00001011 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00001012
1013 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1014 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel4ec722e2008-07-16 17:17:29 +00001015
Scott Michel8efdca42007-12-04 22:23:35 +00001016 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1017 unsigned ArgRegIdx = 0;
1018 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel4ec722e2008-07-16 17:17:29 +00001019
Owen Andersonac9de032009-08-10 22:56:29 +00001020 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001021
Scott Michel8efdca42007-12-04 22:23:35 +00001022 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman9178de12009-08-05 01:29:28 +00001023 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersonac9de032009-08-10 22:56:29 +00001024 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001025 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Michela313fb02008-10-30 01:51:48 +00001026 SDValue ArgVal;
Scott Michel8efdca42007-12-04 22:23:35 +00001027
Scott Michela313fb02008-10-30 01:51:48 +00001028 if (ArgRegIdx < NumArgRegs) {
1029 const TargetRegisterClass *ArgRegClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00001030
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001031 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +00001032 default:
1033 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1034 Twine(ObjectVT.getEVTString()));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001035 case MVT::i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001036 ArgRegClass = &SPU::R8CRegClass;
1037 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001038 case MVT::i16:
Scott Michel33d73eb2008-11-21 02:56:16 +00001039 ArgRegClass = &SPU::R16CRegClass;
1040 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001041 case MVT::i32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001042 ArgRegClass = &SPU::R32CRegClass;
1043 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001044 case MVT::i64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001045 ArgRegClass = &SPU::R64CRegClass;
1046 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001047 case MVT::i128:
Scott Michel2ef773a2009-01-06 03:36:14 +00001048 ArgRegClass = &SPU::GPRCRegClass;
1049 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001050 case MVT::f32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001051 ArgRegClass = &SPU::R32FPRegClass;
1052 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001053 case MVT::f64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001054 ArgRegClass = &SPU::R64FPRegClass;
1055 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001056 case MVT::v2f64:
1057 case MVT::v4f32:
1058 case MVT::v2i64:
1059 case MVT::v4i32:
1060 case MVT::v8i16:
1061 case MVT::v16i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001062 ArgRegClass = &SPU::VECREGRegClass;
1063 break;
Scott Michela313fb02008-10-30 01:51:48 +00001064 }
1065
1066 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1067 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman9178de12009-08-05 01:29:28 +00001068 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Michela313fb02008-10-30 01:51:48 +00001069 ++ArgRegIdx;
1070 } else {
1071 // We need to load the argument to a virtual register if we determined
1072 // above that we ran out of physical registers of the appropriate type
1073 // or we're forced to do vararg
David Greene6424ab92009-11-12 20:49:22 +00001074 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001075 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greeneeb54d342010-02-15 16:55:58 +00001076 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel8efdca42007-12-04 22:23:35 +00001077 ArgOffset += StackSlotSize;
1078 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001079
Dan Gohman9178de12009-08-05 01:29:28 +00001080 InVals.push_back(ArgVal);
Scott Michela313fb02008-10-30 01:51:48 +00001081 // Update the chain
Dan Gohman9178de12009-08-05 01:29:28 +00001082 Chain = ArgVal.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001083 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001084
Scott Michela313fb02008-10-30 01:51:48 +00001085 // vararg handling:
Scott Michel8efdca42007-12-04 22:23:35 +00001086 if (isVarArg) {
Scott Michela313fb02008-10-30 01:51:48 +00001087 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1088 // We will spill (79-3)+1 registers to the stack
1089 SmallVector<SDValue, 79-3+1> MemOps;
1090
1091 // Create the frame slot
1092
Scott Michel8efdca42007-12-04 22:23:35 +00001093 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
David Greene6424ab92009-11-12 20:49:22 +00001094 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset,
1095 true, false);
Scott Michela313fb02008-10-30 01:51:48 +00001096 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner0d5543c2010-03-29 17:38:47 +00001097 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1098 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greeneeb54d342010-02-15 16:55:58 +00001099 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1100 false, false, 0);
Dan Gohman9178de12009-08-05 01:29:28 +00001101 Chain = Store.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001102 MemOps.push_back(Store);
Scott Michela313fb02008-10-30 01:51:48 +00001103
1104 // Increment address by stack slot size for the next stored argument
1105 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001106 }
1107 if (!MemOps.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001108 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman9178de12009-08-05 01:29:28 +00001109 &MemOps[0], MemOps.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001110 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001111
Dan Gohman9178de12009-08-05 01:29:28 +00001112 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001113}
1114
1115/// isLSAAddress - Return the immediate to use if the specified
1116/// value is representable as a LSA address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001117static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel5974f432008-11-11 03:06:06 +00001118 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel8efdca42007-12-04 22:23:35 +00001119 if (!C) return 0;
Scott Michel4ec722e2008-07-16 17:17:29 +00001120
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001121 int Addr = C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001122 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1123 (Addr << 14 >> 14) != Addr)
1124 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel4ec722e2008-07-16 17:17:29 +00001125
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001126 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel8efdca42007-12-04 22:23:35 +00001127}
1128
Dan Gohman9178de12009-08-05 01:29:28 +00001129SDValue
Evan Chengff116f92010-02-02 23:55:14 +00001130SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001131 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00001132 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00001133 const SmallVectorImpl<ISD::OutputArg> &Outs,
1134 const SmallVectorImpl<ISD::InputArg> &Ins,
1135 DebugLoc dl, SelectionDAG &DAG,
1136 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng6b6ed592010-01-27 00:07:07 +00001137 // CellSPU target does not yet support tail call optimization.
1138 isTailCall = false;
Dan Gohman9178de12009-08-05 01:29:28 +00001139
1140 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1141 unsigned NumOps = Outs.size();
Scott Michel8efdca42007-12-04 22:23:35 +00001142 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1143 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1144 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1145
1146 // Handy pointer type
Owen Andersonac9de032009-08-10 22:56:29 +00001147 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001148
Scott Michel8efdca42007-12-04 22:23:35 +00001149 // Set up a copy of the stack pointer for use loading and storing any
1150 // arguments that may not fit in the registers available for argument
1151 // passing.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001152 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel4ec722e2008-07-16 17:17:29 +00001153
Scott Michel8efdca42007-12-04 22:23:35 +00001154 // Figure out which arguments are going to go in registers, and which in
1155 // memory.
1156 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1157 unsigned ArgRegIdx = 0;
1158
1159 // Keep track of registers passing arguments
Dan Gohman8181bd12008-07-27 21:46:04 +00001160 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel8efdca42007-12-04 22:23:35 +00001161 // And the arguments passed on the stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001162 SmallVector<SDValue, 8> MemOpChains;
Scott Michel8efdca42007-12-04 22:23:35 +00001163
1164 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00001165 SDValue Arg = Outs[i].Val;
Scott Michel4ec722e2008-07-16 17:17:29 +00001166
Scott Michel8efdca42007-12-04 22:23:35 +00001167 // PtrOff will be used to store the current argument to the stack if a
1168 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001169 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesenea996922009-02-04 20:06:27 +00001170 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel8efdca42007-12-04 22:23:35 +00001171
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001172 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001173 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001174 case MVT::i8:
1175 case MVT::i16:
1176 case MVT::i32:
1177 case MVT::i64:
1178 case MVT::i128:
Scott Michel8efdca42007-12-04 22:23:35 +00001179 if (ArgRegIdx != NumArgRegs) {
1180 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1181 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001182 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1183 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001184 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001185 }
1186 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001187 case MVT::f32:
1188 case MVT::f64:
Scott Michel8efdca42007-12-04 22:23:35 +00001189 if (ArgRegIdx != NumArgRegs) {
1190 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1191 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001192 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1193 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001194 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001195 }
1196 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001197 case MVT::v2i64:
1198 case MVT::v2f64:
1199 case MVT::v4f32:
1200 case MVT::v4i32:
1201 case MVT::v8i16:
1202 case MVT::v16i8:
Scott Michel8efdca42007-12-04 22:23:35 +00001203 if (ArgRegIdx != NumArgRegs) {
1204 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1205 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001206 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1207 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001208 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001209 }
1210 break;
1211 }
1212 }
1213
Bill Wendling274b4172009-12-28 01:31:11 +00001214 // Accumulate how many bytes are to be pushed on the stack, including the
1215 // linkage area, and parameter passing area. According to the SPU ABI,
1216 // we minimally need space for [LR] and [SP].
1217 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1218
1219 // Insert a call sequence start
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001220 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1221 true));
Scott Michel8efdca42007-12-04 22:23:35 +00001222
1223 if (!MemOpChains.empty()) {
1224 // Adjust the stack pointer for the stack arguments.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001225 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel8efdca42007-12-04 22:23:35 +00001226 &MemOpChains[0], MemOpChains.size());
1227 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001228
Scott Michel8efdca42007-12-04 22:23:35 +00001229 // Build a sequence of copy-to-reg nodes chained together with token chain
1230 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00001231 SDValue InFlag;
Scott Michel8efdca42007-12-04 22:23:35 +00001232 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel34712c32009-03-16 18:47:25 +00001233 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenea996922009-02-04 20:06:27 +00001234 RegsToPass[i].second, InFlag);
Scott Michel8efdca42007-12-04 22:23:35 +00001235 InFlag = Chain.getValue(1);
1236 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001237
Dan Gohman8181bd12008-07-27 21:46:04 +00001238 SmallVector<SDValue, 8> Ops;
Scott Michel8efdca42007-12-04 22:23:35 +00001239 unsigned CallOpc = SPUISD::CALL;
Scott Michel4ec722e2008-07-16 17:17:29 +00001240
Bill Wendlingfef06052008-09-16 21:48:12 +00001241 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1242 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1243 // node so that legalize doesn't hack it.
Scott Michel5974f432008-11-11 03:06:06 +00001244 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman36c56d02010-04-15 01:51:59 +00001245 const GlobalValue *GV = G->getGlobal();
Owen Andersonac9de032009-08-10 22:56:29 +00001246 EVT CalleeVT = Callee.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001247 SDValue Zero = DAG.getConstant(0, PtrVT);
1248 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel8efdca42007-12-04 22:23:35 +00001249
Scott Micheldbac4cf2008-01-11 02:53:15 +00001250 if (!ST->usingLargeMem()) {
1251 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1252 // style calls, otherwise, external symbols are BRASL calls. This assumes
1253 // that declared/defined symbols are in the same compilation unit and can
1254 // be reached through PC-relative jumps.
1255 //
1256 // NOTE:
1257 // This may be an unsafe assumption for JIT and really large compilation
1258 // units.
1259 if (GV->isDeclaration()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001260 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001261 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001262 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001263 }
Scott Michel8efdca42007-12-04 22:23:35 +00001264 } else {
Scott Micheldbac4cf2008-01-11 02:53:15 +00001265 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1266 // address pairs:
Dale Johannesen175fdef2009-02-06 21:50:26 +00001267 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +00001268 }
Scott Michelae5cbf52008-12-29 03:23:36 +00001269 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001270 EVT CalleeVT = Callee.getValueType();
Scott Michelae5cbf52008-12-29 03:23:36 +00001271 SDValue Zero = DAG.getConstant(0, PtrVT);
1272 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1273 Callee.getValueType());
1274
1275 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001276 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001277 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001278 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001279 }
1280 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001281 // If this is an absolute destination address that appears to be a legal
1282 // local store address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001283 Callee = SDValue(Dest, 0);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001284 }
Scott Michel8efdca42007-12-04 22:23:35 +00001285
1286 Ops.push_back(Chain);
1287 Ops.push_back(Callee);
Scott Michel4ec722e2008-07-16 17:17:29 +00001288
Scott Michel8efdca42007-12-04 22:23:35 +00001289 // Add argument registers to the end of the list so that they are known live
1290 // into the call.
1291 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel4ec722e2008-07-16 17:17:29 +00001292 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel8efdca42007-12-04 22:23:35 +00001293 RegsToPass[i].second.getValueType()));
Scott Michel4ec722e2008-07-16 17:17:29 +00001294
Gabor Greif1c80d112008-08-28 21:40:38 +00001295 if (InFlag.getNode())
Scott Michel8efdca42007-12-04 22:23:35 +00001296 Ops.push_back(InFlag);
Duncan Sands698842f2008-07-02 17:40:58 +00001297 // Returns a chain and a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001298 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands698842f2008-07-02 17:40:58 +00001299 &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001300 InFlag = Chain.getValue(1);
1301
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001302 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1303 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman9178de12009-08-05 01:29:28 +00001304 if (!Ins.empty())
Evan Cheng07322bb2008-02-05 22:44:06 +00001305 InFlag = Chain.getValue(1);
1306
Dan Gohman9178de12009-08-05 01:29:28 +00001307 // If the function returns void, just return the chain.
1308 if (Ins.empty())
1309 return Chain;
Scott Michel4ec722e2008-07-16 17:17:29 +00001310
Scott Michel8efdca42007-12-04 22:23:35 +00001311 // If the call has results, copy the values out of the ret val registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001312 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001313 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001314 case MVT::Other: break;
1315 case MVT::i32:
1316 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel34712c32009-03-16 18:47:25 +00001317 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001318 MVT::i32, InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001319 InVals.push_back(Chain.getValue(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001320 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel8efdca42007-12-04 22:23:35 +00001321 Chain.getValue(2)).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001322 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001323 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001324 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesenea996922009-02-04 20:06:27 +00001325 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001326 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001327 }
Scott Michel8efdca42007-12-04 22:23:35 +00001328 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001329 case MVT::i64:
1330 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesenea996922009-02-04 20:06:27 +00001331 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001332 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001333 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001334 case MVT::i128:
1335 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesenea996922009-02-04 20:06:27 +00001336 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001337 InVals.push_back(Chain.getValue(0));
Scott Michel2ef773a2009-01-06 03:36:14 +00001338 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001339 case MVT::f32:
1340 case MVT::f64:
Dan Gohman9178de12009-08-05 01:29:28 +00001341 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001342 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001343 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001344 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001345 case MVT::v2f64:
1346 case MVT::v2i64:
1347 case MVT::v4f32:
1348 case MVT::v4i32:
1349 case MVT::v8i16:
1350 case MVT::v16i8:
Dan Gohman9178de12009-08-05 01:29:28 +00001351 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001352 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001353 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001354 break;
1355 }
Duncan Sands698842f2008-07-02 17:40:58 +00001356
Dan Gohman9178de12009-08-05 01:29:28 +00001357 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001358}
1359
Dan Gohman9178de12009-08-05 01:29:28 +00001360SDValue
1361SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001362 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001363 const SmallVectorImpl<ISD::OutputArg> &Outs,
1364 DebugLoc dl, SelectionDAG &DAG) {
1365
Scott Michel8efdca42007-12-04 22:23:35 +00001366 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001367 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1368 RVLocs, *DAG.getContext());
1369 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel4ec722e2008-07-16 17:17:29 +00001370
Scott Michel8efdca42007-12-04 22:23:35 +00001371 // If this is the first return lowered for this function, add the regs to the
1372 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00001373 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001374 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00001375 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel8efdca42007-12-04 22:23:35 +00001376 }
1377
Dan Gohman8181bd12008-07-27 21:46:04 +00001378 SDValue Flag;
Scott Michel4ec722e2008-07-16 17:17:29 +00001379
Scott Michel8efdca42007-12-04 22:23:35 +00001380 // Copy the result values into the output registers.
1381 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1382 CCValAssign &VA = RVLocs[i];
1383 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001384 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman9178de12009-08-05 01:29:28 +00001385 Outs[i].Val, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001386 Flag = Chain.getValue(1);
1387 }
1388
Gabor Greif1c80d112008-08-28 21:40:38 +00001389 if (Flag.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001390 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001391 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001392 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel8efdca42007-12-04 22:23:35 +00001393}
1394
1395
1396//===----------------------------------------------------------------------===//
1397// Vector related lowering:
1398//===----------------------------------------------------------------------===//
1399
1400static ConstantSDNode *
1401getVecImm(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001402 SDValue OpVal(0, 0);
Scott Michel4ec722e2008-07-16 17:17:29 +00001403
Scott Michel8efdca42007-12-04 22:23:35 +00001404 // Check to see if this buildvec has a single non-undef value in its elements.
1405 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1406 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +00001407 if (OpVal.getNode() == 0)
Scott Michel8efdca42007-12-04 22:23:35 +00001408 OpVal = N->getOperand(i);
1409 else if (OpVal != N->getOperand(i))
1410 return 0;
1411 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001412
Gabor Greif1c80d112008-08-28 21:40:38 +00001413 if (OpVal.getNode() != 0) {
Scott Michel5974f432008-11-11 03:06:06 +00001414 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001415 return CN;
1416 }
1417 }
1418
Scott Michel0d5eae02009-03-17 01:15:45 +00001419 return 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001420}
1421
1422/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1423/// and the value fits into an unsigned 18-bit constant, and if so, return the
1424/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001425SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001426 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001427 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001428 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001429 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001430 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001431 uint32_t upper = uint32_t(UValue >> 32);
1432 uint32_t lower = uint32_t(UValue);
1433 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001434 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001435 Value = Value >> 32;
1436 }
Scott Michel8efdca42007-12-04 22:23:35 +00001437 if (Value <= 0x3ffff)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001438 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001439 }
1440
Dan Gohman8181bd12008-07-27 21:46:04 +00001441 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001442}
1443
1444/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1445/// and the value fits into a signed 16-bit constant, and if so, return the
1446/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001447SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001448 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001449 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001450 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001451 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001452 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001453 uint32_t upper = uint32_t(UValue >> 32);
1454 uint32_t lower = uint32_t(UValue);
1455 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001456 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001457 Value = Value >> 32;
1458 }
Scott Michel6baba072008-03-05 23:02:02 +00001459 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001460 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001461 }
1462 }
1463
Dan Gohman8181bd12008-07-27 21:46:04 +00001464 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001465}
1466
1467/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1468/// and the value fits into a signed 10-bit constant, and if so, return the
1469/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001470SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001471 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001472 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001473 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001474 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001475 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001476 uint32_t upper = uint32_t(UValue >> 32);
1477 uint32_t lower = uint32_t(UValue);
1478 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001479 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001480 Value = Value >> 32;
1481 }
Benjamin Kramer851fe722010-03-29 19:07:58 +00001482 if (isInt<10>(Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001483 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001484 }
1485
Dan Gohman8181bd12008-07-27 21:46:04 +00001486 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001487}
1488
1489/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1490/// and the value fits into a signed 8-bit constant, and if so, return the
1491/// constant.
1492///
1493/// @note: The incoming vector is v16i8 because that's the only way we can load
1494/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1495/// same value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001496SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001497 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001498 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001499 int Value = (int) CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001500 if (ValueType == MVT::i16
Scott Michel5a6f17b2008-01-30 02:55:46 +00001501 && Value <= 0xffff /* truncated from uint64_t */
1502 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001503 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001504 else if (ValueType == MVT::i8
Scott Michel5a6f17b2008-01-30 02:55:46 +00001505 && (Value & 0xff) == Value)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001506 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001507 }
1508
Dan Gohman8181bd12008-07-27 21:46:04 +00001509 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001510}
1511
1512/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1513/// and the value fits into a signed 16-bit constant, and if so, return the
1514/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001515SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001516 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001517 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001518 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001519 if ((ValueType == MVT::i32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001520 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001521 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001522 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001523 }
1524
Dan Gohman8181bd12008-07-27 21:46:04 +00001525 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001526}
1527
1528/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001529SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001530 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001531 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00001532 }
1533
Dan Gohman8181bd12008-07-27 21:46:04 +00001534 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001535}
1536
1537/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001538SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001539 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001540 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel8efdca42007-12-04 22:23:35 +00001541 }
1542
Dan Gohman8181bd12008-07-27 21:46:04 +00001543 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001544}
1545
Scott Michel8c67fa42009-01-21 04:58:48 +00001546//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman6d29b322009-08-07 01:32:21 +00001547static SDValue
pingbak2f387e82009-01-26 03:31:40 +00001548LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001549 EVT VT = Op.getValueType();
1550 EVT EltVT = VT.getVectorElementType();
Dale Johannesen913ba762009-02-06 01:31:28 +00001551 DebugLoc dl = Op.getDebugLoc();
Scott Michel0d5eae02009-03-17 01:15:45 +00001552 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1553 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1554 unsigned minSplatBits = EltVT.getSizeInBits();
1555
1556 if (minSplatBits < 16)
1557 minSplatBits = 16;
1558
1559 APInt APSplatBits, APSplatUndef;
1560 unsigned SplatBitSize;
1561 bool HasAnyUndefs;
1562
1563 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1564 HasAnyUndefs, minSplatBits)
1565 || minSplatBits < SplatBitSize)
1566 return SDValue(); // Wasn't a constant vector or splat exceeded min
1567
1568 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel4ec722e2008-07-16 17:17:29 +00001569
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001570 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +00001571 default:
1572 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1573 Twine(VT.getEVTString()));
Scott Michel8c67fa42009-01-21 04:58:48 +00001574 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001575 case MVT::v4f32: {
pingbak2f387e82009-01-26 03:31:40 +00001576 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001577 assert(SplatBitSize == 32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001578 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel8efdca42007-12-04 22:23:35 +00001579 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001580 SDValue T = DAG.getConstant(Value32, MVT::i32);
1581 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1582 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel8efdca42007-12-04 22:23:35 +00001583 break;
1584 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001585 case MVT::v2f64: {
pingbak2f387e82009-01-26 03:31:40 +00001586 uint64_t f64val = uint64_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001587 assert(SplatBitSize == 64
Scott Michelc630c412008-11-24 17:11:17 +00001588 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel8efdca42007-12-04 22:23:35 +00001589 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001590 SDValue T = DAG.getConstant(f64val, MVT::i64);
1591 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1592 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel8efdca42007-12-04 22:23:35 +00001593 break;
1594 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001595 case MVT::v16i8: {
Scott Michel8efdca42007-12-04 22:23:35 +00001596 // 8-bit constants have to be expanded to 16-bits
Scott Michel0d5eae02009-03-17 01:15:45 +00001597 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1598 SmallVector<SDValue, 8> Ops;
1599
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001600 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesen913ba762009-02-06 01:31:28 +00001601 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001602 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00001603 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001604 case MVT::v8i16: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001605 unsigned short Value16 = SplatBits;
1606 SDValue T = DAG.getConstant(Value16, EltVT);
1607 SmallVector<SDValue, 8> Ops;
1608
1609 Ops.assign(8, T);
1610 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001611 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001612 case MVT::v4i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001613 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001614 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel8efdca42007-12-04 22:23:35 +00001615 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001616 case MVT::v2i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001617 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001618 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel70741542009-01-06 23:10:38 +00001619 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001620 case MVT::v2i64: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001621 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel8efdca42007-12-04 22:23:35 +00001622 }
1623 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001624
Dan Gohman8181bd12008-07-27 21:46:04 +00001625 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001626}
1627
Scott Michel0d5eae02009-03-17 01:15:45 +00001628/*!
1629 */
pingbak2f387e82009-01-26 03:31:40 +00001630SDValue
Owen Andersonac9de032009-08-10 22:56:29 +00001631SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel0d5eae02009-03-17 01:15:45 +00001632 DebugLoc dl) {
pingbak2f387e82009-01-26 03:31:40 +00001633 uint32_t upper = uint32_t(SplatVal >> 32);
1634 uint32_t lower = uint32_t(SplatVal);
1635
1636 if (upper == lower) {
1637 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001638 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001639 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001640 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001641 Val, Val, Val, Val));
pingbak2f387e82009-01-26 03:31:40 +00001642 } else {
pingbak2f387e82009-01-26 03:31:40 +00001643 bool upper_special, lower_special;
1644
1645 // NOTE: This code creates common-case shuffle masks that can be easily
1646 // detected as common expressions. It is not attempting to create highly
1647 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1648
1649 // Detect if the upper or lower half is a special shuffle mask pattern:
1650 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1651 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1652
Scott Michel0d5eae02009-03-17 01:15:45 +00001653 // Both upper and lower are special, lower to a constant pool load:
1654 if (lower_special && upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001655 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1656 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel0d5eae02009-03-17 01:15:45 +00001657 SplatValCN, SplatValCN);
1658 }
1659
1660 SDValue LO32;
1661 SDValue HI32;
1662 SmallVector<SDValue, 16> ShufBytes;
1663 SDValue Result;
1664
pingbak2f387e82009-01-26 03:31:40 +00001665 // Create lower vector if not a special pattern
1666 if (!lower_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001667 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001668 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001669 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001670 LO32C, LO32C, LO32C, LO32C));
pingbak2f387e82009-01-26 03:31:40 +00001671 }
1672
1673 // Create upper vector if not a special pattern
1674 if (!upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001675 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001676 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001677 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001678 HI32C, HI32C, HI32C, HI32C));
pingbak2f387e82009-01-26 03:31:40 +00001679 }
1680
1681 // If either upper or lower are special, then the two input operands are
1682 // the same (basically, one of them is a "don't care")
1683 if (lower_special)
1684 LO32 = HI32;
1685 if (upper_special)
1686 HI32 = LO32;
pingbak2f387e82009-01-26 03:31:40 +00001687
1688 for (int i = 0; i < 4; ++i) {
1689 uint64_t val = 0;
1690 for (int j = 0; j < 4; ++j) {
1691 SDValue V;
1692 bool process_upper, process_lower;
1693 val <<= 8;
1694 process_upper = (upper_special && (i & 1) == 0);
1695 process_lower = (lower_special && (i & 1) == 1);
1696
1697 if (process_upper || process_lower) {
1698 if ((process_upper && upper == 0)
1699 || (process_lower && lower == 0))
1700 val |= 0x80;
1701 else if ((process_upper && upper == 0xffffffff)
1702 || (process_lower && lower == 0xffffffff))
1703 val |= 0xc0;
1704 else if ((process_upper && upper == 0x80000000)
1705 || (process_lower && lower == 0x80000000))
1706 val |= (j == 0 ? 0xe0 : 0x80);
1707 } else
1708 val |= i * 4 + j + ((i & 1) * 16);
1709 }
1710
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001711 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00001712 }
1713
Dale Johannesen913ba762009-02-06 01:31:28 +00001714 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001715 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001716 &ShufBytes[0], ShufBytes.size()));
pingbak2f387e82009-01-26 03:31:40 +00001717 }
1718}
1719
Scott Michel8efdca42007-12-04 22:23:35 +00001720/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1721/// which the Cell can operate. The code inspects V3 to ascertain whether the
1722/// permutation vector, V3, is monotonically increasing with one "exception"
1723/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel56a125e2008-11-22 23:50:42 +00001724/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel8efdca42007-12-04 22:23:35 +00001725/// In either case, the net result is going to eventually invoke SHUFB to
1726/// permute/shuffle the bytes from V1 and V2.
1727/// \note
Scott Michel56a125e2008-11-22 23:50:42 +00001728/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel8efdca42007-12-04 22:23:35 +00001729/// control word for byte/halfword/word insertion. This takes care of a single
1730/// element move from V2 into V1.
1731/// \note
1732/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman8181bd12008-07-27 21:46:04 +00001733static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman543d2142009-04-27 18:41:29 +00001734 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001735 SDValue V1 = Op.getOperand(0);
1736 SDValue V2 = Op.getOperand(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001737 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +00001738
Scott Michel8efdca42007-12-04 22:23:35 +00001739 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel4ec722e2008-07-16 17:17:29 +00001740
Scott Michel8efdca42007-12-04 22:23:35 +00001741 // If we have a single element being moved from V1 to V2, this can be handled
1742 // using the C*[DX] compute mask instructions, but the vector elements have
1743 // to be monotonically increasing with one exception element.
Owen Andersonac9de032009-08-10 22:56:29 +00001744 EVT VecVT = V1.getValueType();
1745 EVT EltVT = VecVT.getVectorElementType();
Scott Michel8efdca42007-12-04 22:23:35 +00001746 unsigned EltsFromV2 = 0;
1747 unsigned V2Elt = 0;
1748 unsigned V2EltIdx0 = 0;
1749 unsigned CurrElt = 0;
Scott Michele2641a12008-12-04 21:01:44 +00001750 unsigned MaxElts = VecVT.getVectorNumElements();
1751 unsigned PrevElt = 0;
1752 unsigned V0Elt = 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001753 bool monotonic = true;
Scott Michele2641a12008-12-04 21:01:44 +00001754 bool rotate = true;
1755
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001756 if (EltVT == MVT::i8) {
Scott Michel8efdca42007-12-04 22:23:35 +00001757 V2EltIdx0 = 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001758 } else if (EltVT == MVT::i16) {
Scott Michel8efdca42007-12-04 22:23:35 +00001759 V2EltIdx0 = 8;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001760 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel8efdca42007-12-04 22:23:35 +00001761 V2EltIdx0 = 4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001762 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michele2641a12008-12-04 21:01:44 +00001763 V2EltIdx0 = 2;
1764 } else
Edwin Törökbd448e32009-07-14 16:55:14 +00001765 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel8efdca42007-12-04 22:23:35 +00001766
Nate Begeman543d2142009-04-27 18:41:29 +00001767 for (unsigned i = 0; i != MaxElts; ++i) {
1768 if (SVN->getMaskElt(i) < 0)
1769 continue;
1770
1771 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel8efdca42007-12-04 22:23:35 +00001772
Nate Begeman543d2142009-04-27 18:41:29 +00001773 if (monotonic) {
1774 if (SrcElt >= V2EltIdx0) {
1775 if (1 >= (++EltsFromV2)) {
1776 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michele2641a12008-12-04 21:01:44 +00001777 }
Nate Begeman543d2142009-04-27 18:41:29 +00001778 } else if (CurrElt != SrcElt) {
1779 monotonic = false;
Scott Michele2641a12008-12-04 21:01:44 +00001780 }
1781
Nate Begeman543d2142009-04-27 18:41:29 +00001782 ++CurrElt;
1783 }
1784
1785 if (rotate) {
1786 if (PrevElt > 0 && SrcElt < MaxElts) {
1787 if ((PrevElt == SrcElt - 1)
1788 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michele2641a12008-12-04 21:01:44 +00001789 PrevElt = SrcElt;
Nate Begeman543d2142009-04-27 18:41:29 +00001790 if (SrcElt == 0)
1791 V0Elt = i;
Scott Michele2641a12008-12-04 21:01:44 +00001792 } else {
Scott Michele2641a12008-12-04 21:01:44 +00001793 rotate = false;
1794 }
Nate Begeman543d2142009-04-27 18:41:29 +00001795 } else if (PrevElt == 0) {
1796 // First time through, need to keep track of previous element
1797 PrevElt = SrcElt;
1798 } else {
1799 // This isn't a rotation, takes elements from vector 2
1800 rotate = false;
Scott Michele2641a12008-12-04 21:01:44 +00001801 }
Scott Michel8efdca42007-12-04 22:23:35 +00001802 }
Scott Michel8efdca42007-12-04 22:23:35 +00001803 }
1804
1805 if (EltsFromV2 == 1 && monotonic) {
1806 // Compute mask and shuffle
1807 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00001808 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1809 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Owen Andersonac9de032009-08-10 22:56:29 +00001810 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel8efdca42007-12-04 22:23:35 +00001811 // Initialize temporary register to 0
Dan Gohman8181bd12008-07-27 21:46:04 +00001812 SDValue InitTempReg =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001813 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel56a125e2008-11-22 23:50:42 +00001814 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman8181bd12008-07-27 21:46:04 +00001815 SDValue ShufMaskOp =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001816 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
1817 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001818 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +00001819 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel34712c32009-03-16 18:47:25 +00001820 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001821 ShufMaskOp);
Scott Michele2641a12008-12-04 21:01:44 +00001822 } else if (rotate) {
1823 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michelae5cbf52008-12-29 03:23:36 +00001824
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001825 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001826 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel8efdca42007-12-04 22:23:35 +00001827 } else {
Gabor Greife9f7f582008-08-31 15:37:04 +00001828 // Convert the SHUFFLE_VECTOR mask's input element units to the
1829 // actual bytes.
Duncan Sands92c43912008-06-06 12:08:01 +00001830 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel4ec722e2008-07-16 17:17:29 +00001831
Dan Gohman8181bd12008-07-27 21:46:04 +00001832 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00001833 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1834 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel4ec722e2008-07-16 17:17:29 +00001835
Nate Begeman543d2142009-04-27 18:41:29 +00001836 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001837 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel8efdca42007-12-04 22:23:35 +00001838 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001839
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001840 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Cheng907a2d22009-02-25 22:49:59 +00001841 &ResultMask[0], ResultMask.size());
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001842 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel8efdca42007-12-04 22:23:35 +00001843 }
1844}
1845
Dan Gohman8181bd12008-07-27 21:46:04 +00001846static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1847 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesen913ba762009-02-06 01:31:28 +00001848 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00001849
Gabor Greif1c80d112008-08-28 21:40:38 +00001850 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel8efdca42007-12-04 22:23:35 +00001851 // For a constant, build the appropriate constant vector, which will
1852 // eventually simplify to a vector register load.
1853
Gabor Greif1c80d112008-08-28 21:40:38 +00001854 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman8181bd12008-07-27 21:46:04 +00001855 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersonac9de032009-08-10 22:56:29 +00001856 EVT VT;
Scott Michel8efdca42007-12-04 22:23:35 +00001857 size_t n_copies;
1858
1859 // Create a constant vector:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001860 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001861 default: llvm_unreachable("Unexpected constant value type in "
Edwin Törökb2de05e2009-07-14 12:22:58 +00001862 "LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001863 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1864 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1865 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1866 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1867 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1868 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel8efdca42007-12-04 22:23:35 +00001869 }
1870
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001871 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel8efdca42007-12-04 22:23:35 +00001872 for (size_t j = 0; j < n_copies; ++j)
1873 ConstVecValues.push_back(CValue);
1874
Evan Cheng907a2d22009-02-25 22:49:59 +00001875 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1876 &ConstVecValues[0], ConstVecValues.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001877 } else {
1878 // Otherwise, copy the value from one register to another:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001879 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001880 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001881 case MVT::i8:
1882 case MVT::i16:
1883 case MVT::i32:
1884 case MVT::i64:
1885 case MVT::f32:
1886 case MVT::f64:
Dale Johannesen913ba762009-02-06 01:31:28 +00001887 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel8efdca42007-12-04 22:23:35 +00001888 }
1889 }
1890
Dan Gohman8181bd12008-07-27 21:46:04 +00001891 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001892}
1893
Dan Gohman8181bd12008-07-27 21:46:04 +00001894static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001895 EVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001896 SDValue N = Op.getOperand(0);
1897 SDValue Elt = Op.getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +00001898 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00001899 SDValue retval;
Scott Michel8efdca42007-12-04 22:23:35 +00001900
Scott Michel56a125e2008-11-22 23:50:42 +00001901 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1902 // Constant argument:
1903 int EltNo = (int) C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001904
Scott Michel56a125e2008-11-22 23:50:42 +00001905 // sanity checks:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001906 if (VT == MVT::i8 && EltNo >= 16)
Edwin Törökbd448e32009-07-14 16:55:14 +00001907 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001908 else if (VT == MVT::i16 && EltNo >= 8)
Edwin Törökbd448e32009-07-14 16:55:14 +00001909 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001910 else if (VT == MVT::i32 && EltNo >= 4)
Edwin Törökbd448e32009-07-14 16:55:14 +00001911 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001912 else if (VT == MVT::i64 && EltNo >= 2)
Edwin Törökbd448e32009-07-14 16:55:14 +00001913 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel8efdca42007-12-04 22:23:35 +00001914
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001915 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel56a125e2008-11-22 23:50:42 +00001916 // i32 and i64: Element 0 is the preferred slot
Dale Johannesen913ba762009-02-06 01:31:28 +00001917 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel56a125e2008-11-22 23:50:42 +00001918 }
Scott Michel8efdca42007-12-04 22:23:35 +00001919
Scott Michel56a125e2008-11-22 23:50:42 +00001920 // Need to generate shuffle mask and extract:
1921 int prefslot_begin = -1, prefslot_end = -1;
1922 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1923
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001924 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00001925 default:
1926 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001927 case MVT::i8: {
Scott Michel56a125e2008-11-22 23:50:42 +00001928 prefslot_begin = prefslot_end = 3;
1929 break;
1930 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001931 case MVT::i16: {
Scott Michel56a125e2008-11-22 23:50:42 +00001932 prefslot_begin = 2; prefslot_end = 3;
1933 break;
1934 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001935 case MVT::i32:
1936 case MVT::f32: {
Scott Michel56a125e2008-11-22 23:50:42 +00001937 prefslot_begin = 0; prefslot_end = 3;
1938 break;
1939 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001940 case MVT::i64:
1941 case MVT::f64: {
Scott Michel56a125e2008-11-22 23:50:42 +00001942 prefslot_begin = 0; prefslot_end = 7;
1943 break;
1944 }
1945 }
1946
1947 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1948 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1949
Scott Michel73ab8172009-08-24 21:53:27 +00001950 unsigned int ShufBytes[16] = {
1951 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1952 };
Scott Michel56a125e2008-11-22 23:50:42 +00001953 for (int i = 0; i < 16; ++i) {
1954 // zero fill uppper part of preferred slot, don't care about the
1955 // other slots:
1956 unsigned int mask_val;
1957 if (i <= prefslot_end) {
1958 mask_val =
1959 ((i < prefslot_begin)
1960 ? 0x80
1961 : elt_byte + (i - prefslot_begin));
1962
1963 ShufBytes[i] = mask_val;
1964 } else
1965 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1966 }
1967
1968 SDValue ShufMask[4];
1969 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michele2641a12008-12-04 21:01:44 +00001970 unsigned bidx = i * 4;
Scott Michel56a125e2008-11-22 23:50:42 +00001971 unsigned int bits = ((ShufBytes[bidx] << 24) |
1972 (ShufBytes[bidx+1] << 16) |
1973 (ShufBytes[bidx+2] << 8) |
1974 ShufBytes[bidx+3]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001975 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel56a125e2008-11-22 23:50:42 +00001976 }
1977
Scott Michel0d5eae02009-03-17 01:15:45 +00001978 SDValue ShufMaskVec =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001979 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00001980 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel56a125e2008-11-22 23:50:42 +00001981
Dale Johannesen913ba762009-02-06 01:31:28 +00001982 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1983 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel56a125e2008-11-22 23:50:42 +00001984 N, N, ShufMaskVec));
1985 } else {
1986 // Variable index: Rotate the requested element into slot 0, then replicate
1987 // slot 0 across the vector
Owen Andersonac9de032009-08-10 22:56:29 +00001988 EVT VecVT = N.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00001989 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Chris Lattner8316f2d2010-04-07 22:58:41 +00001990 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Edwin Török4d9756a2009-07-08 20:53:28 +00001991 "vector type!");
Scott Michel56a125e2008-11-22 23:50:42 +00001992 }
1993
1994 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001995 if (Elt.getValueType() != MVT::i32)
1996 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel56a125e2008-11-22 23:50:42 +00001997
1998 // Scale the index to a bit/byte shift quantity
1999 APInt scaleFactor =
Scott Michelc630c412008-11-24 17:11:17 +00002000 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2001 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel56a125e2008-11-22 23:50:42 +00002002 SDValue vecShift;
Scott Michel56a125e2008-11-22 23:50:42 +00002003
Scott Michelc630c412008-11-24 17:11:17 +00002004 if (scaleShift > 0) {
2005 // Scale the shift factor:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002006 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2007 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel56a125e2008-11-22 23:50:42 +00002008 }
2009
Dale Johannesen913ba762009-02-06 01:31:28 +00002010 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michelc630c412008-11-24 17:11:17 +00002011
2012 // Replicate the bytes starting at byte 0 across the entire vector (for
2013 // consistency with the notion of a unified register set)
Scott Michel56a125e2008-11-22 23:50:42 +00002014 SDValue replicate;
2015
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002016 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00002017 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002018 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Edwin Török4d9756a2009-07-08 20:53:28 +00002019 "type");
Scott Michel56a125e2008-11-22 23:50:42 +00002020 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002021 case MVT::i8: {
2022 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2023 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002024 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002025 break;
2026 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002027 case MVT::i16: {
2028 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2029 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002030 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002031 break;
2032 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002033 case MVT::i32:
2034 case MVT::f32: {
2035 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2036 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002037 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002038 break;
2039 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002040 case MVT::i64:
2041 case MVT::f64: {
2042 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2043 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2044 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00002045 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel56a125e2008-11-22 23:50:42 +00002046 break;
2047 }
2048 }
2049
Dale Johannesen913ba762009-02-06 01:31:28 +00002050 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2051 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002052 vecShift, vecShift, replicate));
Scott Michel8efdca42007-12-04 22:23:35 +00002053 }
2054
Scott Michel56a125e2008-11-22 23:50:42 +00002055 return retval;
Scott Michel8efdca42007-12-04 22:23:35 +00002056}
2057
Dan Gohman8181bd12008-07-27 21:46:04 +00002058static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2059 SDValue VecOp = Op.getOperand(0);
2060 SDValue ValOp = Op.getOperand(1);
2061 SDValue IdxOp = Op.getOperand(2);
Dale Johannesen913ba762009-02-06 01:31:28 +00002062 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002063 EVT VT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +00002064
2065 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2066 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2067
Owen Andersonac9de032009-08-10 22:56:29 +00002068 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel0718cd82008-12-01 17:56:02 +00002069 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesen913ba762009-02-06 01:31:28 +00002070 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002071 DAG.getRegister(SPU::R1, PtrVT),
2072 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesen913ba762009-02-06 01:31:28 +00002073 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel8efdca42007-12-04 22:23:35 +00002074
Dan Gohman8181bd12008-07-27 21:46:04 +00002075 SDValue result =
Dale Johannesen913ba762009-02-06 01:31:28 +00002076 DAG.getNode(SPUISD::SHUFB, dl, VT,
2077 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michelae5cbf52008-12-29 03:23:36 +00002078 VecOp,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002079 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel8efdca42007-12-04 22:23:35 +00002080
2081 return result;
2082}
2083
Scott Michel06eabde2008-12-27 04:51:36 +00002084static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2085 const TargetLowering &TLI)
Scott Michel97872d32008-02-23 18:41:37 +00002086{
Dan Gohman8181bd12008-07-27 21:46:04 +00002087 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesen913ba762009-02-06 01:31:28 +00002088 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002089 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel8efdca42007-12-04 22:23:35 +00002090
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002091 assert(Op.getValueType() == MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002092 switch (Opc) {
2093 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00002094 llvm_unreachable("Unhandled i8 math operator");
Scott Michel8efdca42007-12-04 22:23:35 +00002095 /*NOTREACHED*/
2096 break;
Scott Michel4d07fb72008-12-30 23:28:25 +00002097 case ISD::ADD: {
2098 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2099 // the result:
2100 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002101 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2102 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2103 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2104 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4d07fb72008-12-30 23:28:25 +00002105
2106 }
2107
Scott Michel8efdca42007-12-04 22:23:35 +00002108 case ISD::SUB: {
2109 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2110 // the result:
Dan Gohman8181bd12008-07-27 21:46:04 +00002111 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002112 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2113 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2114 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2115 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4ec722e2008-07-16 17:17:29 +00002116 }
Scott Michel8efdca42007-12-04 22:23:35 +00002117 case ISD::ROTR:
2118 case ISD::ROTL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002119 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002120 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002121
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002122 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002123 if (!N1VT.bitsEq(ShiftVT)) {
2124 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2125 ? ISD::ZERO_EXTEND
2126 : ISD::TRUNCATE;
2127 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2128 }
2129
2130 // Replicate lower 8-bits into upper 8:
Dan Gohman8181bd12008-07-27 21:46:04 +00002131 SDValue ExpandArg =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002132 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2133 DAG.getNode(ISD::SHL, dl, MVT::i16,
2134 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel0d5eae02009-03-17 01:15:45 +00002135
2136 // Truncate back down to i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002137 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2138 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002139 }
2140 case ISD::SRL:
2141 case ISD::SHL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002142 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002143 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002144
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002145 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002146 if (!N1VT.bitsEq(ShiftVT)) {
2147 unsigned N1Opc = ISD::ZERO_EXTEND;
2148
2149 if (N1.getValueType().bitsGT(ShiftVT))
2150 N1Opc = ISD::TRUNCATE;
2151
2152 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2153 }
2154
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002155 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2156 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002157 }
2158 case ISD::SRA: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002159 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002160 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002161
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002162 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002163 if (!N1VT.bitsEq(ShiftVT)) {
2164 unsigned N1Opc = ISD::SIGN_EXTEND;
2165
2166 if (N1VT.bitsGT(ShiftVT))
2167 N1Opc = ISD::TRUNCATE;
2168 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2169 }
2170
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002171 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2172 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002173 }
2174 case ISD::MUL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002175 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002176
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002177 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2178 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2179 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2180 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002181 break;
2182 }
2183 }
2184
Dan Gohman8181bd12008-07-27 21:46:04 +00002185 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002186}
2187
2188//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman8181bd12008-07-27 21:46:04 +00002189static SDValue
2190LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2191 SDValue ConstVec;
2192 SDValue Arg;
Owen Andersonac9de032009-08-10 22:56:29 +00002193 EVT VT = Op.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00002194 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002195
2196 ConstVec = Op.getOperand(0);
2197 Arg = Op.getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002198 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2199 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel8efdca42007-12-04 22:23:35 +00002200 ConstVec = ConstVec.getOperand(0);
2201 } else {
2202 ConstVec = Op.getOperand(1);
2203 Arg = Op.getOperand(0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002204 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +00002205 ConstVec = ConstVec.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002206 }
2207 }
2208 }
2209
Gabor Greif1c80d112008-08-28 21:40:38 +00002210 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel0d5eae02009-03-17 01:15:45 +00002211 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2212 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel8efdca42007-12-04 22:23:35 +00002213
Scott Michel0d5eae02009-03-17 01:15:45 +00002214 APInt APSplatBits, APSplatUndef;
2215 unsigned SplatBitSize;
2216 bool HasAnyUndefs;
2217 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2218
2219 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2220 HasAnyUndefs, minSplatBits)
2221 && minSplatBits <= SplatBitSize) {
2222 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002223 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002224
Scott Michel0d5eae02009-03-17 01:15:45 +00002225 SmallVector<SDValue, 16> tcVec;
2226 tcVec.assign(16, tc);
Dale Johannesen913ba762009-02-06 01:31:28 +00002227 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel0d5eae02009-03-17 01:15:45 +00002228 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00002229 }
2230 }
Scott Michelc899a122009-01-26 22:33:37 +00002231
Nate Begeman7569e762008-07-29 19:07:27 +00002232 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2233 // lowered. Return the operation, rather than a null SDValue.
2234 return Op;
Scott Michel8efdca42007-12-04 22:23:35 +00002235}
2236
Scott Michel8efdca42007-12-04 22:23:35 +00002237//! Custom lowering for CTPOP (count population)
2238/*!
2239 Custom lowering code that counts the number ones in the input
2240 operand. SPU has such an instruction, but it counts the number of
2241 ones per byte, which then have to be accumulated.
2242*/
Dan Gohman8181bd12008-07-27 21:46:04 +00002243static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00002244 EVT VT = Op.getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002245 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2246 VT, (128 / VT.getSizeInBits()));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002247 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002248
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002249 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00002250 default:
2251 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002252 case MVT::i8: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002253 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002254 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002255
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002256 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2257 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002258
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002259 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel8efdca42007-12-04 22:23:35 +00002260 }
2261
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002262 case MVT::i16: {
Scott Michel8efdca42007-12-04 22:23:35 +00002263 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002264 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002265
Chris Lattner1b989192007-12-31 04:13:23 +00002266 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002267
Dan Gohman8181bd12008-07-27 21:46:04 +00002268 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002269 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2270 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2271 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002272
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002273 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2274 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002275
2276 // CNTB_result becomes the chain to which all of the virtual registers
2277 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002278 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002279 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002280
Dan Gohman8181bd12008-07-27 21:46:04 +00002281 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002282 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002283
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002284 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel8efdca42007-12-04 22:23:35 +00002285
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002286 return DAG.getNode(ISD::AND, dl, MVT::i16,
2287 DAG.getNode(ISD::ADD, dl, MVT::i16,
2288 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel5a6f17b2008-01-30 02:55:46 +00002289 Tmp1, Shift1),
2290 Tmp1),
2291 Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002292 }
2293
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002294 case MVT::i32: {
Scott Michel8efdca42007-12-04 22:23:35 +00002295 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002296 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002297
Chris Lattner1b989192007-12-31 04:13:23 +00002298 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2299 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002300
Dan Gohman8181bd12008-07-27 21:46:04 +00002301 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002302 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2303 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2304 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2305 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002306
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002307 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2308 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002309
2310 // CNTB_result becomes the chain to which all of the virtual registers
2311 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002312 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002313 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002314
Dan Gohman8181bd12008-07-27 21:46:04 +00002315 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002316 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002317
Dan Gohman8181bd12008-07-27 21:46:04 +00002318 SDValue Comp1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002319 DAG.getNode(ISD::SRL, dl, MVT::i32,
2320 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002321 Shift1);
Scott Michel8efdca42007-12-04 22:23:35 +00002322
Dan Gohman8181bd12008-07-27 21:46:04 +00002323 SDValue Sum1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002324 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2325 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002326
Dan Gohman8181bd12008-07-27 21:46:04 +00002327 SDValue Sum1_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002328 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel8efdca42007-12-04 22:23:35 +00002329
Dan Gohman8181bd12008-07-27 21:46:04 +00002330 SDValue Comp2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002331 DAG.getNode(ISD::SRL, dl, MVT::i32,
2332 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel5a6f17b2008-01-30 02:55:46 +00002333 Shift2);
Dan Gohman8181bd12008-07-27 21:46:04 +00002334 SDValue Sum2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002335 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2336 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002337
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002338 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002339 }
2340
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002341 case MVT::i64:
Scott Michel8efdca42007-12-04 22:23:35 +00002342 break;
2343 }
2344
Dan Gohman8181bd12008-07-27 21:46:04 +00002345 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002346}
2347
pingbak2f387e82009-01-26 03:31:40 +00002348//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Michel8c67fa42009-01-21 04:58:48 +00002349/*!
pingbak2f387e82009-01-26 03:31:40 +00002350 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2351 All conversions to i64 are expanded to a libcall.
Scott Michel8c67fa42009-01-21 04:58:48 +00002352 */
pingbak2f387e82009-01-26 03:31:40 +00002353static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2354 SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002355 EVT OpVT = Op.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002356 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002357 EVT Op0VT = Op0.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002358
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002359 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2360 || OpVT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002361 // Convert f32 / f64 to i32 / i64 via libcall.
2362 RTLIB::Libcall LC =
2363 (Op.getOpcode() == ISD::FP_TO_SINT)
2364 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2365 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2366 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2367 SDValue Dummy;
2368 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2369 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002370
Eli Friedman9d77ac32009-05-27 00:47:34 +00002371 return Op;
pingbak2f387e82009-01-26 03:31:40 +00002372}
Scott Michel8c67fa42009-01-21 04:58:48 +00002373
pingbak2f387e82009-01-26 03:31:40 +00002374//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2375/*!
2376 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2377 All conversions from i64 are expanded to a libcall.
2378 */
2379static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2380 SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002381 EVT OpVT = Op.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002382 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002383 EVT Op0VT = Op0.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002384
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002385 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2386 || Op0VT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002387 // Convert i32, i64 to f64 via libcall:
2388 RTLIB::Libcall LC =
2389 (Op.getOpcode() == ISD::SINT_TO_FP)
2390 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2391 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2392 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2393 SDValue Dummy;
2394 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2395 }
2396
Eli Friedman9d77ac32009-05-27 00:47:34 +00002397 return Op;
Scott Michel8c67fa42009-01-21 04:58:48 +00002398}
2399
2400//! Lower ISD::SETCC
2401/*!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002402 This handles MVT::f64 (double floating point) condition lowering
Scott Michel8c67fa42009-01-21 04:58:48 +00002403 */
Scott Michel8c67fa42009-01-21 04:58:48 +00002404static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2405 const TargetLowering &TLI) {
pingbak2f387e82009-01-26 03:31:40 +00002406 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002407 DebugLoc dl = Op.getDebugLoc();
pingbak2f387e82009-01-26 03:31:40 +00002408 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2409
Scott Michel8c67fa42009-01-21 04:58:48 +00002410 SDValue lhs = Op.getOperand(0);
2411 SDValue rhs = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002412 EVT lhsVT = lhs.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002413 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Michel8c67fa42009-01-21 04:58:48 +00002414
Owen Andersonac9de032009-08-10 22:56:29 +00002415 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
pingbak2f387e82009-01-26 03:31:40 +00002416 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002417 EVT IntVT(MVT::i64);
pingbak2f387e82009-01-26 03:31:40 +00002418
2419 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2420 // selected to a NOP:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002421 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
pingbak2f387e82009-01-26 03:31:40 +00002422 SDValue lhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002423 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002424 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002425 i64lhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002426 SDValue lhsHi32abs =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002427 DAG.getNode(ISD::AND, dl, MVT::i32,
2428 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00002429 SDValue lhsLo32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002430 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002431
2432 // SETO and SETUO only use the lhs operand:
2433 if (CC->get() == ISD::SETO) {
2434 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2435 // SETUO
2436 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00002437 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2438 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002439 lhs, DAG.getConstantFP(0.0, lhsVT),
2440 ISD::SETUO),
2441 DAG.getConstant(ccResultAllOnes, ccResultVT));
2442 } else if (CC->get() == ISD::SETUO) {
2443 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesen85fc0932009-02-04 01:48:28 +00002444 return DAG.getNode(ISD::AND, dl, ccResultVT,
2445 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002446 lhsHi32abs,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002447 DAG.getConstant(0x7ff00000, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002448 ISD::SETGE),
Dale Johannesen85fc0932009-02-04 01:48:28 +00002449 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002450 lhsLo32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002451 DAG.getConstant(0, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002452 ISD::SETGT));
2453 }
2454
Dale Johannesen24dd9a52009-02-07 00:55:49 +00002455 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
pingbak2f387e82009-01-26 03:31:40 +00002456 SDValue rhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002457 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002458 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002459 i64rhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002460
2461 // If a value is negative, subtract from the sign magnitude constant:
2462 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2463
2464 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002465 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002466 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002467 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002468 SDValue lhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002469 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002470 lhsSelectMask, lhsSignMag2TC, i64lhs);
2471
Dale Johannesen85fc0932009-02-04 01:48:28 +00002472 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002473 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002474 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
pingbak2f387e82009-01-26 03:31:40 +00002475 SDValue rhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002476 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002477 rhsSelectMask, rhsSignMag2TC, i64rhs);
2478
2479 unsigned compareOp;
2480
Scott Michel8c67fa42009-01-21 04:58:48 +00002481 switch (CC->get()) {
2482 case ISD::SETOEQ:
Scott Michel8c67fa42009-01-21 04:58:48 +00002483 case ISD::SETUEQ:
pingbak2f387e82009-01-26 03:31:40 +00002484 compareOp = ISD::SETEQ; break;
2485 case ISD::SETOGT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002486 case ISD::SETUGT:
pingbak2f387e82009-01-26 03:31:40 +00002487 compareOp = ISD::SETGT; break;
2488 case ISD::SETOGE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002489 case ISD::SETUGE:
pingbak2f387e82009-01-26 03:31:40 +00002490 compareOp = ISD::SETGE; break;
2491 case ISD::SETOLT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002492 case ISD::SETULT:
pingbak2f387e82009-01-26 03:31:40 +00002493 compareOp = ISD::SETLT; break;
2494 case ISD::SETOLE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002495 case ISD::SETULE:
pingbak2f387e82009-01-26 03:31:40 +00002496 compareOp = ISD::SETLE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002497 case ISD::SETUNE:
pingbak2f387e82009-01-26 03:31:40 +00002498 case ISD::SETONE:
2499 compareOp = ISD::SETNE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002500 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002501 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Michel8c67fa42009-01-21 04:58:48 +00002502 }
2503
pingbak2f387e82009-01-26 03:31:40 +00002504 SDValue result =
Scott Michel34712c32009-03-16 18:47:25 +00002505 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002506 (ISD::CondCode) compareOp);
pingbak2f387e82009-01-26 03:31:40 +00002507
2508 if ((CC->get() & 0x8) == 0) {
2509 // Ordered comparison:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002510 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002511 lhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002512 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002513 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002514 rhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002515 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002516 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
pingbak2f387e82009-01-26 03:31:40 +00002517
Dale Johannesen85fc0932009-02-04 01:48:28 +00002518 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
pingbak2f387e82009-01-26 03:31:40 +00002519 }
2520
2521 return result;
Scott Michel8c67fa42009-01-21 04:58:48 +00002522}
2523
Scott Michel56a125e2008-11-22 23:50:42 +00002524//! Lower ISD::SELECT_CC
2525/*!
2526 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2527 SELB instruction.
2528
2529 \note Need to revisit this in the future: if the code path through the true
2530 and false value computations is longer than the latency of a branch (6
2531 cycles), then it would be more advantageous to branch and insert a new basic
2532 block and branch on the condition. However, this code does not make that
2533 assumption, given the simplisitc uses so far.
2534 */
2535
Scott Michel06eabde2008-12-27 04:51:36 +00002536static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2537 const TargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002538 EVT VT = Op.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00002539 SDValue lhs = Op.getOperand(0);
2540 SDValue rhs = Op.getOperand(1);
2541 SDValue trueval = Op.getOperand(2);
2542 SDValue falseval = Op.getOperand(3);
2543 SDValue condition = Op.getOperand(4);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002544 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00002545
Scott Michel06eabde2008-12-27 04:51:36 +00002546 // NOTE: SELB's arguments: $rA, $rB, $mask
2547 //
2548 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2549 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2550 // condition was true and 0s where the condition was false. Hence, the
2551 // arguments to SELB get reversed.
2552
Scott Michel56a125e2008-11-22 23:50:42 +00002553 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2554 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2555 // with another "cannot select select_cc" assert:
2556
Dale Johannesen175fdef2009-02-06 21:50:26 +00002557 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands4a361272009-01-01 15:52:00 +00002558 TLI.getSetCCResultType(Op.getValueType()),
Scott Michel06eabde2008-12-27 04:51:36 +00002559 lhs, rhs, condition);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002560 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel56a125e2008-11-22 23:50:42 +00002561}
2562
Scott Michelec8c82e2008-12-02 19:53:53 +00002563//! Custom lower ISD::TRUNCATE
2564static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2565{
Scott Michel34712c32009-03-16 18:47:25 +00002566 // Type to truncate to
Owen Andersonac9de032009-08-10 22:56:29 +00002567 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002568 MVT simpleVT = VT.getSimpleVT();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002569 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2570 VT, (128 / VT.getSizeInBits()));
Dale Johannesen175fdef2009-02-06 21:50:26 +00002571 DebugLoc dl = Op.getDebugLoc();
Scott Michelec8c82e2008-12-02 19:53:53 +00002572
Scott Michel34712c32009-03-16 18:47:25 +00002573 // Type to truncate from
Scott Michelec8c82e2008-12-02 19:53:53 +00002574 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002575 EVT Op0VT = Op0.getValueType();
Scott Michelec8c82e2008-12-02 19:53:53 +00002576
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002577 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michelc5a29fe2009-01-03 00:27:53 +00002578 // Create shuffle mask, least significant doubleword of quadword
Scott Michel06eabde2008-12-27 04:51:36 +00002579 unsigned maskHigh = 0x08090a0b;
2580 unsigned maskLow = 0x0c0d0e0f;
2581 // Use a shuffle to perform the truncation
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002582 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2583 DAG.getConstant(maskHigh, MVT::i32),
2584 DAG.getConstant(maskLow, MVT::i32),
2585 DAG.getConstant(maskHigh, MVT::i32),
2586 DAG.getConstant(maskLow, MVT::i32));
Scott Michel06eabde2008-12-27 04:51:36 +00002587
Scott Michel34712c32009-03-16 18:47:25 +00002588 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2589 Op0, Op0, shufMask);
Scott Michel06eabde2008-12-27 04:51:36 +00002590
Scott Michel34712c32009-03-16 18:47:25 +00002591 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelec8c82e2008-12-02 19:53:53 +00002592 }
2593
Scott Michel06eabde2008-12-27 04:51:36 +00002594 return SDValue(); // Leave the truncate unmolested
Scott Michelec8c82e2008-12-02 19:53:53 +00002595}
2596
Scott Michel58d95372009-08-25 22:37:34 +00002597/*!
2598 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2599 * algorithm is to duplicate the sign bit using rotmai to generate at
2600 * least one byte full of sign bits. Then propagate the "sign-byte" into
2601 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2602 *
2603 * @param Op The sext operand
2604 * @param DAG The current DAG
2605 * @return The SDValue with the entire instruction sequence
2606 */
Scott Michel36173e22009-08-24 22:28:53 +00002607static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2608{
Scott Michel36173e22009-08-24 22:28:53 +00002609 DebugLoc dl = Op.getDebugLoc();
2610
Scott Michel58d95372009-08-25 22:37:34 +00002611 // Type to extend to
2612 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel58d95372009-08-25 22:37:34 +00002613
Scott Michel36173e22009-08-24 22:28:53 +00002614 // Type to extend from
2615 SDValue Op0 = Op.getOperand(0);
Scott Michel58d95372009-08-25 22:37:34 +00002616 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michel36173e22009-08-24 22:28:53 +00002617
Scott Michel58d95372009-08-25 22:37:34 +00002618 // The type to extend to needs to be a i128 and
2619 // the type to extend from needs to be i64 or i32.
2620 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michel36173e22009-08-24 22:28:53 +00002621 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2622
2623 // Create shuffle mask
Scott Michel58d95372009-08-25 22:37:34 +00002624 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2625 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2626 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michel36173e22009-08-24 22:28:53 +00002627 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2628 DAG.getConstant(mask1, MVT::i32),
2629 DAG.getConstant(mask1, MVT::i32),
2630 DAG.getConstant(mask2, MVT::i32),
2631 DAG.getConstant(mask3, MVT::i32));
2632
Scott Michel58d95372009-08-25 22:37:34 +00002633 // Word wise arithmetic right shift to generate at least one byte
2634 // that contains sign bits.
2635 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michel36173e22009-08-24 22:28:53 +00002636 SDValue sraVal = DAG.getNode(ISD::SRA,
2637 dl,
Scott Michel58d95372009-08-25 22:37:34 +00002638 mvt,
2639 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michel36173e22009-08-24 22:28:53 +00002640 DAG.getConstant(31, MVT::i32));
2641
Scott Michel58d95372009-08-25 22:37:34 +00002642 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2643 // and the input value into the lower 64 bits.
2644 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2645 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michel36173e22009-08-24 22:28:53 +00002646
2647 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2648}
2649
Scott Michel56a125e2008-11-22 23:50:42 +00002650//! Custom (target-specific) lowering entry point
2651/*!
2652 This is where LLVM's DAG selection process calls to do target-specific
2653 lowering of nodes.
2654 */
Dan Gohman8181bd12008-07-27 21:46:04 +00002655SDValue
2656SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel8efdca42007-12-04 22:23:35 +00002657{
Scott Michel97872d32008-02-23 18:41:37 +00002658 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002659 EVT VT = Op.getValueType();
Scott Michel97872d32008-02-23 18:41:37 +00002660
2661 switch (Opc) {
Scott Michel8efdca42007-12-04 22:23:35 +00002662 default: {
Edwin Török4d9756a2009-07-08 20:53:28 +00002663#ifndef NDEBUG
Chris Lattner36eef822009-08-23 07:05:07 +00002664 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2665 errs() << "Op.getOpcode() = " << Opc << "\n";
2666 errs() << "*Op.getNode():\n";
Gabor Greif1c80d112008-08-28 21:40:38 +00002667 Op.getNode()->dump();
Edwin Török4d9756a2009-07-08 20:53:28 +00002668#endif
Edwin Törökbd448e32009-07-14 16:55:14 +00002669 llvm_unreachable(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002670 }
2671 case ISD::LOAD:
Scott Michelec8c82e2008-12-02 19:53:53 +00002672 case ISD::EXTLOAD:
Scott Michel8efdca42007-12-04 22:23:35 +00002673 case ISD::SEXTLOAD:
2674 case ISD::ZEXTLOAD:
2675 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2676 case ISD::STORE:
2677 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2678 case ISD::ConstantPool:
2679 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2680 case ISD::GlobalAddress:
2681 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2682 case ISD::JumpTable:
2683 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel8efdca42007-12-04 22:23:35 +00002684 case ISD::ConstantFP:
2685 return LowerConstantFP(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002686
Scott Michel4d07fb72008-12-30 23:28:25 +00002687 // i8, i64 math ops:
Scott Michel67224b22008-06-02 22:18:03 +00002688 case ISD::ADD:
Scott Michel8efdca42007-12-04 22:23:35 +00002689 case ISD::SUB:
2690 case ISD::ROTR:
2691 case ISD::ROTL:
2692 case ISD::SRL:
2693 case ISD::SHL:
Scott Michel67224b22008-06-02 22:18:03 +00002694 case ISD::SRA: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002695 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002696 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel97872d32008-02-23 18:41:37 +00002697 break;
Scott Michel67224b22008-06-02 22:18:03 +00002698 }
Scott Michel8efdca42007-12-04 22:23:35 +00002699
pingbak2f387e82009-01-26 03:31:40 +00002700 case ISD::FP_TO_SINT:
2701 case ISD::FP_TO_UINT:
2702 return LowerFP_TO_INT(Op, DAG, *this);
2703
2704 case ISD::SINT_TO_FP:
2705 case ISD::UINT_TO_FP:
2706 return LowerINT_TO_FP(Op, DAG, *this);
Scott Michel8c67fa42009-01-21 04:58:48 +00002707
Scott Michel8efdca42007-12-04 22:23:35 +00002708 // Vector-related lowering.
2709 case ISD::BUILD_VECTOR:
pingbak2f387e82009-01-26 03:31:40 +00002710 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002711 case ISD::SCALAR_TO_VECTOR:
2712 return LowerSCALAR_TO_VECTOR(Op, DAG);
2713 case ISD::VECTOR_SHUFFLE:
2714 return LowerVECTOR_SHUFFLE(Op, DAG);
2715 case ISD::EXTRACT_VECTOR_ELT:
2716 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2717 case ISD::INSERT_VECTOR_ELT:
2718 return LowerINSERT_VECTOR_ELT(Op, DAG);
2719
2720 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2721 case ISD::AND:
2722 case ISD::OR:
2723 case ISD::XOR:
2724 return LowerByteImmed(Op, DAG);
2725
2726 // Vector and i8 multiply:
2727 case ISD::MUL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002728 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002729 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel8efdca42007-12-04 22:23:35 +00002730
Scott Michel8efdca42007-12-04 22:23:35 +00002731 case ISD::CTPOP:
2732 return LowerCTPOP(Op, DAG);
Scott Michel56a125e2008-11-22 23:50:42 +00002733
2734 case ISD::SELECT_CC:
Scott Michel06eabde2008-12-27 04:51:36 +00002735 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelec8c82e2008-12-02 19:53:53 +00002736
Scott Michel8c67fa42009-01-21 04:58:48 +00002737 case ISD::SETCC:
2738 return LowerSETCC(Op, DAG, *this);
2739
Scott Michelec8c82e2008-12-02 19:53:53 +00002740 case ISD::TRUNCATE:
2741 return LowerTRUNCATE(Op, DAG);
Scott Michel36173e22009-08-24 22:28:53 +00002742
2743 case ISD::SIGN_EXTEND:
2744 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002745 }
2746
Dan Gohman8181bd12008-07-27 21:46:04 +00002747 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002748}
2749
Duncan Sands7d9834b2008-12-01 11:39:25 +00002750void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2751 SmallVectorImpl<SDValue>&Results,
2752 SelectionDAG &DAG)
Scott Michel6e2d68b2008-11-10 23:43:06 +00002753{
2754#if 0
2755 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002756 EVT OpVT = N->getValueType(0);
Scott Michel6e2d68b2008-11-10 23:43:06 +00002757
2758 switch (Opc) {
2759 default: {
Chris Lattner36eef822009-08-23 07:05:07 +00002760 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2761 errs() << "Op.getOpcode() = " << Opc << "\n";
2762 errs() << "*Op.getNode():\n";
Scott Michel6e2d68b2008-11-10 23:43:06 +00002763 N->dump();
2764 abort();
2765 /*NOTREACHED*/
2766 }
2767 }
2768#endif
2769
2770 /* Otherwise, return unchanged */
Scott Michel6e2d68b2008-11-10 23:43:06 +00002771}
2772
Scott Michel8efdca42007-12-04 22:23:35 +00002773//===----------------------------------------------------------------------===//
Scott Michel8efdca42007-12-04 22:23:35 +00002774// Target Optimization Hooks
2775//===----------------------------------------------------------------------===//
2776
Dan Gohman8181bd12008-07-27 21:46:04 +00002777SDValue
Scott Michel8efdca42007-12-04 22:23:35 +00002778SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2779{
2780#if 0
2781 TargetMachine &TM = getTargetMachine();
Scott Michelf9f42e62008-01-29 02:16:57 +00002782#endif
2783 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel8efdca42007-12-04 22:23:35 +00002784 SelectionDAG &DAG = DCI.DAG;
Scott Michel0718cd82008-12-01 17:56:02 +00002785 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersonac9de032009-08-10 22:56:29 +00002786 EVT NodeVT = N->getValueType(0); // The node's value type
2787 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel0718cd82008-12-01 17:56:02 +00002788 SDValue Result; // Initially, empty result
Dale Johannesen175fdef2009-02-06 21:50:26 +00002789 DebugLoc dl = N->getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002790
2791 switch (N->getOpcode()) {
2792 default: break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002793 case ISD::ADD: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002794 SDValue Op1 = N->getOperand(1);
Scott Michelf9f42e62008-01-29 02:16:57 +00002795
Scott Michel06eabde2008-12-27 04:51:36 +00002796 if (Op0.getOpcode() == SPUISD::IndirectAddr
2797 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2798 // Normalize the operands to reduce repeated code
2799 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michelae5cbf52008-12-29 03:23:36 +00002800
Scott Michel06eabde2008-12-27 04:51:36 +00002801 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2802 IndirectArg = Op1;
2803 AddArg = Op0;
2804 }
2805
2806 if (isa<ConstantSDNode>(AddArg)) {
2807 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2808 SDValue IndOp1 = IndirectArg.getOperand(1);
2809
2810 if (CN0->isNullValue()) {
2811 // (add (SPUindirect <arg>, <arg>), 0) ->
2812 // (SPUindirect <arg>, <arg>)
Scott Michelf9f42e62008-01-29 02:16:57 +00002813
Scott Michel8c2746e2008-12-04 17:16:59 +00002814#if !defined(NDEBUG)
Scott Michel06eabde2008-12-27 04:51:36 +00002815 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002816 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002817 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2818 << "With: (SPUindirect <arg>, <arg>)\n";
2819 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002820#endif
2821
Scott Michel06eabde2008-12-27 04:51:36 +00002822 return IndirectArg;
2823 } else if (isa<ConstantSDNode>(IndOp1)) {
2824 // (add (SPUindirect <arg>, <const>), <const>) ->
2825 // (SPUindirect <arg>, <const + const>)
2826 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2827 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2828 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michelf9f42e62008-01-29 02:16:57 +00002829
Scott Michel06eabde2008-12-27 04:51:36 +00002830#if !defined(NDEBUG)
2831 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002832 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002833 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2834 << "), " << CN0->getSExtValue() << ")\n"
2835 << "With: (SPUindirect <arg>, "
2836 << combinedConst << ")\n";
2837 }
2838#endif
Scott Michelf9f42e62008-01-29 02:16:57 +00002839
Dale Johannesen175fdef2009-02-06 21:50:26 +00002840 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002841 IndirectArg, combinedValue);
2842 }
Scott Michelf9f42e62008-01-29 02:16:57 +00002843 }
2844 }
Scott Michel97872d32008-02-23 18:41:37 +00002845 break;
2846 }
2847 case ISD::SIGN_EXTEND:
2848 case ISD::ZERO_EXTEND:
2849 case ISD::ANY_EXTEND: {
Scott Michel0718cd82008-12-01 17:56:02 +00002850 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michel97872d32008-02-23 18:41:37 +00002851 // (any_extend (SPUextract_elt0 <arg>)) ->
2852 // (SPUextract_elt0 <arg>)
2853 // Types must match, however...
Scott Michel8c2746e2008-12-04 17:16:59 +00002854#if !defined(NDEBUG)
2855 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002856 errs() << "\nReplace: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002857 N->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002858 errs() << "\nWith: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002859 Op0.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002860 errs() << "\n";
Scott Michel8c2746e2008-12-04 17:16:59 +00002861 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002862#endif
Scott Michel97872d32008-02-23 18:41:37 +00002863
2864 return Op0;
2865 }
2866 break;
2867 }
2868 case SPUISD::IndirectAddr: {
2869 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Michel8c67fa42009-01-21 04:58:48 +00002870 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2871 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michel97872d32008-02-23 18:41:37 +00002872 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2873 // (SPUaform <addr>, 0)
2874
Chris Lattner36eef822009-08-23 07:05:07 +00002875 DEBUG(errs() << "Replace: ");
Scott Michel97872d32008-02-23 18:41:37 +00002876 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002877 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002878 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002879 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002880
2881 return Op0;
2882 }
Scott Michel06eabde2008-12-27 04:51:36 +00002883 } else if (Op0.getOpcode() == ISD::ADD) {
2884 SDValue Op1 = N->getOperand(1);
2885 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2886 // (SPUindirect (add <arg>, <arg>), 0) ->
2887 // (SPUindirect <arg>, <arg>)
2888 if (CN1->isNullValue()) {
2889
2890#if !defined(NDEBUG)
2891 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002892 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002893 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2894 << "With: (SPUindirect <arg>, <arg>)\n";
2895 }
2896#endif
2897
Dale Johannesen175fdef2009-02-06 21:50:26 +00002898 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002899 Op0.getOperand(0), Op0.getOperand(1));
2900 }
2901 }
Scott Michel97872d32008-02-23 18:41:37 +00002902 }
2903 break;
2904 }
2905 case SPUISD::SHLQUAD_L_BITS:
2906 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel06eabde2008-12-27 04:51:36 +00002907 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002908 SDValue Op1 = N->getOperand(1);
Scott Michel97872d32008-02-23 18:41:37 +00002909
Scott Michel06eabde2008-12-27 04:51:36 +00002910 // Kill degenerate vector shifts:
2911 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2912 if (CN->isNullValue()) {
Scott Michel97872d32008-02-23 18:41:37 +00002913 Result = Op0;
2914 }
2915 }
2916 break;
2917 }
Scott Michel06eabde2008-12-27 04:51:36 +00002918 case SPUISD::PREFSLOT2VEC: {
Scott Michel97872d32008-02-23 18:41:37 +00002919 switch (Op0.getOpcode()) {
2920 default:
2921 break;
2922 case ISD::ANY_EXTEND:
2923 case ISD::ZERO_EXTEND:
2924 case ISD::SIGN_EXTEND: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002925 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michel97872d32008-02-23 18:41:37 +00002926 // <arg>
Scott Michelae5cbf52008-12-29 03:23:36 +00002927 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman8181bd12008-07-27 21:46:04 +00002928 SDValue Op00 = Op0.getOperand(0);
Scott Michelc630c412008-11-24 17:11:17 +00002929 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002930 SDValue Op000 = Op00.getOperand(0);
Scott Michel0718cd82008-12-01 17:56:02 +00002931 if (Op000.getValueType() == NodeVT) {
Scott Michel97872d32008-02-23 18:41:37 +00002932 Result = Op000;
2933 }
2934 }
2935 break;
2936 }
Scott Michelc630c412008-11-24 17:11:17 +00002937 case SPUISD::VEC2PREFSLOT: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002938 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michel97872d32008-02-23 18:41:37 +00002939 // <arg>
2940 Result = Op0.getOperand(0);
2941 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00002942 }
Scott Michel97872d32008-02-23 18:41:37 +00002943 }
2944 break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002945 }
2946 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002947
Scott Michel394e26d2008-01-17 20:38:41 +00002948 // Otherwise, return unchanged.
Scott Michel0718cd82008-12-01 17:56:02 +00002949#ifndef NDEBUG
Gabor Greif1c80d112008-08-28 21:40:38 +00002950 if (Result.getNode()) {
Chris Lattner36eef822009-08-23 07:05:07 +00002951 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michel97872d32008-02-23 18:41:37 +00002952 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002953 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002954 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002955 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002956 }
2957#endif
2958
2959 return Result;
Scott Michel8efdca42007-12-04 22:23:35 +00002960}
2961
2962//===----------------------------------------------------------------------===//
2963// Inline Assembly Support
2964//===----------------------------------------------------------------------===//
2965
2966/// getConstraintType - Given a constraint letter, return the type of
2967/// constraint it is for this target.
Scott Michel4ec722e2008-07-16 17:17:29 +00002968SPUTargetLowering::ConstraintType
Scott Michel8efdca42007-12-04 22:23:35 +00002969SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2970 if (ConstraintLetter.size() == 1) {
2971 switch (ConstraintLetter[0]) {
2972 default: break;
2973 case 'b':
2974 case 'r':
2975 case 'f':
2976 case 'v':
2977 case 'y':
2978 return C_RegisterClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00002979 }
Scott Michel8efdca42007-12-04 22:23:35 +00002980 }
2981 return TargetLowering::getConstraintType(ConstraintLetter);
2982}
2983
Scott Michel4ec722e2008-07-16 17:17:29 +00002984std::pair<unsigned, const TargetRegisterClass*>
Scott Michel8efdca42007-12-04 22:23:35 +00002985SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00002986 EVT VT) const
Scott Michel8efdca42007-12-04 22:23:35 +00002987{
2988 if (Constraint.size() == 1) {
2989 // GCC RS6000 Constraint Letters
2990 switch (Constraint[0]) {
2991 case 'b': // R1-R31
2992 case 'r': // R0-R31
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002993 if (VT == MVT::i64)
Scott Michel8efdca42007-12-04 22:23:35 +00002994 return std::make_pair(0U, SPU::R64CRegisterClass);
2995 return std::make_pair(0U, SPU::R32CRegisterClass);
2996 case 'f':
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002997 if (VT == MVT::f32)
Scott Michel8efdca42007-12-04 22:23:35 +00002998 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002999 else if (VT == MVT::f64)
Scott Michel8efdca42007-12-04 22:23:35 +00003000 return std::make_pair(0U, SPU::R64FPRegisterClass);
3001 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00003002 case 'v':
Scott Michel8efdca42007-12-04 22:23:35 +00003003 return std::make_pair(0U, SPU::GPRCRegisterClass);
3004 }
3005 }
Scott Michel4ec722e2008-07-16 17:17:29 +00003006
Scott Michel8efdca42007-12-04 22:23:35 +00003007 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3008}
3009
Scott Michel97872d32008-02-23 18:41:37 +00003010//! Compute used/known bits for a SPU operand
Scott Michel8efdca42007-12-04 22:23:35 +00003011void
Dan Gohman8181bd12008-07-27 21:46:04 +00003012SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00003013 const APInt &Mask,
Scott Michel4ec722e2008-07-16 17:17:29 +00003014 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00003015 APInt &KnownOne,
Scott Michel5a6f17b2008-01-30 02:55:46 +00003016 const SelectionDAG &DAG,
3017 unsigned Depth ) const {
Scott Michelbc5fbc12008-04-30 00:30:08 +00003018#if 0
Dan Gohmand06cad62009-04-01 18:45:54 +00003019 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michel97872d32008-02-23 18:41:37 +00003020
3021 switch (Op.getOpcode()) {
3022 default:
3023 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3024 break;
Scott Michel97872d32008-02-23 18:41:37 +00003025 case CALL:
3026 case SHUFB:
Scott Michel56a125e2008-11-22 23:50:42 +00003027 case SHUFFLE_MASK:
Scott Michel97872d32008-02-23 18:41:37 +00003028 case CNTB:
Scott Michel8c67fa42009-01-21 04:58:48 +00003029 case SPUISD::PREFSLOT2VEC:
Scott Michel97872d32008-02-23 18:41:37 +00003030 case SPUISD::LDRESULT:
Scott Michel8c67fa42009-01-21 04:58:48 +00003031 case SPUISD::VEC2PREFSLOT:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003032 case SPUISD::SHLQUAD_L_BITS:
3033 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003034 case SPUISD::VEC_ROTL:
3035 case SPUISD::VEC_ROTR:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003036 case SPUISD::ROTBYTES_LEFT:
Scott Michel67224b22008-06-02 22:18:03 +00003037 case SPUISD::SELECT_MASK:
3038 case SPUISD::SELB:
Scott Michel97872d32008-02-23 18:41:37 +00003039 }
Scott Michel8c67fa42009-01-21 04:58:48 +00003040#endif
Scott Michel8efdca42007-12-04 22:23:35 +00003041}
Scott Michel4d07fb72008-12-30 23:28:25 +00003042
Scott Michel06eabde2008-12-27 04:51:36 +00003043unsigned
3044SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3045 unsigned Depth) const {
3046 switch (Op.getOpcode()) {
3047 default:
3048 return 1;
Scott Michel8efdca42007-12-04 22:23:35 +00003049
Scott Michel06eabde2008-12-27 04:51:36 +00003050 case ISD::SETCC: {
Owen Andersonac9de032009-08-10 22:56:29 +00003051 EVT VT = Op.getValueType();
Scott Michel06eabde2008-12-27 04:51:36 +00003052
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003053 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3054 VT = MVT::i32;
Scott Michel06eabde2008-12-27 04:51:36 +00003055 }
3056 return VT.getSizeInBits();
3057 }
3058 }
3059}
Scott Michelae5cbf52008-12-29 03:23:36 +00003060
Scott Michelbc5fbc12008-04-30 00:30:08 +00003061// LowerAsmOperandForConstraint
3062void
Dan Gohman8181bd12008-07-27 21:46:04 +00003063SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003064 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +00003065 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00003066 std::vector<SDValue> &Ops,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003067 SelectionDAG &DAG) const {
3068 // Default, for the time being, to the base class handler
Evan Cheng7f250d62008-09-24 00:05:32 +00003069 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3070 Ops, DAG);
Scott Michelbc5fbc12008-04-30 00:30:08 +00003071}
3072
Scott Michel8efdca42007-12-04 22:23:35 +00003073/// isLegalAddressImmediate - Return true if the integer value can be used
3074/// as the offset of the target addressing mode.
Gabor Greife9f7f582008-08-31 15:37:04 +00003075bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3076 const Type *Ty) const {
Scott Michel8efdca42007-12-04 22:23:35 +00003077 // SPU's addresses are 256K:
3078 return (V > -(1 << 18) && V < (1 << 18) - 1);
3079}
3080
3081bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel4ec722e2008-07-16 17:17:29 +00003082 return false;
Scott Michel8efdca42007-12-04 22:23:35 +00003083}
Dan Gohman36322c72008-10-18 02:06:02 +00003084
3085bool
3086SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3087 // The SPU target isn't yet aware of offsets.
3088 return false;
3089}