blob: b9028ec6818279034c75a3e2872ec5d76ec958c3 [file] [log] [blame]
Bill Wendling0f940c92007-12-07 21:42:31 +00001//===-- MachineLICM.cpp - Machine Loop Invariant Code Motion Pass ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bill Wendling0f940c92007-12-07 21:42:31 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs loop invariant code motion on machine instructions. We
11// attempt to remove as much code from the body of a loop as possible.
12//
Dan Gohmanc475c362009-01-15 22:01:38 +000013// This pass does not attempt to throttle itself to limit register pressure.
14// The register allocation phases are expected to perform rematerialization
15// to recover when register pressure is high.
16//
17// This pass is not intended to be a replacement or a complete alternative
18// for the LLVM-IR-level LICM pass. It is only designed to hoist simple
19// constructs that are not exposed before lowering and instruction selection.
20//
Bill Wendling0f940c92007-12-07 21:42:31 +000021//===----------------------------------------------------------------------===//
22
23#define DEBUG_TYPE "machine-licm"
Chris Lattnerac695822008-01-04 06:41:45 +000024#include "llvm/CodeGen/Passes.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000025#include "llvm/CodeGen/MachineDominators.h"
Evan Chengd94671a2010-04-07 00:41:17 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Bill Wendling9258cd32008-01-02 19:32:43 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengab8be962011-06-29 01:14:12 +000031#include "llvm/MC/MCInstrItineraries.h"
Evan Cheng0e673912010-10-14 01:16:09 +000032#include "llvm/Target/TargetLowering.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Bill Wendlingefe2be72007-12-11 23:27:51 +000034#include "llvm/Target/TargetInstrInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000035#include "llvm/Target/TargetMachine.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
Evan Chengaf6949d2009-02-05 08:45:46 +000037#include "llvm/ADT/DenseMap.h"
Evan Chengd94671a2010-04-07 00:41:17 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattnerac695822008-01-04 06:41:45 +000039#include "llvm/ADT/Statistic.h"
Evan Cheng7007e4c2011-10-12 21:33:49 +000040#include "llvm/Support/CommandLine.h"
Chris Lattnerac695822008-01-04 06:41:45 +000041#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000042#include "llvm/Support/raw_ostream.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000043using namespace llvm;
44
Evan Cheng7007e4c2011-10-12 21:33:49 +000045static cl::opt<bool>
46AvoidSpeculation("avoid-speculation",
47 cl::desc("MachineLICM should avoid speculation"),
Evan Cheng73b5bb32011-10-26 01:26:57 +000048 cl::init(true), cl::Hidden);
Evan Cheng7007e4c2011-10-12 21:33:49 +000049
Evan Cheng03a9fdf2010-10-16 02:20:26 +000050STATISTIC(NumHoisted,
51 "Number of machine instructions hoisted out of loops");
52STATISTIC(NumLowRP,
53 "Number of instructions hoisted in low reg pressure situation");
54STATISTIC(NumHighLatency,
55 "Number of high latency instructions hoisted");
56STATISTIC(NumCSEed,
57 "Number of hoisted machine instructions CSEed");
Evan Chengd94671a2010-04-07 00:41:17 +000058STATISTIC(NumPostRAHoisted,
59 "Number of machine instructions hoisted out of loops post regalloc");
Bill Wendlingb48519c2007-12-08 01:47:01 +000060
Bill Wendling0f940c92007-12-07 21:42:31 +000061namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000062 class MachineLICM : public MachineFunctionPass {
Evan Chengd94671a2010-04-07 00:41:17 +000063 bool PreRegAlloc;
64
Bill Wendling9258cd32008-01-02 19:32:43 +000065 const TargetMachine *TM;
Bill Wendlingefe2be72007-12-11 23:27:51 +000066 const TargetInstrInfo *TII;
Evan Cheng0e673912010-10-14 01:16:09 +000067 const TargetLowering *TLI;
Dan Gohmana8fb3362009-09-25 23:58:45 +000068 const TargetRegisterInfo *TRI;
Evan Chengd94671a2010-04-07 00:41:17 +000069 const MachineFrameInfo *MFI;
Evan Cheng0e673912010-10-14 01:16:09 +000070 MachineRegisterInfo *MRI;
71 const InstrItineraryData *InstrItins;
Bill Wendling12ebf142007-12-11 19:40:06 +000072
Bill Wendling0f940c92007-12-07 21:42:31 +000073 // Various analyses that we use...
Dan Gohmane33f44c2009-10-07 17:38:06 +000074 AliasAnalysis *AA; // Alias analysis info.
Evan Cheng4038f9c2010-04-08 01:03:47 +000075 MachineLoopInfo *MLI; // Current MachineLoopInfo
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000076 MachineDominatorTree *DT; // Machine dominator tree for the cur loop
Bill Wendling0f940c92007-12-07 21:42:31 +000077
Bill Wendling0f940c92007-12-07 21:42:31 +000078 // State that is updated as we process loops
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000079 bool Changed; // True if a loop is changed.
Evan Cheng82e0a1a2010-05-29 00:06:36 +000080 bool FirstInLoop; // True if it's the first LICM in the loop.
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000081 MachineLoop *CurLoop; // The current loop we are working on.
Dan Gohmanc475c362009-01-15 22:01:38 +000082 MachineBasicBlock *CurPreheader; // The preheader for CurLoop.
Evan Chengaf6949d2009-02-05 08:45:46 +000083
Evan Cheng0e673912010-10-14 01:16:09 +000084 // Track 'estimated' register pressure.
Evan Cheng03a9fdf2010-10-16 02:20:26 +000085 SmallSet<unsigned, 32> RegSeen;
Evan Cheng0e673912010-10-14 01:16:09 +000086 SmallVector<unsigned, 8> RegPressure;
Evan Cheng03a9fdf2010-10-16 02:20:26 +000087
88 // Register pressure "limit" per register class. If the pressure
89 // is higher than the limit, then it's considered high.
Evan Cheng0e673912010-10-14 01:16:09 +000090 SmallVector<unsigned, 8> RegLimit;
91
Evan Cheng03a9fdf2010-10-16 02:20:26 +000092 // Register pressure on path leading from loop preheader to current BB.
93 SmallVector<SmallVector<unsigned, 8>, 16> BackTrace;
94
Dale Johannesenc46a5f22010-07-29 17:45:24 +000095 // For each opcode, keep a list of potential CSE instructions.
Evan Cheng777c6b72009-11-03 21:40:02 +000096 DenseMap<unsigned, std::vector<const MachineInstr*> > CSEMap;
Evan Chengd94671a2010-04-07 00:41:17 +000097
Evan Chengfad62872011-10-11 23:48:44 +000098 enum {
99 SpeculateFalse = 0,
100 SpeculateTrue = 1,
101 SpeculateUnknown = 2
102 };
103
Devang Patel2e350472011-10-11 18:09:58 +0000104 // If a MBB does not dominate loop exiting blocks then it may not safe
105 // to hoist loads from this block.
Evan Chengfad62872011-10-11 23:48:44 +0000106 // Tri-state: 0 - false, 1 - true, 2 - unknown
107 unsigned SpeculationState;
Devang Patel2e350472011-10-11 18:09:58 +0000108
Bill Wendling0f940c92007-12-07 21:42:31 +0000109 public:
110 static char ID; // Pass identification, replacement for typeid
Evan Chengd94671a2010-04-07 00:41:17 +0000111 MachineLICM() :
Owen Anderson081c34b2010-10-19 17:21:58 +0000112 MachineFunctionPass(ID), PreRegAlloc(true) {
113 initializeMachineLICMPass(*PassRegistry::getPassRegistry());
114 }
Evan Chengd94671a2010-04-07 00:41:17 +0000115
116 explicit MachineLICM(bool PreRA) :
Owen Anderson081c34b2010-10-19 17:21:58 +0000117 MachineFunctionPass(ID), PreRegAlloc(PreRA) {
118 initializeMachineLICMPass(*PassRegistry::getPassRegistry());
119 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000120
121 virtual bool runOnMachineFunction(MachineFunction &MF);
122
Dan Gohman72241702008-12-18 01:37:56 +0000123 const char *getPassName() const { return "Machine Instruction LICM"; }
124
Bill Wendling0f940c92007-12-07 21:42:31 +0000125 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Bill Wendling0f940c92007-12-07 21:42:31 +0000126 AU.addRequired<MachineLoopInfo>();
127 AU.addRequired<MachineDominatorTree>();
Dan Gohmane33f44c2009-10-07 17:38:06 +0000128 AU.addRequired<AliasAnalysis>();
Bill Wendlingd5da7042008-01-04 08:48:49 +0000129 AU.addPreserved<MachineLoopInfo>();
130 AU.addPreserved<MachineDominatorTree>();
131 MachineFunctionPass::getAnalysisUsage(AU);
Bill Wendling0f940c92007-12-07 21:42:31 +0000132 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000133
134 virtual void releaseMemory() {
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000135 RegSeen.clear();
Evan Cheng0e673912010-10-14 01:16:09 +0000136 RegPressure.clear();
137 RegLimit.clear();
Evan Cheng23128422010-10-19 18:58:51 +0000138 BackTrace.clear();
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000139 for (DenseMap<unsigned,std::vector<const MachineInstr*> >::iterator
140 CI = CSEMap.begin(), CE = CSEMap.end(); CI != CE; ++CI)
141 CI->second.clear();
Evan Chengaf6949d2009-02-05 08:45:46 +0000142 CSEMap.clear();
143 }
144
Bill Wendling0f940c92007-12-07 21:42:31 +0000145 private:
Evan Cheng4038f9c2010-04-08 01:03:47 +0000146 /// CandidateInfo - Keep track of information about hoisting candidates.
147 struct CandidateInfo {
148 MachineInstr *MI;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000149 unsigned Def;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000150 int FI;
151 CandidateInfo(MachineInstr *mi, unsigned def, int fi)
152 : MI(mi), Def(def), FI(fi) {}
Evan Cheng4038f9c2010-04-08 01:03:47 +0000153 };
154
155 /// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
156 /// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000157 void HoistRegionPostRA();
Evan Cheng4038f9c2010-04-08 01:03:47 +0000158
159 /// HoistPostRA - When an instruction is found to only use loop invariant
160 /// operands that is safe to hoist, this instruction is called to do the
161 /// dirty work.
162 void HoistPostRA(MachineInstr *MI, unsigned Def);
163
164 /// ProcessMI - Examine the instruction for potentai LICM candidate. Also
165 /// gather register def and frame object update information.
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000166 void ProcessMI(MachineInstr *MI,
167 BitVector &PhysRegDefs,
168 BitVector &PhysRegClobbers,
Evan Cheng4038f9c2010-04-08 01:03:47 +0000169 SmallSet<int, 32> &StoredFIs,
170 SmallVector<CandidateInfo, 32> &Candidates);
171
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000172 /// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the
173 /// current loop.
174 void AddToLiveIns(unsigned Reg);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000175
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000176 /// IsLICMCandidate - Returns true if the instruction may be a suitable
Chris Lattner77910802010-07-12 00:00:35 +0000177 /// candidate for LICM. e.g. If the instruction is a call, then it's
178 /// obviously not safe to hoist it.
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000179 bool IsLICMCandidate(MachineInstr &I);
180
Bill Wendling041b3f82007-12-08 23:58:46 +0000181 /// IsLoopInvariantInst - Returns true if the instruction is loop
Bill Wendling0f940c92007-12-07 21:42:31 +0000182 /// invariant. I.e., all virtual register operands are defined outside of
183 /// the loop, physical registers aren't accessed (explicitly or implicitly),
184 /// and the instruction is hoistable.
185 ///
Bill Wendling041b3f82007-12-08 23:58:46 +0000186 bool IsLoopInvariantInst(MachineInstr &I);
Bill Wendling0f940c92007-12-07 21:42:31 +0000187
Evan Chengd67705f2011-04-11 21:09:18 +0000188 /// HasAnyPHIUse - Return true if the specified register is used by any
189 /// phi node.
190 bool HasAnyPHIUse(unsigned Reg) const;
191
Evan Cheng23128422010-10-19 18:58:51 +0000192 /// HasHighOperandLatency - Compute operand latency between a def of 'Reg'
193 /// and an use in the current loop, return true if the target considered
194 /// it 'high'.
Evan Chengc8141df2010-10-26 02:08:50 +0000195 bool HasHighOperandLatency(MachineInstr &MI, unsigned DefIdx,
196 unsigned Reg) const;
197
198 bool IsCheapInstruction(MachineInstr &MI) const;
Evan Cheng0e673912010-10-14 01:16:09 +0000199
Evan Cheng134982d2010-10-20 22:03:58 +0000200 /// CanCauseHighRegPressure - Visit BBs from header to current BB,
201 /// check if hoisting an instruction of the given cost matrix can cause high
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000202 /// register pressure.
Evan Cheng134982d2010-10-20 22:03:58 +0000203 bool CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost);
204
205 /// UpdateBackTraceRegPressure - Traverse the back trace from header to
206 /// the current block and update their register pressures to reflect the
207 /// effect of hoisting MI from the current block to the preheader.
208 void UpdateBackTraceRegPressure(const MachineInstr *MI);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000209
Evan Cheng45e94d62009-02-04 09:19:56 +0000210 /// IsProfitableToHoist - Return true if it is potentially profitable to
211 /// hoist the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +0000212 bool IsProfitableToHoist(MachineInstr &MI);
Evan Cheng45e94d62009-02-04 09:19:56 +0000213
Devang Patel2e350472011-10-11 18:09:58 +0000214 /// IsGuaranteedToExecute - Check if this mbb is guaranteed to execute.
215 /// If not then a load from this mbb may not be safe to hoist.
216 bool IsGuaranteedToExecute(MachineBasicBlock *BB);
217
Pete Cooperacde91e2011-12-22 02:05:40 +0000218 void EnterScope(MachineBasicBlock *MBB);
219
220 void ExitScope(MachineBasicBlock *MBB);
221
222 /// ExitScopeIfDone - Destroy scope for the MBB that corresponds to given
223 /// dominator tree node if its a leaf or all of its children are done. Walk
224 /// up the dominator tree to destroy ancestors which are now done.
225 void ExitScopeIfDone(MachineDomTreeNode *Node,
226 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
227 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap);
228
229 /// HoistOutOfLoop - Walk the specified loop in the CFG (defined by all
230 /// blocks dominated by the specified header block, and that are in the
231 /// current loop) in depth first order w.r.t the DominatorTree. This allows
232 /// us to visit definitions before uses, allowing us to hoist a loop body in
233 /// one pass without iteration.
Bill Wendling0f940c92007-12-07 21:42:31 +0000234 ///
Pete Cooperacde91e2011-12-22 02:05:40 +0000235 void HoistOutOfLoop(MachineDomTreeNode *LoopHeaderNode);
236 void HoistRegion(MachineDomTreeNode *N, bool IsHeader);
Bill Wendling0f940c92007-12-07 21:42:31 +0000237
Evan Cheng61560e22011-09-01 01:45:00 +0000238 /// getRegisterClassIDAndCost - For a given MI, register, and the operand
239 /// index, return the ID and cost of its representative register class by
240 /// reference.
241 void getRegisterClassIDAndCost(const MachineInstr *MI,
242 unsigned Reg, unsigned OpIdx,
243 unsigned &RCId, unsigned &RCCost) const;
244
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000245 /// InitRegPressure - Find all virtual register references that are liveout
246 /// of the preheader to initialize the starting "register pressure". Note
247 /// this does not count live through (livein but not used) registers.
Evan Cheng0e673912010-10-14 01:16:09 +0000248 void InitRegPressure(MachineBasicBlock *BB);
249
Evan Cheng134982d2010-10-20 22:03:58 +0000250 /// UpdateRegPressure - Update estimate of register pressure after the
251 /// specified instruction.
252 void UpdateRegPressure(const MachineInstr *MI);
Evan Cheng0e673912010-10-14 01:16:09 +0000253
Dan Gohman5c952302009-10-29 17:47:20 +0000254 /// ExtractHoistableLoad - Unfold a load from the given machineinstr if
255 /// the load itself could be hoisted. Return the unfolded and hoistable
256 /// load, or null if the load couldn't be unfolded or if it wouldn't
257 /// be hoistable.
258 MachineInstr *ExtractHoistableLoad(MachineInstr *MI);
259
Evan Cheng78e5c112009-11-07 03:52:02 +0000260 /// LookForDuplicate - Find an instruction amount PrevMIs that is a
261 /// duplicate of MI. Return this instruction if it's found.
262 const MachineInstr *LookForDuplicate(const MachineInstr *MI,
263 std::vector<const MachineInstr*> &PrevMIs);
264
Evan Cheng9fb744e2009-11-05 00:51:13 +0000265 /// EliminateCSE - Given a LICM'ed instruction, look for an instruction on
266 /// the preheader that compute the same value. If it's found, do a RAU on
267 /// with the definition of the existing instruction rather than hoisting
268 /// the instruction to the preheader.
269 bool EliminateCSE(MachineInstr *MI,
270 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI);
271
Evan Cheng7efba852011-10-12 00:09:14 +0000272 /// MayCSE - Return true if the given instruction will be CSE'd if it's
273 /// hoisted out of the loop.
274 bool MayCSE(MachineInstr *MI);
275
Bill Wendling0f940c92007-12-07 21:42:31 +0000276 /// Hoist - When an instruction is found to only use loop invariant operands
277 /// that is safe to hoist, this instruction is called to do the dirty work.
Evan Cheng134982d2010-10-20 22:03:58 +0000278 /// It returns true if the instruction is hoisted.
279 bool Hoist(MachineInstr *MI, MachineBasicBlock *Preheader);
Evan Cheng777c6b72009-11-03 21:40:02 +0000280
281 /// InitCSEMap - Initialize the CSE map with instructions that are in the
282 /// current loop preheader that may become duplicates of instructions that
283 /// are hoisted out of the loop.
284 void InitCSEMap(MachineBasicBlock *BB);
Dan Gohman853d3fb2010-06-22 17:25:57 +0000285
286 /// getCurPreheader - Get the preheader for the current loop, splitting
287 /// a critical edge if needed.
288 MachineBasicBlock *getCurPreheader();
Bill Wendling0f940c92007-12-07 21:42:31 +0000289 };
Bill Wendling0f940c92007-12-07 21:42:31 +0000290} // end anonymous namespace
291
Dan Gohman844731a2008-05-13 00:00:25 +0000292char MachineLICM::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000293INITIALIZE_PASS_BEGIN(MachineLICM, "machinelicm",
294 "Machine Loop Invariant Code Motion", false, false)
295INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
296INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
297INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
298INITIALIZE_PASS_END(MachineLICM, "machinelicm",
Owen Andersonce665bd2010-10-07 22:25:06 +0000299 "Machine Loop Invariant Code Motion", false, false)
Dan Gohman844731a2008-05-13 00:00:25 +0000300
Evan Chengd94671a2010-04-07 00:41:17 +0000301FunctionPass *llvm::createMachineLICMPass(bool PreRegAlloc) {
302 return new MachineLICM(PreRegAlloc);
303}
Bill Wendling0f940c92007-12-07 21:42:31 +0000304
Dan Gohman853d3fb2010-06-22 17:25:57 +0000305/// LoopIsOuterMostWithPredecessor - Test if the given loop is the outer-most
306/// loop that has a unique predecessor.
307static bool LoopIsOuterMostWithPredecessor(MachineLoop *CurLoop) {
Dan Gohmanaa742602010-07-09 18:49:45 +0000308 // Check whether this loop even has a unique predecessor.
309 if (!CurLoop->getLoopPredecessor())
310 return false;
311 // Ok, now check to see if any of its outer loops do.
Dan Gohmanc475c362009-01-15 22:01:38 +0000312 for (MachineLoop *L = CurLoop->getParentLoop(); L; L = L->getParentLoop())
Dan Gohman853d3fb2010-06-22 17:25:57 +0000313 if (L->getLoopPredecessor())
Dan Gohmanc475c362009-01-15 22:01:38 +0000314 return false;
Dan Gohmanaa742602010-07-09 18:49:45 +0000315 // None of them did, so this is the outermost with a unique predecessor.
Dan Gohmanc475c362009-01-15 22:01:38 +0000316 return true;
317}
318
Bill Wendling0f940c92007-12-07 21:42:31 +0000319bool MachineLICM::runOnMachineFunction(MachineFunction &MF) {
Evan Chengd94671a2010-04-07 00:41:17 +0000320 if (PreRegAlloc)
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000321 DEBUG(dbgs() << "******** Pre-regalloc Machine LICM: ");
Evan Chengd94671a2010-04-07 00:41:17 +0000322 else
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000323 DEBUG(dbgs() << "******** Post-regalloc Machine LICM: ");
324 DEBUG(dbgs() << MF.getFunction()->getName() << " ********\n");
Bill Wendlinga17ad592007-12-11 22:22:22 +0000325
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000326 Changed = FirstInLoop = false;
Bill Wendlingacb04ec2008-08-31 02:30:23 +0000327 TM = &MF.getTarget();
Bill Wendling9258cd32008-01-02 19:32:43 +0000328 TII = TM->getInstrInfo();
Evan Cheng0e673912010-10-14 01:16:09 +0000329 TLI = TM->getTargetLowering();
Dan Gohmana8fb3362009-09-25 23:58:45 +0000330 TRI = TM->getRegisterInfo();
Evan Chengd94671a2010-04-07 00:41:17 +0000331 MFI = MF.getFrameInfo();
Evan Cheng0e673912010-10-14 01:16:09 +0000332 MRI = &MF.getRegInfo();
333 InstrItins = TM->getInstrItineraryData();
Bill Wendling0f940c92007-12-07 21:42:31 +0000334
Evan Cheng0e673912010-10-14 01:16:09 +0000335 if (PreRegAlloc) {
336 // Estimate register pressure during pre-regalloc pass.
337 unsigned NumRC = TRI->getNumRegClasses();
338 RegPressure.resize(NumRC);
Evan Cheng0e673912010-10-14 01:16:09 +0000339 std::fill(RegPressure.begin(), RegPressure.end(), 0);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000340 RegLimit.resize(NumRC);
Evan Cheng0e673912010-10-14 01:16:09 +0000341 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
342 E = TRI->regclass_end(); I != E; ++I)
Cameron Zwarichbe2119e2011-03-07 21:56:36 +0000343 RegLimit[(*I)->getID()] = TRI->getRegPressureLimit(*I, MF);
Evan Cheng0e673912010-10-14 01:16:09 +0000344 }
345
Bill Wendling0f940c92007-12-07 21:42:31 +0000346 // Get our Loop information...
Evan Cheng4038f9c2010-04-08 01:03:47 +0000347 MLI = &getAnalysis<MachineLoopInfo>();
348 DT = &getAnalysis<MachineDominatorTree>();
349 AA = &getAnalysis<AliasAnalysis>();
Bill Wendling0f940c92007-12-07 21:42:31 +0000350
Dan Gohmanaa742602010-07-09 18:49:45 +0000351 SmallVector<MachineLoop *, 8> Worklist(MLI->begin(), MLI->end());
352 while (!Worklist.empty()) {
353 CurLoop = Worklist.pop_back_val();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000354 CurPreheader = 0;
Bill Wendling0f940c92007-12-07 21:42:31 +0000355
Evan Cheng4038f9c2010-04-08 01:03:47 +0000356 // If this is done before regalloc, only visit outer-most preheader-sporting
357 // loops.
Dan Gohmanaa742602010-07-09 18:49:45 +0000358 if (PreRegAlloc && !LoopIsOuterMostWithPredecessor(CurLoop)) {
359 Worklist.append(CurLoop->begin(), CurLoop->end());
Dan Gohmanc475c362009-01-15 22:01:38 +0000360 continue;
Dan Gohmanaa742602010-07-09 18:49:45 +0000361 }
Dan Gohmanc475c362009-01-15 22:01:38 +0000362
Evan Chengd94671a2010-04-07 00:41:17 +0000363 if (!PreRegAlloc)
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000364 HoistRegionPostRA();
Evan Chengd94671a2010-04-07 00:41:17 +0000365 else {
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000366 // CSEMap is initialized for loop header when the first instruction is
367 // being hoisted.
368 MachineDomTreeNode *N = DT->getNode(CurLoop->getHeader());
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000369 FirstInLoop = true;
Pete Cooperacde91e2011-12-22 02:05:40 +0000370 HoistOutOfLoop(N);
Evan Chengd94671a2010-04-07 00:41:17 +0000371 CSEMap.clear();
372 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000373 }
374
375 return Changed;
376}
377
Evan Cheng4038f9c2010-04-08 01:03:47 +0000378/// InstructionStoresToFI - Return true if instruction stores to the
379/// specified frame.
380static bool InstructionStoresToFI(const MachineInstr *MI, int FI) {
381 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
382 oe = MI->memoperands_end(); o != oe; ++o) {
383 if (!(*o)->isStore() || !(*o)->getValue())
384 continue;
385 if (const FixedStackPseudoSourceValue *Value =
386 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
387 if (Value->getFrameIndex() == FI)
388 return true;
389 }
390 }
391 return false;
392}
393
394/// ProcessMI - Examine the instruction for potentai LICM candidate. Also
395/// gather register def and frame object update information.
396void MachineLICM::ProcessMI(MachineInstr *MI,
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000397 BitVector &PhysRegDefs,
398 BitVector &PhysRegClobbers,
Evan Cheng4038f9c2010-04-08 01:03:47 +0000399 SmallSet<int, 32> &StoredFIs,
400 SmallVector<CandidateInfo, 32> &Candidates) {
401 bool RuledOut = false;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000402 bool HasNonInvariantUse = false;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000403 unsigned Def = 0;
404 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
405 const MachineOperand &MO = MI->getOperand(i);
406 if (MO.isFI()) {
407 // Remember if the instruction stores to the frame index.
408 int FI = MO.getIndex();
409 if (!StoredFIs.count(FI) &&
410 MFI->isSpillSlotObjectIndex(FI) &&
411 InstructionStoresToFI(MI, FI))
412 StoredFIs.insert(FI);
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000413 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000414 continue;
415 }
416
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000417 // We can't hoist an instruction defining a physreg that is clobbered in
418 // the loop.
419 if (MO.isRegMask()) {
420 if (const uint32_t *Mask = MO.getRegMask())
421 PhysRegClobbers.setBitsNotInMask(Mask);
422 else
423 PhysRegClobbers.set();
424 continue;
425 }
426
Evan Cheng4038f9c2010-04-08 01:03:47 +0000427 if (!MO.isReg())
428 continue;
429 unsigned Reg = MO.getReg();
430 if (!Reg)
431 continue;
432 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
433 "Not expecting virtual register!");
434
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000435 if (!MO.isDef()) {
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000436 if (Reg && (PhysRegDefs.test(Reg) || PhysRegClobbers.test(Reg)))
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000437 // If it's using a non-loop-invariant register, then it's obviously not
438 // safe to hoist.
439 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000440 continue;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000441 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000442
443 if (MO.isImplicit()) {
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000444 for (const unsigned *AS = TRI->getOverlaps(Reg); *AS; ++AS)
445 PhysRegClobbers.set(*AS);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000446 if (!MO.isDead())
447 // Non-dead implicit def? This cannot be hoisted.
448 RuledOut = true;
449 // No need to check if a dead implicit def is also defined by
450 // another instruction.
451 continue;
452 }
453
454 // FIXME: For now, avoid instructions with multiple defs, unless
455 // it's a dead implicit def.
456 if (Def)
457 RuledOut = true;
458 else
459 Def = Reg;
460
461 // If we have already seen another instruction that defines the same
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000462 // register, then this is not safe. Two defs is indicated by setting a
463 // PhysRegClobbers bit.
464 for (const unsigned *AS = TRI->getOverlaps(Reg); *AS; ++AS) {
465 if (PhysRegDefs.test(Reg))
466 PhysRegClobbers.set(Reg);
467 if (PhysRegClobbers.test(Reg))
468 // MI defined register is seen defined by another instruction in
469 // the loop, it cannot be a LICM candidate.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000470 RuledOut = true;
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000471 PhysRegDefs.set(Reg);
472 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000473 }
474
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000475 // Only consider reloads for now and remats which do not have register
476 // operands. FIXME: Consider unfold load folding instructions.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000477 if (Def && !RuledOut) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000478 int FI = INT_MIN;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000479 if ((!HasNonInvariantUse && IsLICMCandidate(*MI)) ||
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000480 (TII->isLoadFromStackSlot(MI, FI) && MFI->isSpillSlotObjectIndex(FI)))
481 Candidates.push_back(CandidateInfo(MI, Def, FI));
Evan Cheng4038f9c2010-04-08 01:03:47 +0000482 }
483}
484
485/// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
486/// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000487void MachineLICM::HoistRegionPostRA() {
Evan Chengd94671a2010-04-07 00:41:17 +0000488 unsigned NumRegs = TRI->getNumRegs();
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000489 BitVector PhysRegDefs(NumRegs); // Regs defined once in the loop.
490 BitVector PhysRegClobbers(NumRegs); // Regs defined more than once.
Evan Chengd94671a2010-04-07 00:41:17 +0000491
Evan Cheng4038f9c2010-04-08 01:03:47 +0000492 SmallVector<CandidateInfo, 32> Candidates;
Evan Chengd94671a2010-04-07 00:41:17 +0000493 SmallSet<int, 32> StoredFIs;
494
495 // Walk the entire region, count number of defs for each register, and
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000496 // collect potential LICM candidates.
497 const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks();
498 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
499 MachineBasicBlock *BB = Blocks[i];
Bill Wendlinga2e87912011-10-12 02:58:01 +0000500
501 // If the header of the loop containing this basic block is a landing pad,
502 // then don't try to hoist instructions out of this loop.
503 const MachineLoop *ML = MLI->getLoopFor(BB);
504 if (ML && ML->getHeader()->isLandingPad()) continue;
505
Evan Chengd94671a2010-04-07 00:41:17 +0000506 // Conservatively treat live-in's as an external def.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000507 // FIXME: That means a reload that're reused in successor block(s) will not
508 // be LICM'ed.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000509 for (MachineBasicBlock::livein_iterator I = BB->livein_begin(),
Evan Chengd94671a2010-04-07 00:41:17 +0000510 E = BB->livein_end(); I != E; ++I) {
511 unsigned Reg = *I;
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000512 for (const unsigned *AS = TRI->getOverlaps(Reg); *AS; ++AS)
513 PhysRegDefs.set(*AS);
Evan Chengd94671a2010-04-07 00:41:17 +0000514 }
515
Evan Chengfad62872011-10-11 23:48:44 +0000516 SpeculationState = SpeculateUnknown;
Evan Chengd94671a2010-04-07 00:41:17 +0000517 for (MachineBasicBlock::iterator
518 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
Evan Chengd94671a2010-04-07 00:41:17 +0000519 MachineInstr *MI = &*MII;
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000520 ProcessMI(MI, PhysRegDefs, PhysRegClobbers, StoredFIs, Candidates);
Evan Chengd94671a2010-04-07 00:41:17 +0000521 }
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000522 }
Evan Chengd94671a2010-04-07 00:41:17 +0000523
524 // Now evaluate whether the potential candidates qualify.
525 // 1. Check if the candidate defined register is defined by another
526 // instruction in the loop.
527 // 2. If the candidate is a load from stack slot (always true for now),
528 // check if the slot is stored anywhere in the loop.
529 for (unsigned i = 0, e = Candidates.size(); i != e; ++i) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000530 if (Candidates[i].FI != INT_MIN &&
531 StoredFIs.count(Candidates[i].FI))
Evan Chengd94671a2010-04-07 00:41:17 +0000532 continue;
533
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000534 if (!PhysRegClobbers.test(Candidates[i].Def)) {
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000535 bool Safe = true;
536 MachineInstr *MI = Candidates[i].MI;
Evan Chengc15d9132010-04-13 20:25:29 +0000537 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
538 const MachineOperand &MO = MI->getOperand(j);
Evan Cheng63275372010-04-13 22:13:34 +0000539 if (!MO.isReg() || MO.isDef() || !MO.getReg())
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000540 continue;
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000541 if (PhysRegDefs.test(MO.getReg()) ||
542 PhysRegClobbers.test(MO.getReg())) {
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000543 // If it's using a non-loop-invariant register, then it's obviously
544 // not safe to hoist.
545 Safe = false;
546 break;
547 }
548 }
549 if (Safe)
550 HoistPostRA(MI, Candidates[i].Def);
551 }
Evan Chengd94671a2010-04-07 00:41:17 +0000552 }
553}
554
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000555/// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the current
556/// loop, and make sure it is not killed by any instructions in the loop.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000557void MachineLICM::AddToLiveIns(unsigned Reg) {
558 const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks();
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000559 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
560 MachineBasicBlock *BB = Blocks[i];
561 if (!BB->isLiveIn(Reg))
562 BB->addLiveIn(Reg);
563 for (MachineBasicBlock::iterator
564 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
565 MachineInstr *MI = &*MII;
566 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
567 MachineOperand &MO = MI->getOperand(i);
568 if (!MO.isReg() || !MO.getReg() || MO.isDef()) continue;
569 if (MO.getReg() == Reg || TRI->isSuperRegister(Reg, MO.getReg()))
570 MO.setIsKill(false);
571 }
572 }
573 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000574}
575
576/// HoistPostRA - When an instruction is found to only use loop invariant
577/// operands that is safe to hoist, this instruction is called to do the
578/// dirty work.
579void MachineLICM::HoistPostRA(MachineInstr *MI, unsigned Def) {
Dan Gohman853d3fb2010-06-22 17:25:57 +0000580 MachineBasicBlock *Preheader = getCurPreheader();
581 if (!Preheader) return;
582
Evan Chengd94671a2010-04-07 00:41:17 +0000583 // Now move the instructions to the predecessor, inserting it before any
584 // terminator instructions.
Jakob Stoklund Olesen39f66602012-01-23 21:01:11 +0000585 DEBUG(dbgs() << "Hoisting to BB#" << Preheader->getNumber() << " from BB#"
586 << MI->getParent()->getNumber() << ": " << *MI);
Evan Chengd94671a2010-04-07 00:41:17 +0000587
588 // Splice the instruction to the preheader.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000589 MachineBasicBlock *MBB = MI->getParent();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000590 Preheader->splice(Preheader->getFirstTerminator(), MBB, MI);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000591
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000592 // Add register to livein list to all the BBs in the current loop since a
593 // loop invariant must be kept live throughout the whole loop. This is
594 // important to ensure later passes do not scavenge the def register.
595 AddToLiveIns(Def);
Evan Chengd94671a2010-04-07 00:41:17 +0000596
597 ++NumPostRAHoisted;
598 Changed = true;
599}
600
Devang Patel2e350472011-10-11 18:09:58 +0000601// IsGuaranteedToExecute - Check if this mbb is guaranteed to execute.
602// If not then a load from this mbb may not be safe to hoist.
603bool MachineLICM::IsGuaranteedToExecute(MachineBasicBlock *BB) {
Evan Chengfad62872011-10-11 23:48:44 +0000604 if (SpeculationState != SpeculateUnknown)
605 return SpeculationState == SpeculateFalse;
606
Devang Patel2e350472011-10-11 18:09:58 +0000607 if (BB != CurLoop->getHeader()) {
608 // Check loop exiting blocks.
609 SmallVector<MachineBasicBlock*, 8> CurrentLoopExitingBlocks;
610 CurLoop->getExitingBlocks(CurrentLoopExitingBlocks);
611 for (unsigned i = 0, e = CurrentLoopExitingBlocks.size(); i != e; ++i)
612 if (!DT->dominates(BB, CurrentLoopExitingBlocks[i])) {
Nick Lewyckyea3abd52011-10-13 01:09:50 +0000613 SpeculationState = SpeculateTrue;
614 return false;
Devang Patel2e350472011-10-11 18:09:58 +0000615 }
616 }
617
Evan Chengfad62872011-10-11 23:48:44 +0000618 SpeculationState = SpeculateFalse;
619 return true;
Devang Patel2e350472011-10-11 18:09:58 +0000620}
621
Pete Cooperacde91e2011-12-22 02:05:40 +0000622void MachineLICM::EnterScope(MachineBasicBlock *MBB) {
623 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
Bill Wendling0f940c92007-12-07 21:42:31 +0000624
Pete Cooperacde91e2011-12-22 02:05:40 +0000625 // Remember livein register pressure.
626 BackTrace.push_back(RegPressure);
627}
Bill Wendlinga2e87912011-10-12 02:58:01 +0000628
Pete Cooperacde91e2011-12-22 02:05:40 +0000629void MachineLICM::ExitScope(MachineBasicBlock *MBB) {
630 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
631 BackTrace.pop_back();
632}
Bill Wendling0f940c92007-12-07 21:42:31 +0000633
Pete Cooperacde91e2011-12-22 02:05:40 +0000634/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
635/// dominator tree node if its a leaf or all of its children are done. Walk
636/// up the dominator tree to destroy ancestors which are now done.
637void MachineLICM::ExitScopeIfDone(MachineDomTreeNode *Node,
Evan Cheng75fda5d2012-01-10 22:27:32 +0000638 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
639 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) {
Pete Cooperacde91e2011-12-22 02:05:40 +0000640 if (OpenChildren[Node])
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000641 return;
Evan Cheng0e673912010-10-14 01:16:09 +0000642
Pete Cooperacde91e2011-12-22 02:05:40 +0000643 // Pop scope.
644 ExitScope(Node->getBlock());
645
646 // Now traverse upwards to pop ancestors whose offsprings are all done.
647 while (MachineDomTreeNode *Parent = ParentMap[Node]) {
648 unsigned Left = --OpenChildren[Parent];
649 if (Left != 0)
650 break;
651 ExitScope(Parent->getBlock());
652 Node = Parent;
653 }
654}
655
656/// HoistOutOfLoop - Walk the specified loop in the CFG (defined by all
657/// blocks dominated by the specified header block, and that are in the
658/// current loop) in depth first order w.r.t the DominatorTree. This allows
659/// us to visit definitions before uses, allowing us to hoist a loop body in
660/// one pass without iteration.
661///
662void MachineLICM::HoistOutOfLoop(MachineDomTreeNode *HeaderN) {
663 SmallVector<MachineDomTreeNode*, 32> Scopes;
664 SmallVector<MachineDomTreeNode*, 8> WorkList;
665 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap;
666 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
667
668 // Perform a DFS walk to determine the order of visit.
669 WorkList.push_back(HeaderN);
670 do {
671 MachineDomTreeNode *Node = WorkList.pop_back_val();
672 assert(Node != 0 && "Null dominator tree node?");
673 MachineBasicBlock *BB = Node->getBlock();
674
675 // If the header of the loop containing this basic block is a landing pad,
676 // then don't try to hoist instructions out of this loop.
677 const MachineLoop *ML = MLI->getLoopFor(BB);
678 if (ML && ML->getHeader()->isLandingPad())
679 continue;
680
681 // If this subregion is not in the top level loop at all, exit.
682 if (!CurLoop->contains(BB))
683 continue;
684
685 Scopes.push_back(Node);
686 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
687 unsigned NumChildren = Children.size();
688
689 // Don't hoist things out of a large switch statement. This often causes
690 // code to be hoisted that wasn't going to be executed, and increases
691 // register pressure in a situation where it's likely to matter.
692 if (BB->succ_size() >= 25)
693 NumChildren = 0;
694
695 OpenChildren[Node] = NumChildren;
696 // Add children in reverse order as then the next popped worklist node is
697 // the first child of this node. This means we ultimately traverse the
698 // DOM tree in exactly the same order as if we'd recursed.
699 for (int i = (int)NumChildren-1; i >= 0; --i) {
700 MachineDomTreeNode *Child = Children[i];
701 ParentMap[Child] = Node;
702 WorkList.push_back(Child);
703 }
704 } while (!WorkList.empty());
705
706 if (Scopes.size() != 0) {
707 MachineBasicBlock *Preheader = getCurPreheader();
708 if (!Preheader)
709 return;
710
Evan Cheng134982d2010-10-20 22:03:58 +0000711 // Compute registers which are livein into the loop headers.
Evan Cheng23128422010-10-19 18:58:51 +0000712 RegSeen.clear();
713 BackTrace.clear();
714 InitRegPressure(Preheader);
Daniel Dunbar98694132010-10-19 17:14:24 +0000715 }
Evan Cheng11e8b742010-10-19 00:55:07 +0000716
Pete Cooperacde91e2011-12-22 02:05:40 +0000717 // Now perform LICM.
718 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
719 MachineDomTreeNode *Node = Scopes[i];
720 MachineBasicBlock *MBB = Node->getBlock();
Evan Cheng23128422010-10-19 18:58:51 +0000721
Pete Cooperacde91e2011-12-22 02:05:40 +0000722 MachineBasicBlock *Preheader = getCurPreheader();
723 if (!Preheader)
724 continue;
725
726 EnterScope(MBB);
727
728 // Process the block
729 SpeculationState = SpeculateUnknown;
730 for (MachineBasicBlock::iterator
731 MII = MBB->begin(), E = MBB->end(); MII != E; ) {
732 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
733 MachineInstr *MI = &*MII;
734 if (!Hoist(MI, Preheader))
735 UpdateRegPressure(MI);
736 MII = NextMII;
737 }
738
739 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
740 ExitScopeIfDone(Node, OpenChildren, ParentMap);
Dan Gohmanc475c362009-01-15 22:01:38 +0000741 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000742}
743
Evan Cheng134982d2010-10-20 22:03:58 +0000744static bool isOperandKill(const MachineOperand &MO, MachineRegisterInfo *MRI) {
745 return MO.isKill() || MRI->hasOneNonDBGUse(MO.getReg());
746}
747
Evan Cheng61560e22011-09-01 01:45:00 +0000748/// getRegisterClassIDAndCost - For a given MI, register, and the operand
749/// index, return the ID and cost of its representative register class.
750void
751MachineLICM::getRegisterClassIDAndCost(const MachineInstr *MI,
752 unsigned Reg, unsigned OpIdx,
753 unsigned &RCId, unsigned &RCCost) const {
754 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
755 EVT VT = *RC->vt_begin();
Owen Anderson99aa14f2011-11-16 01:02:57 +0000756 if (VT == MVT::Untyped) {
Evan Cheng61560e22011-09-01 01:45:00 +0000757 RCId = RC->getID();
758 RCCost = 1;
759 } else {
760 RCId = TLI->getRepRegClassFor(VT)->getID();
761 RCCost = TLI->getRepRegClassCostFor(VT);
762 }
763}
764
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000765/// InitRegPressure - Find all virtual register references that are liveout of
766/// the preheader to initialize the starting "register pressure". Note this
767/// does not count live through (livein but not used) registers.
Evan Cheng0e673912010-10-14 01:16:09 +0000768void MachineLICM::InitRegPressure(MachineBasicBlock *BB) {
Evan Cheng0e673912010-10-14 01:16:09 +0000769 std::fill(RegPressure.begin(), RegPressure.end(), 0);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000770
Evan Cheng134982d2010-10-20 22:03:58 +0000771 // If the preheader has only a single predecessor and it ends with a
772 // fallthrough or an unconditional branch, then scan its predecessor for live
773 // defs as well. This happens whenever the preheader is created by splitting
774 // the critical edge from the loop predecessor to the loop header.
775 if (BB->pred_size() == 1) {
776 MachineBasicBlock *TBB = 0, *FBB = 0;
777 SmallVector<MachineOperand, 4> Cond;
778 if (!TII->AnalyzeBranch(*BB, TBB, FBB, Cond, false) && Cond.empty())
779 InitRegPressure(*BB->pred_begin());
780 }
781
Evan Cheng0e673912010-10-14 01:16:09 +0000782 for (MachineBasicBlock::iterator MII = BB->begin(), E = BB->end();
783 MII != E; ++MII) {
784 MachineInstr *MI = &*MII;
785 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
786 const MachineOperand &MO = MI->getOperand(i);
787 if (!MO.isReg() || MO.isImplicit())
788 continue;
789 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000790 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +0000791 continue;
Evan Cheng0e673912010-10-14 01:16:09 +0000792
Andrew Trickdc986d22010-10-19 02:50:50 +0000793 bool isNew = RegSeen.insert(Reg);
Evan Cheng61560e22011-09-01 01:45:00 +0000794 unsigned RCId, RCCost;
795 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000796 if (MO.isDef())
Evan Cheng61560e22011-09-01 01:45:00 +0000797 RegPressure[RCId] += RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000798 else {
Evan Cheng134982d2010-10-20 22:03:58 +0000799 bool isKill = isOperandKill(MO, MRI);
800 if (isNew && !isKill)
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000801 // Haven't seen this, it must be a livein.
Evan Cheng61560e22011-09-01 01:45:00 +0000802 RegPressure[RCId] += RCCost;
Evan Cheng134982d2010-10-20 22:03:58 +0000803 else if (!isNew && isKill)
Evan Cheng61560e22011-09-01 01:45:00 +0000804 RegPressure[RCId] -= RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000805 }
Evan Cheng0e673912010-10-14 01:16:09 +0000806 }
807 }
808}
809
Evan Cheng134982d2010-10-20 22:03:58 +0000810/// UpdateRegPressure - Update estimate of register pressure after the
811/// specified instruction.
812void MachineLICM::UpdateRegPressure(const MachineInstr *MI) {
813 if (MI->isImplicitDef())
814 return;
Evan Cheng0e673912010-10-14 01:16:09 +0000815
Evan Cheng134982d2010-10-20 22:03:58 +0000816 SmallVector<unsigned, 4> Defs;
Evan Cheng0e673912010-10-14 01:16:09 +0000817 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
818 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng23128422010-10-19 18:58:51 +0000819 if (!MO.isReg() || MO.isImplicit())
Evan Cheng0e673912010-10-14 01:16:09 +0000820 continue;
821 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000822 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +0000823 continue;
824
Andrew Trickdc986d22010-10-19 02:50:50 +0000825 bool isNew = RegSeen.insert(Reg);
Evan Cheng23128422010-10-19 18:58:51 +0000826 if (MO.isDef())
827 Defs.push_back(Reg);
Evan Cheng134982d2010-10-20 22:03:58 +0000828 else if (!isNew && isOperandKill(MO, MRI)) {
Evan Cheng61560e22011-09-01 01:45:00 +0000829 unsigned RCId, RCCost;
830 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng134982d2010-10-20 22:03:58 +0000831 if (RCCost > RegPressure[RCId])
832 RegPressure[RCId] = 0;
833 else
Evan Cheng23128422010-10-19 18:58:51 +0000834 RegPressure[RCId] -= RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000835 }
Evan Cheng0e673912010-10-14 01:16:09 +0000836 }
Evan Cheng0e673912010-10-14 01:16:09 +0000837
Evan Cheng61560e22011-09-01 01:45:00 +0000838 unsigned Idx = 0;
Evan Cheng23128422010-10-19 18:58:51 +0000839 while (!Defs.empty()) {
840 unsigned Reg = Defs.pop_back_val();
Evan Cheng61560e22011-09-01 01:45:00 +0000841 unsigned RCId, RCCost;
842 getRegisterClassIDAndCost(MI, Reg, Idx, RCId, RCCost);
Evan Cheng0e673912010-10-14 01:16:09 +0000843 RegPressure[RCId] += RCCost;
Evan Cheng61560e22011-09-01 01:45:00 +0000844 ++Idx;
Evan Cheng0e673912010-10-14 01:16:09 +0000845 }
846}
847
Devang Patel06e16bb2011-10-20 17:42:23 +0000848/// isLoadFromGOTOrConstantPool - Return true if this machine instruction
849/// loads from global offset table or constant pool.
850static bool isLoadFromGOTOrConstantPool(MachineInstr &MI) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000851 assert (MI.mayLoad() && "Expected MI that loads!");
Devang Patel6c15fec2011-10-17 17:35:01 +0000852 for (MachineInstr::mmo_iterator I = MI.memoperands_begin(),
853 E = MI.memoperands_end(); I != E; ++I) {
854 if (const Value *V = (*I)->getValue()) {
855 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
Devang Patel06e16bb2011-10-20 17:42:23 +0000856 if (PSV == PSV->getGOT() || PSV == PSV->getConstantPool())
Devang Patel6c15fec2011-10-17 17:35:01 +0000857 return true;
858 }
859 }
860 return false;
861}
862
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000863/// IsLICMCandidate - Returns true if the instruction may be a suitable
864/// candidate for LICM. e.g. If the instruction is a call, then it's obviously
865/// not safe to hoist it.
866bool MachineLICM::IsLICMCandidate(MachineInstr &I) {
Chris Lattner77910802010-07-12 00:00:35 +0000867 // Check if it's safe to move the instruction.
868 bool DontMoveAcrossStore = true;
869 if (!I.isSafeToMove(TII, AA, DontMoveAcrossStore))
Chris Lattnera22edc82008-01-10 23:08:24 +0000870 return false;
Devang Patel2e350472011-10-11 18:09:58 +0000871
872 // If it is load then check if it is guaranteed to execute by making sure that
873 // it dominates all exiting blocks. If it doesn't, then there is a path out of
Devang Patele6de9f32011-10-20 17:31:18 +0000874 // the loop which does not execute this load, so we can't hoist it. Loads
875 // from constant memory are not safe to speculate all the time, for example
876 // indexed load from a jump table.
Devang Patel2e350472011-10-11 18:09:58 +0000877 // Stores and side effects are already checked by isSafeToMove.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000878 if (I.mayLoad() && !isLoadFromGOTOrConstantPool(I) &&
Devang Patel6c15fec2011-10-17 17:35:01 +0000879 !IsGuaranteedToExecute(I.getParent()))
Devang Patel2e350472011-10-11 18:09:58 +0000880 return false;
881
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000882 return true;
883}
884
885/// IsLoopInvariantInst - Returns true if the instruction is loop
886/// invariant. I.e., all virtual register operands are defined outside of the
887/// loop, physical registers aren't accessed explicitly, and there are no side
888/// effects that aren't captured by the operands or other flags.
889///
890bool MachineLICM::IsLoopInvariantInst(MachineInstr &I) {
891 if (!IsLICMCandidate(I))
892 return false;
Bill Wendling074223a2008-03-10 08:13:01 +0000893
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000894 // The instruction is loop invariant if all of its operands are.
Bill Wendling0f940c92007-12-07 21:42:31 +0000895 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
896 const MachineOperand &MO = I.getOperand(i);
897
Dan Gohmand735b802008-10-03 15:45:36 +0000898 if (!MO.isReg())
Bill Wendlingfb018d02008-08-20 20:32:05 +0000899 continue;
900
Dan Gohmanc475c362009-01-15 22:01:38 +0000901 unsigned Reg = MO.getReg();
902 if (Reg == 0) continue;
903
904 // Don't hoist an instruction that uses or defines a physical register.
Dan Gohmana8fb3362009-09-25 23:58:45 +0000905 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohmana8fb3362009-09-25 23:58:45 +0000906 if (MO.isUse()) {
907 // If the physreg has no defs anywhere, it's just an ambient register
Dan Gohman45094e32009-09-26 02:34:00 +0000908 // and we can freely move its uses. Alternatively, if it's allocatable,
909 // it could get allocated to something with a def during allocation.
Jakob Stoklund Olesenc035c942012-01-16 22:34:08 +0000910 if (!MRI->isConstantPhysReg(Reg, *I.getParent()->getParent()))
Dan Gohmana8fb3362009-09-25 23:58:45 +0000911 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000912 // Otherwise it's safe to move.
913 continue;
914 } else if (!MO.isDead()) {
915 // A def that isn't dead. We can't move it.
916 return false;
Dan Gohmana363a9b2010-02-28 00:08:44 +0000917 } else if (CurLoop->getHeader()->isLiveIn(Reg)) {
918 // If the reg is live into the loop, we can't hoist an instruction
919 // which would clobber it.
920 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000921 }
922 }
Bill Wendlingfb018d02008-08-20 20:32:05 +0000923
924 if (!MO.isUse())
Bill Wendling0f940c92007-12-07 21:42:31 +0000925 continue;
926
Evan Cheng0e673912010-10-14 01:16:09 +0000927 assert(MRI->getVRegDef(Reg) &&
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000928 "Machine instr not mapped for this vreg?!");
Bill Wendling0f940c92007-12-07 21:42:31 +0000929
930 // If the loop contains the definition of an operand, then the instruction
931 // isn't loop invariant.
Evan Cheng0e673912010-10-14 01:16:09 +0000932 if (CurLoop->contains(MRI->getVRegDef(Reg)))
Bill Wendling0f940c92007-12-07 21:42:31 +0000933 return false;
934 }
935
936 // If we got this far, the instruction is loop invariant!
937 return true;
938}
939
Evan Chengaf6949d2009-02-05 08:45:46 +0000940
Evan Chengd67705f2011-04-11 21:09:18 +0000941/// HasAnyPHIUse - Return true if the specified register is used by any
942/// phi node.
943bool MachineLICM::HasAnyPHIUse(unsigned Reg) const {
Evan Cheng0e673912010-10-14 01:16:09 +0000944 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
945 UE = MRI->use_end(); UI != UE; ++UI) {
Evan Cheng45e94d62009-02-04 09:19:56 +0000946 MachineInstr *UseMI = &*UI;
Chris Lattner518bb532010-02-09 19:54:29 +0000947 if (UseMI->isPHI())
Evan Chengaf6949d2009-02-05 08:45:46 +0000948 return true;
Evan Chengd67705f2011-04-11 21:09:18 +0000949 // Look pass copies as well.
950 if (UseMI->isCopy()) {
951 unsigned Def = UseMI->getOperand(0).getReg();
952 if (TargetRegisterInfo::isVirtualRegister(Def) &&
953 HasAnyPHIUse(Def))
954 return true;
955 }
Evan Cheng45e94d62009-02-04 09:19:56 +0000956 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000957 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +0000958}
959
Evan Cheng23128422010-10-19 18:58:51 +0000960/// HasHighOperandLatency - Compute operand latency between a def of 'Reg'
961/// and an use in the current loop, return true if the target considered
962/// it 'high'.
963bool MachineLICM::HasHighOperandLatency(MachineInstr &MI,
Evan Chengc8141df2010-10-26 02:08:50 +0000964 unsigned DefIdx, unsigned Reg) const {
965 if (!InstrItins || InstrItins->isEmpty() || MRI->use_nodbg_empty(Reg))
Evan Cheng23128422010-10-19 18:58:51 +0000966 return false;
Evan Cheng0e673912010-10-14 01:16:09 +0000967
Evan Cheng0e673912010-10-14 01:16:09 +0000968 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
969 E = MRI->use_nodbg_end(); I != E; ++I) {
970 MachineInstr *UseMI = &*I;
Evan Chengc8141df2010-10-26 02:08:50 +0000971 if (UseMI->isCopyLike())
972 continue;
Evan Cheng0e673912010-10-14 01:16:09 +0000973 if (!CurLoop->contains(UseMI->getParent()))
974 continue;
975 for (unsigned i = 0, e = UseMI->getNumOperands(); i != e; ++i) {
976 const MachineOperand &MO = UseMI->getOperand(i);
977 if (!MO.isReg() || !MO.isUse())
978 continue;
979 unsigned MOReg = MO.getReg();
980 if (MOReg != Reg)
981 continue;
982
Evan Cheng23128422010-10-19 18:58:51 +0000983 if (TII->hasHighOperandLatency(InstrItins, MRI, &MI, DefIdx, UseMI, i))
984 return true;
Evan Cheng0e673912010-10-14 01:16:09 +0000985 }
986
Evan Cheng23128422010-10-19 18:58:51 +0000987 // Only look at the first in loop use.
988 break;
Evan Cheng0e673912010-10-14 01:16:09 +0000989 }
990
Evan Cheng23128422010-10-19 18:58:51 +0000991 return false;
Evan Cheng0e673912010-10-14 01:16:09 +0000992}
993
Evan Chengc8141df2010-10-26 02:08:50 +0000994/// IsCheapInstruction - Return true if the instruction is marked "cheap" or
995/// the operand latency between its def and a use is one or less.
996bool MachineLICM::IsCheapInstruction(MachineInstr &MI) const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000997 if (MI.isAsCheapAsAMove() || MI.isCopyLike())
Evan Chengc8141df2010-10-26 02:08:50 +0000998 return true;
999 if (!InstrItins || InstrItins->isEmpty())
1000 return false;
1001
1002 bool isCheap = false;
1003 unsigned NumDefs = MI.getDesc().getNumDefs();
1004 for (unsigned i = 0, e = MI.getNumOperands(); NumDefs && i != e; ++i) {
1005 MachineOperand &DefMO = MI.getOperand(i);
1006 if (!DefMO.isReg() || !DefMO.isDef())
1007 continue;
1008 --NumDefs;
1009 unsigned Reg = DefMO.getReg();
1010 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1011 continue;
1012
1013 if (!TII->hasLowDefLatency(InstrItins, &MI, i))
1014 return false;
1015 isCheap = true;
1016 }
1017
1018 return isCheap;
1019}
1020
Evan Cheng134982d2010-10-20 22:03:58 +00001021/// CanCauseHighRegPressure - Visit BBs from header to current BB, check
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001022/// if hoisting an instruction of the given cost matrix can cause high
1023/// register pressure.
Evan Cheng134982d2010-10-20 22:03:58 +00001024bool MachineLICM::CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost) {
1025 for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end();
1026 CI != CE; ++CI) {
1027 if (CI->second <= 0)
1028 continue;
1029
1030 unsigned RCId = CI->first;
Pete Cooper3cfecf52011-12-22 02:13:25 +00001031 unsigned Limit = RegLimit[RCId];
1032 int Cost = CI->second;
Evan Cheng134982d2010-10-20 22:03:58 +00001033 for (unsigned i = BackTrace.size(); i != 0; --i) {
1034 SmallVector<unsigned, 8> &RP = BackTrace[i-1];
Pete Cooper3cfecf52011-12-22 02:13:25 +00001035 if (RP[RCId] + Cost >= Limit)
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001036 return true;
1037 }
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001038 }
1039
1040 return false;
1041}
1042
Evan Cheng134982d2010-10-20 22:03:58 +00001043/// UpdateBackTraceRegPressure - Traverse the back trace from header to the
1044/// current block and update their register pressures to reflect the effect
1045/// of hoisting MI from the current block to the preheader.
1046void MachineLICM::UpdateBackTraceRegPressure(const MachineInstr *MI) {
1047 if (MI->isImplicitDef())
1048 return;
1049
1050 // First compute the 'cost' of the instruction, i.e. its contribution
1051 // to register pressure.
1052 DenseMap<unsigned, int> Cost;
1053 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
1054 const MachineOperand &MO = MI->getOperand(i);
1055 if (!MO.isReg() || MO.isImplicit())
1056 continue;
1057 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001058 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng134982d2010-10-20 22:03:58 +00001059 continue;
1060
Evan Cheng61560e22011-09-01 01:45:00 +00001061 unsigned RCId, RCCost;
1062 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng134982d2010-10-20 22:03:58 +00001063 if (MO.isDef()) {
1064 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
1065 if (CI != Cost.end())
1066 CI->second += RCCost;
1067 else
1068 Cost.insert(std::make_pair(RCId, RCCost));
1069 } else if (isOperandKill(MO, MRI)) {
1070 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
1071 if (CI != Cost.end())
1072 CI->second -= RCCost;
1073 else
1074 Cost.insert(std::make_pair(RCId, -RCCost));
1075 }
1076 }
1077
1078 // Update register pressure of blocks from loop header to current block.
1079 for (unsigned i = 0, e = BackTrace.size(); i != e; ++i) {
1080 SmallVector<unsigned, 8> &RP = BackTrace[i];
1081 for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end();
1082 CI != CE; ++CI) {
1083 unsigned RCId = CI->first;
1084 RP[RCId] += CI->second;
1085 }
1086 }
1087}
1088
Evan Cheng45e94d62009-02-04 09:19:56 +00001089/// IsProfitableToHoist - Return true if it is potentially profitable to hoist
1090/// the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +00001091bool MachineLICM::IsProfitableToHoist(MachineInstr &MI) {
Evan Cheng0e673912010-10-14 01:16:09 +00001092 if (MI.isImplicitDef())
1093 return true;
1094
Evan Cheng23128422010-10-19 18:58:51 +00001095 // If the instruction is cheap, only hoist if it is re-materilizable. LICM
1096 // will increase register pressure. It's probably not worth it if the
1097 // instruction is cheap.
Evan Cheng87b75ba2009-11-20 19:55:37 +00001098 // Also hoist loads from constant memory, e.g. load from stubs, GOT. Hoisting
1099 // these tend to help performance in low register pressure situation. The
1100 // trade off is it may cause spill in high pressure situation. It will end up
1101 // adding a store in the loop preheader. But the reload is no more expensive.
1102 // The side benefit is these loads are frequently CSE'ed.
Evan Chengc8141df2010-10-26 02:08:50 +00001103 if (IsCheapInstruction(MI)) {
Evan Cheng23128422010-10-19 18:58:51 +00001104 if (!TII->isTriviallyReMaterializable(&MI, AA))
Evan Cheng0e673912010-10-14 01:16:09 +00001105 return false;
1106 } else {
Evan Cheng23128422010-10-19 18:58:51 +00001107 // Estimate register pressure to determine whether to LICM the instruction.
Evan Cheng0e673912010-10-14 01:16:09 +00001108 // In low register pressure situation, we can be more aggressive about
1109 // hoisting. Also, favors hoisting long latency instructions even in
1110 // moderately high pressure situation.
Dan Gohmanfca0b102010-11-11 18:08:43 +00001111 // FIXME: If there are long latency loop-invariant instructions inside the
1112 // loop at this point, why didn't the optimizer's LICM hoist them?
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001113 DenseMap<unsigned, int> Cost;
Evan Cheng0e673912010-10-14 01:16:09 +00001114 for (unsigned i = 0, e = MI.getDesc().getNumOperands(); i != e; ++i) {
1115 const MachineOperand &MO = MI.getOperand(i);
1116 if (!MO.isReg() || MO.isImplicit())
1117 continue;
1118 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001119 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +00001120 continue;
Evan Cheng61560e22011-09-01 01:45:00 +00001121
1122 unsigned RCId, RCCost;
1123 getRegisterClassIDAndCost(&MI, Reg, i, RCId, RCCost);
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001124 if (MO.isDef()) {
Evan Cheng23128422010-10-19 18:58:51 +00001125 if (HasHighOperandLatency(MI, i, Reg)) {
1126 ++NumHighLatency;
1127 return true;
Evan Cheng0e673912010-10-14 01:16:09 +00001128 }
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001129
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001130 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001131 if (CI != Cost.end())
1132 CI->second += RCCost;
1133 else
1134 Cost.insert(std::make_pair(RCId, RCCost));
Evan Cheng134982d2010-10-20 22:03:58 +00001135 } else if (isOperandKill(MO, MRI)) {
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001136 // Is a virtual register use is a kill, hoisting it out of the loop
1137 // may actually reduce register pressure or be register pressure
Evan Cheng134982d2010-10-20 22:03:58 +00001138 // neutral.
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001139 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
1140 if (CI != Cost.end())
1141 CI->second -= RCCost;
1142 else
1143 Cost.insert(std::make_pair(RCId, -RCCost));
Evan Cheng0e673912010-10-14 01:16:09 +00001144 }
1145 }
1146
Evan Cheng134982d2010-10-20 22:03:58 +00001147 // Visit BBs from header to current BB, if hoisting this doesn't cause
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001148 // high register pressure, then it's safe to proceed.
Evan Cheng134982d2010-10-20 22:03:58 +00001149 if (!CanCauseHighRegPressure(Cost)) {
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001150 ++NumLowRP;
Evan Cheng0e673912010-10-14 01:16:09 +00001151 return true;
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001152 }
Evan Cheng0e673912010-10-14 01:16:09 +00001153
Evan Cheng7007e4c2011-10-12 21:33:49 +00001154 // Do not "speculate" in high register pressure situation. If an
Evan Chengfad62872011-10-11 23:48:44 +00001155 // instruction is not guaranteed to be executed in the loop, it's best to be
1156 // conservative.
Evan Cheng7007e4c2011-10-12 21:33:49 +00001157 if (AvoidSpeculation &&
1158 (!IsGuaranteedToExecute(MI.getParent()) && !MayCSE(&MI)))
1159 return false;
1160
1161 // High register pressure situation, only hoist if the instruction is going to
1162 // be remat'ed.
1163 if (!TII->isTriviallyReMaterializable(&MI, AA) &&
1164 !MI.isInvariantLoad(AA))
Evan Cheng87b75ba2009-11-20 19:55:37 +00001165 return false;
Evan Cheng87b75ba2009-11-20 19:55:37 +00001166 }
Evan Cheng45e94d62009-02-04 09:19:56 +00001167
Evan Chengd67705f2011-04-11 21:09:18 +00001168 // If result(s) of this instruction is used by PHIs outside of the loop, then
1169 // don't hoist it if the instruction because it will introduce an extra copy.
Evan Cheng45e94d62009-02-04 09:19:56 +00001170 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1171 const MachineOperand &MO = MI.getOperand(i);
1172 if (!MO.isReg() || !MO.isDef())
1173 continue;
Evan Chengd67705f2011-04-11 21:09:18 +00001174 if (HasAnyPHIUse(MO.getReg()))
Evan Chengaf6949d2009-02-05 08:45:46 +00001175 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +00001176 }
Evan Chengaf6949d2009-02-05 08:45:46 +00001177
1178 return true;
1179}
1180
Dan Gohman5c952302009-10-29 17:47:20 +00001181MachineInstr *MachineLICM::ExtractHoistableLoad(MachineInstr *MI) {
Evan Chenge95f3192010-10-08 18:59:19 +00001182 // Don't unfold simple loads.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001183 if (MI->canFoldAsLoad())
Evan Chenge95f3192010-10-08 18:59:19 +00001184 return 0;
1185
Dan Gohman5c952302009-10-29 17:47:20 +00001186 // If not, we may be able to unfold a load and hoist that.
1187 // First test whether the instruction is loading from an amenable
1188 // memory location.
Evan Cheng9fe20092011-01-20 08:34:58 +00001189 if (!MI->isInvariantLoad(AA))
Evan Cheng87b75ba2009-11-20 19:55:37 +00001190 return 0;
1191
Dan Gohman5c952302009-10-29 17:47:20 +00001192 // Next determine the register class for a temporary register.
Dan Gohman0115e162009-10-30 22:18:41 +00001193 unsigned LoadRegIndex;
Dan Gohman5c952302009-10-29 17:47:20 +00001194 unsigned NewOpc =
1195 TII->getOpcodeAfterMemoryUnfold(MI->getOpcode(),
1196 /*UnfoldLoad=*/true,
Dan Gohman0115e162009-10-30 22:18:41 +00001197 /*UnfoldStore=*/false,
1198 &LoadRegIndex);
Dan Gohman5c952302009-10-29 17:47:20 +00001199 if (NewOpc == 0) return 0;
Evan Chenge837dea2011-06-28 19:10:37 +00001200 const MCInstrDesc &MID = TII->get(NewOpc);
1201 if (MID.getNumDefs() != 1) return 0;
1202 const TargetRegisterClass *RC = TII->getRegClass(MID, LoadRegIndex, TRI);
Dan Gohman5c952302009-10-29 17:47:20 +00001203 // Ok, we're unfolding. Create a temporary register and do the unfold.
Evan Cheng0e673912010-10-14 01:16:09 +00001204 unsigned Reg = MRI->createVirtualRegister(RC);
Evan Cheng87b75ba2009-11-20 19:55:37 +00001205
1206 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohman5c952302009-10-29 17:47:20 +00001207 SmallVector<MachineInstr *, 2> NewMIs;
1208 bool Success =
1209 TII->unfoldMemoryOperand(MF, MI, Reg,
1210 /*UnfoldLoad=*/true, /*UnfoldStore=*/false,
1211 NewMIs);
1212 (void)Success;
1213 assert(Success &&
1214 "unfoldMemoryOperand failed when getOpcodeAfterMemoryUnfold "
1215 "succeeded!");
1216 assert(NewMIs.size() == 2 &&
1217 "Unfolded a load into multiple instructions!");
1218 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng7c2a4a32011-12-06 22:12:01 +00001219 MachineBasicBlock::iterator Pos = MI;
1220 MBB->insert(Pos, NewMIs[0]);
1221 MBB->insert(Pos, NewMIs[1]);
Dan Gohman5c952302009-10-29 17:47:20 +00001222 // If unfolding produced a load that wasn't loop-invariant or profitable to
1223 // hoist, discard the new instructions and bail.
Evan Chengc26abd92009-11-20 23:31:34 +00001224 if (!IsLoopInvariantInst(*NewMIs[0]) || !IsProfitableToHoist(*NewMIs[0])) {
Dan Gohman5c952302009-10-29 17:47:20 +00001225 NewMIs[0]->eraseFromParent();
1226 NewMIs[1]->eraseFromParent();
1227 return 0;
1228 }
Evan Cheng134982d2010-10-20 22:03:58 +00001229
1230 // Update register pressure for the unfolded instruction.
1231 UpdateRegPressure(NewMIs[1]);
1232
Dan Gohman5c952302009-10-29 17:47:20 +00001233 // Otherwise we successfully unfolded a load that we can hoist.
1234 MI->eraseFromParent();
1235 return NewMIs[0];
1236}
1237
Evan Cheng777c6b72009-11-03 21:40:02 +00001238void MachineLICM::InitCSEMap(MachineBasicBlock *BB) {
1239 for (MachineBasicBlock::iterator I = BB->begin(),E = BB->end(); I != E; ++I) {
1240 const MachineInstr *MI = &*I;
Evan Cheng9fe20092011-01-20 08:34:58 +00001241 unsigned Opcode = MI->getOpcode();
1242 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1243 CI = CSEMap.find(Opcode);
1244 if (CI != CSEMap.end())
1245 CI->second.push_back(MI);
1246 else {
1247 std::vector<const MachineInstr*> CSEMIs;
1248 CSEMIs.push_back(MI);
1249 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
Evan Cheng777c6b72009-11-03 21:40:02 +00001250 }
1251 }
1252}
1253
Evan Cheng78e5c112009-11-07 03:52:02 +00001254const MachineInstr*
1255MachineLICM::LookForDuplicate(const MachineInstr *MI,
1256 std::vector<const MachineInstr*> &PrevMIs) {
Evan Cheng9fb744e2009-11-05 00:51:13 +00001257 for (unsigned i = 0, e = PrevMIs.size(); i != e; ++i) {
1258 const MachineInstr *PrevMI = PrevMIs[i];
Evan Cheng9fe20092011-01-20 08:34:58 +00001259 if (TII->produceSameValue(MI, PrevMI, (PreRegAlloc ? MRI : 0)))
Evan Cheng9fb744e2009-11-05 00:51:13 +00001260 return PrevMI;
1261 }
1262 return 0;
1263}
1264
1265bool MachineLICM::EliminateCSE(MachineInstr *MI,
1266 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI) {
Evan Chengdb898092010-07-14 01:22:19 +00001267 // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate
1268 // the undef property onto uses.
1269 if (CI == CSEMap.end() || MI->isImplicitDef())
Evan Cheng78e5c112009-11-07 03:52:02 +00001270 return false;
1271
1272 if (const MachineInstr *Dup = LookForDuplicate(MI, CI->second)) {
David Greene65a41eb2010-01-05 00:03:48 +00001273 DEBUG(dbgs() << "CSEing " << *MI << " with " << *Dup);
Dan Gohman6ac33b42010-02-28 01:33:43 +00001274
1275 // Replace virtual registers defined by MI by their counterparts defined
1276 // by Dup.
Evan Cheng1025cce2011-10-17 19:50:12 +00001277 SmallVector<unsigned, 2> Defs;
Evan Cheng78e5c112009-11-07 03:52:02 +00001278 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1279 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman6ac33b42010-02-28 01:33:43 +00001280
1281 // Physical registers may not differ here.
1282 assert((!MO.isReg() || MO.getReg() == 0 ||
1283 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
1284 MO.getReg() == Dup->getOperand(i).getReg()) &&
1285 "Instructions with different phys regs are not identical!");
1286
1287 if (MO.isReg() && MO.isDef() &&
Evan Cheng1025cce2011-10-17 19:50:12 +00001288 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
1289 Defs.push_back(i);
1290 }
1291
1292 SmallVector<const TargetRegisterClass*, 2> OrigRCs;
1293 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
1294 unsigned Idx = Defs[i];
1295 unsigned Reg = MI->getOperand(Idx).getReg();
1296 unsigned DupReg = Dup->getOperand(Idx).getReg();
1297 OrigRCs.push_back(MRI->getRegClass(DupReg));
1298
1299 if (!MRI->constrainRegClass(DupReg, MRI->getRegClass(Reg))) {
1300 // Restore old RCs if more than one defs.
1301 for (unsigned j = 0; j != i; ++j)
1302 MRI->setRegClass(Dup->getOperand(Defs[j]).getReg(), OrigRCs[j]);
1303 return false;
Dan Gohmane6cd7572010-05-13 20:34:42 +00001304 }
Evan Cheng9fb744e2009-11-05 00:51:13 +00001305 }
Evan Cheng1025cce2011-10-17 19:50:12 +00001306
1307 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
1308 unsigned Idx = Defs[i];
1309 unsigned Reg = MI->getOperand(Idx).getReg();
1310 unsigned DupReg = Dup->getOperand(Idx).getReg();
1311 MRI->replaceRegWith(Reg, DupReg);
1312 MRI->clearKillFlags(DupReg);
1313 }
1314
Evan Cheng78e5c112009-11-07 03:52:02 +00001315 MI->eraseFromParent();
1316 ++NumCSEed;
1317 return true;
Evan Cheng9fb744e2009-11-05 00:51:13 +00001318 }
1319 return false;
1320}
1321
Evan Cheng7efba852011-10-12 00:09:14 +00001322/// MayCSE - Return true if the given instruction will be CSE'd if it's
1323/// hoisted out of the loop.
1324bool MachineLICM::MayCSE(MachineInstr *MI) {
1325 unsigned Opcode = MI->getOpcode();
1326 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1327 CI = CSEMap.find(Opcode);
1328 // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate
1329 // the undef property onto uses.
1330 if (CI == CSEMap.end() || MI->isImplicitDef())
1331 return false;
1332
1333 return LookForDuplicate(MI, CI->second) != 0;
1334}
1335
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +00001336/// Hoist - When an instruction is found to use only loop invariant operands
1337/// that are safe to hoist, this instruction is called to do the dirty work.
Bill Wendling0f940c92007-12-07 21:42:31 +00001338///
Evan Cheng134982d2010-10-20 22:03:58 +00001339bool MachineLICM::Hoist(MachineInstr *MI, MachineBasicBlock *Preheader) {
Dan Gohman589f1f52009-10-28 03:21:57 +00001340 // First check whether we should hoist this instruction.
Evan Chengc26abd92009-11-20 23:31:34 +00001341 if (!IsLoopInvariantInst(*MI) || !IsProfitableToHoist(*MI)) {
Dan Gohman5c952302009-10-29 17:47:20 +00001342 // If not, try unfolding a hoistable load.
1343 MI = ExtractHoistableLoad(MI);
Evan Cheng134982d2010-10-20 22:03:58 +00001344 if (!MI) return false;
Dan Gohman589f1f52009-10-28 03:21:57 +00001345 }
Bill Wendling0f940c92007-12-07 21:42:31 +00001346
Dan Gohmanc475c362009-01-15 22:01:38 +00001347 // Now move the instructions to the predecessor, inserting it before any
1348 // terminator instructions.
1349 DEBUG({
David Greene65a41eb2010-01-05 00:03:48 +00001350 dbgs() << "Hoisting " << *MI;
Dan Gohman853d3fb2010-06-22 17:25:57 +00001351 if (Preheader->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +00001352 dbgs() << " to MachineBasicBlock "
Dan Gohman853d3fb2010-06-22 17:25:57 +00001353 << Preheader->getName();
Dan Gohman589f1f52009-10-28 03:21:57 +00001354 if (MI->getParent()->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +00001355 dbgs() << " from MachineBasicBlock "
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +00001356 << MI->getParent()->getName();
David Greene65a41eb2010-01-05 00:03:48 +00001357 dbgs() << "\n";
Dan Gohmanc475c362009-01-15 22:01:38 +00001358 });
Bill Wendling0f940c92007-12-07 21:42:31 +00001359
Evan Cheng777c6b72009-11-03 21:40:02 +00001360 // If this is the first instruction being hoisted to the preheader,
1361 // initialize the CSE map with potential common expressions.
Evan Cheng82e0a1a2010-05-29 00:06:36 +00001362 if (FirstInLoop) {
Dan Gohman853d3fb2010-06-22 17:25:57 +00001363 InitCSEMap(Preheader);
Evan Cheng82e0a1a2010-05-29 00:06:36 +00001364 FirstInLoop = false;
1365 }
Evan Cheng777c6b72009-11-03 21:40:02 +00001366
Evan Chengaf6949d2009-02-05 08:45:46 +00001367 // Look for opportunity to CSE the hoisted instruction.
Evan Cheng777c6b72009-11-03 21:40:02 +00001368 unsigned Opcode = MI->getOpcode();
1369 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1370 CI = CSEMap.find(Opcode);
Evan Cheng9fb744e2009-11-05 00:51:13 +00001371 if (!EliminateCSE(MI, CI)) {
1372 // Otherwise, splice the instruction to the preheader.
Dan Gohman853d3fb2010-06-22 17:25:57 +00001373 Preheader->splice(Preheader->getFirstTerminator(),MI->getParent(),MI);
Evan Cheng777c6b72009-11-03 21:40:02 +00001374
Evan Cheng134982d2010-10-20 22:03:58 +00001375 // Update register pressure for BBs from header to this block.
1376 UpdateBackTraceRegPressure(MI);
1377
Dan Gohmane6cd7572010-05-13 20:34:42 +00001378 // Clear the kill flags of any register this instruction defines,
1379 // since they may need to be live throughout the entire loop
1380 // rather than just live for part of it.
1381 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1382 MachineOperand &MO = MI->getOperand(i);
1383 if (MO.isReg() && MO.isDef() && !MO.isDead())
Evan Cheng0e673912010-10-14 01:16:09 +00001384 MRI->clearKillFlags(MO.getReg());
Dan Gohmane6cd7572010-05-13 20:34:42 +00001385 }
1386
Evan Chengaf6949d2009-02-05 08:45:46 +00001387 // Add to the CSE map.
1388 if (CI != CSEMap.end())
Dan Gohman589f1f52009-10-28 03:21:57 +00001389 CI->second.push_back(MI);
Evan Chengaf6949d2009-02-05 08:45:46 +00001390 else {
1391 std::vector<const MachineInstr*> CSEMIs;
Dan Gohman589f1f52009-10-28 03:21:57 +00001392 CSEMIs.push_back(MI);
Evan Cheng777c6b72009-11-03 21:40:02 +00001393 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
Evan Chengaf6949d2009-02-05 08:45:46 +00001394 }
1395 }
Bill Wendling0f940c92007-12-07 21:42:31 +00001396
Dan Gohmanc475c362009-01-15 22:01:38 +00001397 ++NumHoisted;
Bill Wendling0f940c92007-12-07 21:42:31 +00001398 Changed = true;
Evan Cheng134982d2010-10-20 22:03:58 +00001399
1400 return true;
Bill Wendling0f940c92007-12-07 21:42:31 +00001401}
Dan Gohman853d3fb2010-06-22 17:25:57 +00001402
1403MachineBasicBlock *MachineLICM::getCurPreheader() {
1404 // Determine the block to which to hoist instructions. If we can't find a
1405 // suitable loop predecessor, we can't do any hoisting.
1406
1407 // If we've tried to get a preheader and failed, don't try again.
1408 if (CurPreheader == reinterpret_cast<MachineBasicBlock *>(-1))
1409 return 0;
1410
1411 if (!CurPreheader) {
1412 CurPreheader = CurLoop->getLoopPreheader();
1413 if (!CurPreheader) {
1414 MachineBasicBlock *Pred = CurLoop->getLoopPredecessor();
1415 if (!Pred) {
1416 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
1417 return 0;
1418 }
1419
1420 CurPreheader = Pred->SplitCriticalEdge(CurLoop->getHeader(), this);
1421 if (!CurPreheader) {
1422 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
1423 return 0;
1424 }
1425 }
1426 }
1427 return CurPreheader;
1428}