blob: f553dd7d13da8f0d5718dffb2fdb8f16193e7930 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000015#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARMTargetMachine.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMAddressingModes.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000018#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
22#include "llvm/Intrinsics.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000026#include "llvm/CodeGen/MachineModuleInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000027#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033using namespace llvm;
34
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000035//===--------------------------------------------------------------------===//
36/// ARMDAGToDAGISel - ARM specific code to select ARM machine
37/// instructions for SelectionDAG operations.
38///
39namespace {
40class ARMDAGToDAGISel : public SelectionDAGISel {
41 ARMTargetLowering Lowering;
42
Evan Chenga8e29892007-01-19 07:51:42 +000043 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
44 /// make the right decision when generating code for different targets.
45 const ARMSubtarget *Subtarget;
46
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000047public:
Evan Chenga8e29892007-01-19 07:51:42 +000048 ARMDAGToDAGISel(ARMTargetMachine &TM)
49 : SelectionDAGISel(Lowering), Lowering(TM),
50 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051 }
52
Evan Chenga8e29892007-01-19 07:51:42 +000053 virtual const char *getPassName() const {
54 return "ARM Instruction Selection";
55 }
56
Evan Cheng9ade2182006-08-26 05:34:46 +000057 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000058 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Evan Chenga8e29892007-01-19 07:51:42 +000059 bool SelectAddrMode2(SDOperand Op, SDOperand N, SDOperand &Base,
60 SDOperand &Offset, SDOperand &Opc);
61 bool SelectAddrMode2Offset(SDOperand Op, SDOperand N,
62 SDOperand &Offset, SDOperand &Opc);
63 bool SelectAddrMode3(SDOperand Op, SDOperand N, SDOperand &Base,
64 SDOperand &Offset, SDOperand &Opc);
65 bool SelectAddrMode3Offset(SDOperand Op, SDOperand N,
66 SDOperand &Offset, SDOperand &Opc);
67 bool SelectAddrMode5(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Cheng0d538262006-11-08 20:34:28 +000068 SDOperand &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000069
Evan Chenga8e29892007-01-19 07:51:42 +000070 bool SelectAddrModePC(SDOperand Op, SDOperand N, SDOperand &Offset,
71 SDOperand &Label);
72
73 bool SelectThumbAddrModeRR(SDOperand Op, SDOperand N, SDOperand &Base,
74 SDOperand &Offset);
Evan Cheng79d43262007-01-24 02:21:22 +000075 bool SelectThumbAddrModeRI5(SDOperand Op, SDOperand N, unsigned Scale,
Evan Chengcea117d2007-01-30 02:35:32 +000076 SDOperand &Base, SDOperand &OffImm,
77 SDOperand &Offset);
Evan Chengc38f2bc2007-01-23 22:59:13 +000078 bool SelectThumbAddrModeS1(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Chengcea117d2007-01-30 02:35:32 +000079 SDOperand &OffImm, SDOperand &Offset);
Evan Chengc38f2bc2007-01-23 22:59:13 +000080 bool SelectThumbAddrModeS2(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Chengcea117d2007-01-30 02:35:32 +000081 SDOperand &OffImm, SDOperand &Offset);
Evan Chengc38f2bc2007-01-23 22:59:13 +000082 bool SelectThumbAddrModeS4(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Chengcea117d2007-01-30 02:35:32 +000083 SDOperand &OffImm, SDOperand &Offset);
Evan Chenga8e29892007-01-19 07:51:42 +000084 bool SelectThumbAddrModeSP(SDOperand Op, SDOperand N, SDOperand &Base,
Evan Cheng79d43262007-01-24 02:21:22 +000085 SDOperand &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000086
87 bool SelectShifterOperandReg(SDOperand Op, SDOperand N, SDOperand &A,
88 SDOperand &B, SDOperand &C);
89
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090 // Include the pieces autogenerated from the target description.
91#include "ARMGenDAGISel.inc"
92};
Evan Chenga8e29892007-01-19 07:51:42 +000093}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000094
95void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
96 DEBUG(BB->dump());
97
98 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000099 DAG.RemoveDeadNodes();
100
101 ScheduleAndEmitDAG(DAG);
102}
103
Evan Cheng0d538262006-11-08 20:34:28 +0000104bool ARMDAGToDAGISel::SelectAddrMode2(SDOperand Op, SDOperand N,
Evan Chenga8e29892007-01-19 07:51:42 +0000105 SDOperand &Base, SDOperand &Offset,
106 SDOperand &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000107 if (N.getOpcode() == ISD::MUL) {
108 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
109 // X * [3,5,9] -> X + X * [2,4,8] etc.
110 int RHSC = (int)RHS->getValue();
111 if (RHSC & 1) {
112 RHSC = RHSC & ~1;
113 ARM_AM::AddrOpc AddSub = ARM_AM::add;
114 if (RHSC < 0) {
115 AddSub = ARM_AM::sub;
116 RHSC = - RHSC;
117 }
118 if (isPowerOf2_32(RHSC)) {
119 unsigned ShAmt = Log2_32(RHSC);
120 Base = Offset = N.getOperand(0);
121 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
122 ARM_AM::lsl),
123 MVT::i32);
124 return true;
125 }
126 }
127 }
128 }
129
Evan Chenga8e29892007-01-19 07:51:42 +0000130 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
131 Base = N;
132 if (N.getOpcode() == ISD::FrameIndex) {
133 int FI = cast<FrameIndexSDNode>(N)->getIndex();
134 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
135 } else if (N.getOpcode() == ARMISD::Wrapper) {
136 Base = N.getOperand(0);
137 }
138 Offset = CurDAG->getRegister(0, MVT::i32);
139 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
140 ARM_AM::no_shift),
141 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000142 return true;
143 }
Evan Chenga8e29892007-01-19 07:51:42 +0000144
145 // Match simple R +/- imm12 operands.
146 if (N.getOpcode() == ISD::ADD)
147 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
148 int RHSC = (int)RHS->getValue();
Evan Chenge966d642007-01-24 02:45:25 +0000149 if ((RHSC >= 0 && RHSC < 0x1000) ||
150 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000151 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000152 if (Base.getOpcode() == ISD::FrameIndex) {
153 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
154 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
155 }
Evan Chenga8e29892007-01-19 07:51:42 +0000156 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000157
158 ARM_AM::AddrOpc AddSub = ARM_AM::add;
159 if (RHSC < 0) {
160 AddSub = ARM_AM::sub;
161 RHSC = - RHSC;
162 }
163 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000164 ARM_AM::no_shift),
165 MVT::i32);
166 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000167 }
Evan Chenga8e29892007-01-19 07:51:42 +0000168 }
169
170 // Otherwise this is R +/- [possibly shifted] R
171 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
172 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
173 unsigned ShAmt = 0;
174
175 Base = N.getOperand(0);
176 Offset = N.getOperand(1);
177
178 if (ShOpcVal != ARM_AM::no_shift) {
179 // Check to see if the RHS of the shift is a constant, if not, we can't fold
180 // it.
181 if (ConstantSDNode *Sh =
182 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
183 ShAmt = Sh->getValue();
184 Offset = N.getOperand(1).getOperand(0);
185 } else {
186 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000187 }
188 }
Evan Chenga8e29892007-01-19 07:51:42 +0000189
190 // Try matching (R shl C) + (R).
191 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
192 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
193 if (ShOpcVal != ARM_AM::no_shift) {
194 // Check to see if the RHS of the shift is a constant, if not, we can't
195 // fold it.
196 if (ConstantSDNode *Sh =
197 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
198 ShAmt = Sh->getValue();
199 Offset = N.getOperand(0).getOperand(0);
200 Base = N.getOperand(1);
201 } else {
202 ShOpcVal = ARM_AM::no_shift;
203 }
204 }
205 }
206
207 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
208 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000209 return true;
210}
211
Evan Chenga8e29892007-01-19 07:51:42 +0000212bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDOperand Op, SDOperand N,
213 SDOperand &Offset, SDOperand &Opc) {
214 unsigned Opcode = Op.getOpcode();
215 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
216 ? cast<LoadSDNode>(Op)->getAddressingMode()
217 : cast<StoreSDNode>(Op)->getAddressingMode();
218 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
219 ? ARM_AM::add : ARM_AM::sub;
220 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
221 int Val = (int)C->getValue();
222 if (Val >= 0 && Val < 0x1000) { // 12 bits.
223 Offset = CurDAG->getRegister(0, MVT::i32);
224 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
225 ARM_AM::no_shift),
226 MVT::i32);
227 return true;
228 }
229 }
230
231 Offset = N;
232 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
233 unsigned ShAmt = 0;
234 if (ShOpcVal != ARM_AM::no_shift) {
235 // Check to see if the RHS of the shift is a constant, if not, we can't fold
236 // it.
237 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
238 ShAmt = Sh->getValue();
239 Offset = N.getOperand(0);
240 } else {
241 ShOpcVal = ARM_AM::no_shift;
242 }
243 }
244
245 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
246 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000247 return true;
248}
249
Evan Chenga8e29892007-01-19 07:51:42 +0000250
251bool ARMDAGToDAGISel::SelectAddrMode3(SDOperand Op, SDOperand N,
252 SDOperand &Base, SDOperand &Offset,
253 SDOperand &Opc) {
254 if (N.getOpcode() == ISD::SUB) {
255 // X - C is canonicalize to X + -C, no need to handle it here.
256 Base = N.getOperand(0);
257 Offset = N.getOperand(1);
258 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
259 return true;
260 }
261
262 if (N.getOpcode() != ISD::ADD) {
263 Base = N;
264 if (N.getOpcode() == ISD::FrameIndex) {
265 int FI = cast<FrameIndexSDNode>(N)->getIndex();
266 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
267 }
268 Offset = CurDAG->getRegister(0, MVT::i32);
269 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
270 return true;
271 }
272
273 // If the RHS is +/- imm8, fold into addr mode.
274 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
275 int RHSC = (int)RHS->getValue();
Evan Chenge966d642007-01-24 02:45:25 +0000276 if ((RHSC >= 0 && RHSC < 256) ||
277 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000278 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000279 if (Base.getOpcode() == ISD::FrameIndex) {
280 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
281 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
282 }
Evan Chenga8e29892007-01-19 07:51:42 +0000283 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000284
285 ARM_AM::AddrOpc AddSub = ARM_AM::add;
286 if (RHSC < 0) {
287 AddSub = ARM_AM::sub;
288 RHSC = - RHSC;
289 }
290 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000291 return true;
292 }
293 }
294
295 Base = N.getOperand(0);
296 Offset = N.getOperand(1);
297 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
298 return true;
299}
300
301bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDOperand Op, SDOperand N,
302 SDOperand &Offset, SDOperand &Opc) {
303 unsigned Opcode = Op.getOpcode();
304 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
305 ? cast<LoadSDNode>(Op)->getAddressingMode()
306 : cast<StoreSDNode>(Op)->getAddressingMode();
307 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
308 ? ARM_AM::add : ARM_AM::sub;
309 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
310 int Val = (int)C->getValue();
311 if (Val >= 0 && Val < 256) {
312 Offset = CurDAG->getRegister(0, MVT::i32);
313 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
314 return true;
315 }
316 }
317
318 Offset = N;
319 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
320 return true;
321}
322
323
324bool ARMDAGToDAGISel::SelectAddrMode5(SDOperand Op, SDOperand N,
325 SDOperand &Base, SDOperand &Offset) {
326 if (N.getOpcode() != ISD::ADD) {
327 Base = N;
328 if (N.getOpcode() == ISD::FrameIndex) {
329 int FI = cast<FrameIndexSDNode>(N)->getIndex();
330 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
331 } else if (N.getOpcode() == ARMISD::Wrapper) {
332 Base = N.getOperand(0);
333 }
334 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
335 MVT::i32);
336 return true;
337 }
338
339 // If the RHS is +/- imm8, fold into addr mode.
340 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
341 int RHSC = (int)RHS->getValue();
342 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
343 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000344 if ((RHSC >= 0 && RHSC < 256) ||
345 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000346 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000347 if (Base.getOpcode() == ISD::FrameIndex) {
348 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
349 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
350 }
351
352 ARM_AM::AddrOpc AddSub = ARM_AM::add;
353 if (RHSC < 0) {
354 AddSub = ARM_AM::sub;
355 RHSC = - RHSC;
356 }
357 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000358 MVT::i32);
359 return true;
360 }
361 }
362 }
363
364 Base = N;
365 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
366 MVT::i32);
367 return true;
368}
369
370bool ARMDAGToDAGISel::SelectAddrModePC(SDOperand Op, SDOperand N,
371 SDOperand &Offset, SDOperand &Label) {
372 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
373 Offset = N.getOperand(0);
374 SDOperand N1 = N.getOperand(1);
375 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getValue(),
376 MVT::i32);
377 return true;
378 }
379 return false;
380}
381
382bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDOperand Op, SDOperand N,
383 SDOperand &Base, SDOperand &Offset){
Evan Chengc38f2bc2007-01-23 22:59:13 +0000384 if (N.getOpcode() != ISD::ADD) {
385 Base = N;
386 // We must materialize a zero in a reg! Returning an constant here won't
387 // work since its node is -1 so it won't get added to the selection queue.
388 // Explicitly issue a tMOVri8 node!
Evan Cheng9f6636f2007-03-19 07:48:02 +0000389 Offset = SDOperand(CurDAG->getTargetNode(ARM::tMOVi8, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000390 CurDAG->getTargetConstant(0, MVT::i32)), 0);
391 return true;
392 }
393
Evan Chenga8e29892007-01-19 07:51:42 +0000394 Base = N.getOperand(0);
395 Offset = N.getOperand(1);
396 return true;
397}
398
Evan Cheng79d43262007-01-24 02:21:22 +0000399bool
400ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDOperand Op, SDOperand N,
401 unsigned Scale, SDOperand &Base,
Evan Chengcea117d2007-01-30 02:35:32 +0000402 SDOperand &OffImm, SDOperand &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000403 if (Scale == 4) {
404 SDOperand TmpBase, TmpOffImm;
405 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
406 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000407 if (N.getOpcode() == ARMISD::Wrapper &&
408 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
409 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000410 }
411
Evan Chenga8e29892007-01-19 07:51:42 +0000412 if (N.getOpcode() != ISD::ADD) {
413 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000414 Offset = CurDAG->getRegister(0, MVT::i32);
415 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000416 return true;
417 }
418
Evan Chengad0e4652007-02-06 00:22:06 +0000419 // Thumb does not have [sp, r] address mode.
420 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
421 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
422 if ((LHSR && LHSR->getReg() == ARM::SP) ||
423 (RHSR && RHSR->getReg() == ARM::SP)) {
424 Base = N;
425 Offset = CurDAG->getRegister(0, MVT::i32);
426 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
427 return true;
428 }
429
Evan Chenga8e29892007-01-19 07:51:42 +0000430 // If the RHS is + imm5 * scale, fold into addr mode.
431 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
432 int RHSC = (int)RHS->getValue();
433 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
434 RHSC /= Scale;
435 if (RHSC >= 0 && RHSC < 32) {
436 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000437 Offset = CurDAG->getRegister(0, MVT::i32);
438 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000439 return true;
440 }
441 }
442 }
443
Evan Chengc38f2bc2007-01-23 22:59:13 +0000444 Base = N.getOperand(0);
445 Offset = N.getOperand(1);
446 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
447 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000448}
449
Evan Chengc38f2bc2007-01-23 22:59:13 +0000450bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDOperand Op, SDOperand N,
Evan Chengcea117d2007-01-30 02:35:32 +0000451 SDOperand &Base, SDOperand &OffImm,
452 SDOperand &Offset) {
453 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
455
Evan Chengc38f2bc2007-01-23 22:59:13 +0000456bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDOperand Op, SDOperand N,
Evan Chengcea117d2007-01-30 02:35:32 +0000457 SDOperand &Base, SDOperand &OffImm,
458 SDOperand &Offset) {
459 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000460}
461
Evan Chengc38f2bc2007-01-23 22:59:13 +0000462bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDOperand Op, SDOperand N,
Evan Chengcea117d2007-01-30 02:35:32 +0000463 SDOperand &Base, SDOperand &OffImm,
464 SDOperand &Offset) {
465 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000466}
467
468bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDOperand Op, SDOperand N,
Evan Cheng79d43262007-01-24 02:21:22 +0000469 SDOperand &Base, SDOperand &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000470 if (N.getOpcode() == ISD::FrameIndex) {
471 int FI = cast<FrameIndexSDNode>(N)->getIndex();
472 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000473 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000474 return true;
475 }
Evan Cheng79d43262007-01-24 02:21:22 +0000476
Evan Chengad0e4652007-02-06 00:22:06 +0000477 if (N.getOpcode() != ISD::ADD)
478 return false;
479
480 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000481 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
482 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000483 // If the RHS is + imm8 * scale, fold into addr mode.
484 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
485 int RHSC = (int)RHS->getValue();
486 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
487 RHSC >>= 2;
488 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000489 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000490 if (Base.getOpcode() == ISD::FrameIndex) {
491 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
492 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
493 }
Evan Cheng79d43262007-01-24 02:21:22 +0000494 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
495 return true;
496 }
497 }
498 }
499 }
Evan Chenga8e29892007-01-19 07:51:42 +0000500
501 return false;
502}
503
504bool ARMDAGToDAGISel::SelectShifterOperandReg(SDOperand Op,
505 SDOperand N,
506 SDOperand &BaseReg,
507 SDOperand &ShReg,
508 SDOperand &Opc) {
509 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
510
511 // Don't match base register only case. That is matched to a separate
512 // lower complexity pattern with explicit register operand.
513 if (ShOpcVal == ARM_AM::no_shift) return false;
514
515 BaseReg = N.getOperand(0);
516 unsigned ShImmVal = 0;
517 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
518 ShReg = CurDAG->getRegister(0, MVT::i32);
519 ShImmVal = RHS->getValue() & 31;
520 } else {
521 ShReg = N.getOperand(1);
522 }
523 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
524 MVT::i32);
525 return true;
526}
527
Evan Chengee568cf2007-07-05 07:15:27 +0000528/// getAL - Returns a ARMCC::AL immediate node.
529static inline SDOperand getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000530 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
531}
532
Evan Chenga8e29892007-01-19 07:51:42 +0000533
Evan Cheng9ade2182006-08-26 05:34:46 +0000534SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000535 SDNode *N = Op.Val;
Evan Chenga8e29892007-01-19 07:51:42 +0000536 unsigned Opcode = N->getOpcode();
537
538 if (Opcode >= ISD::BUILTIN_OP_END && Opcode < ARMISD::FIRST_NUMBER)
539 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000540
541 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000542 default: break;
543 case ISD::Constant: {
544 unsigned Val = cast<ConstantSDNode>(N)->getValue();
545 bool UseCP = true;
546 if (Subtarget->isThumb())
547 UseCP = (Val > 255 && // MOV
548 ~Val > 255 && // MOV + MVN
549 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
550 else
551 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
552 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
553 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
554 if (UseCP) {
555 SDOperand CPIdx =
556 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
557 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000558
559 SDNode *ResNode;
560 if (Subtarget->isThumb())
Evan Chengfa775d02007-03-19 07:20:03 +0000561 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000562 CPIdx, CurDAG->getEntryNode());
563 else {
564 SDOperand Ops[] = {
565 CPIdx,
566 CurDAG->getRegister(0, MVT::i32),
567 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000568 getAL(CurDAG),
569 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000570 CurDAG->getEntryNode()
571 };
Evan Chengee568cf2007-07-05 07:15:27 +0000572 ResNode=CurDAG->getTargetNode(ARM::LDRcp, MVT::i32, MVT::Other, Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000573 }
Evan Chenga8e29892007-01-19 07:51:42 +0000574 ReplaceUses(Op, SDOperand(ResNode, 0));
575 return NULL;
576 }
577
578 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000579 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000580 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000581 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000582 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000583 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000584 SDOperand TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng44bec522007-05-15 01:29:07 +0000585 if (Subtarget->isThumb())
586 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
587 CurDAG->getTargetConstant(0, MVT::i32));
Evan Chengee568cf2007-07-05 07:15:27 +0000588 else {
589 SDOperand Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000590 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
591 CurDAG->getRegister(0, MVT::i32) };
592 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000593 }
Evan Chenga8e29892007-01-19 07:51:42 +0000594 }
Evan Chengad0e4652007-02-06 00:22:06 +0000595 case ISD::ADD: {
596 // Select add sp, c to tADDhirr.
597 SDOperand N0 = Op.getOperand(0);
598 SDOperand N1 = Op.getOperand(1);
599 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
600 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
601 if (LHSR && LHSR->getReg() == ARM::SP) {
602 std::swap(N0, N1);
603 std::swap(LHSR, RHSR);
604 }
605 if (RHSR && RHSR->getReg() == ARM::SP) {
606 AddToISelQueue(N0);
607 AddToISelQueue(N1);
608 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), N0, N1);
609 }
610 break;
611 }
Evan Chenga8e29892007-01-19 07:51:42 +0000612 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000613 if (Subtarget->isThumb())
614 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000615 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
616 unsigned RHSV = C->getValue();
617 if (!RHSV) break;
618 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
619 SDOperand V = Op.getOperand(0);
620 AddToISelQueue(V);
621 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
622 SDOperand Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000623 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000624 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
625 CurDAG->getRegister(0, MVT::i32) };
626 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000627 }
628 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
629 SDOperand V = Op.getOperand(0);
630 AddToISelQueue(V);
631 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
632 SDOperand Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000633 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000634 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000635 CurDAG->getRegister(0, MVT::i32) };
636 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000637 }
638 }
639 break;
640 case ARMISD::FMRRD:
641 AddToISelQueue(Op.getOperand(0));
642 return CurDAG->getTargetNode(ARM::FMRRD, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000643 Op.getOperand(0), getAL(CurDAG),
644 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000645 case ISD::UMUL_LOHI: {
Evan Chenga8e29892007-01-19 07:51:42 +0000646 AddToISelQueue(Op.getOperand(0));
647 AddToISelQueue(Op.getOperand(1));
Evan Chengee568cf2007-07-05 07:15:27 +0000648 SDOperand Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000649 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
650 CurDAG->getRegister(0, MVT::i32) };
651 return CurDAG->getTargetNode(ARM::UMULL, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000652 }
Dan Gohman525178c2007-10-08 18:33:35 +0000653 case ISD::SMUL_LOHI: {
Evan Chenga8e29892007-01-19 07:51:42 +0000654 AddToISelQueue(Op.getOperand(0));
655 AddToISelQueue(Op.getOperand(1));
Evan Chengee568cf2007-07-05 07:15:27 +0000656 SDOperand Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000657 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
658 CurDAG->getRegister(0, MVT::i32) };
659 return CurDAG->getTargetNode(ARM::SMULL, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000660 }
Evan Chenga8e29892007-01-19 07:51:42 +0000661 case ISD::LOAD: {
662 LoadSDNode *LD = cast<LoadSDNode>(Op);
663 ISD::MemIndexedMode AM = LD->getAddressingMode();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000664 MVT::ValueType LoadedVT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +0000665 if (AM != ISD::UNINDEXED) {
666 SDOperand Offset, AMOpc;
667 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
668 unsigned Opcode = 0;
669 bool Match = false;
670 if (LoadedVT == MVT::i32 &&
671 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
672 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
673 Match = true;
674 } else if (LoadedVT == MVT::i16 &&
675 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
676 Match = true;
677 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
678 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
679 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
680 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
681 if (LD->getExtensionType() == ISD::SEXTLOAD) {
682 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
683 Match = true;
684 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
685 }
686 } else {
687 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
688 Match = true;
689 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
690 }
691 }
692 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000693
Evan Chenga8e29892007-01-19 07:51:42 +0000694 if (Match) {
695 SDOperand Chain = LD->getChain();
696 SDOperand Base = LD->getBasePtr();
697 AddToISelQueue(Chain);
698 AddToISelQueue(Base);
699 AddToISelQueue(Offset);
Evan Chengee568cf2007-07-05 07:15:27 +0000700 SDOperand Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
701 CurDAG->getRegister(0, MVT::i32), Chain };
Evan Chenga8e29892007-01-19 07:51:42 +0000702 return CurDAG->getTargetNode(Opcode, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000703 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000704 }
705 }
706 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000707 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000708 }
Evan Chengee568cf2007-07-05 07:15:27 +0000709 case ARMISD::BRCOND: {
710 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
711 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
712 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000713
Evan Chengee568cf2007-07-05 07:15:27 +0000714 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
715 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
716 // Pattern complexity = 6 cost = 1 size = 0
717
718 unsigned Opc = Subtarget->isThumb() ? ARM::tBcc : ARM::Bcc;
719 SDOperand Chain = Op.getOperand(0);
720 SDOperand N1 = Op.getOperand(1);
721 SDOperand N2 = Op.getOperand(2);
722 SDOperand N3 = Op.getOperand(3);
723 SDOperand InFlag = Op.getOperand(4);
724 assert(N1.getOpcode() == ISD::BasicBlock);
725 assert(N2.getOpcode() == ISD::Constant);
726 assert(N3.getOpcode() == ISD::Register);
727
728 AddToISelQueue(Chain);
729 AddToISelQueue(N1);
730 AddToISelQueue(InFlag);
731 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
732 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
733 SDOperand Ops[] = { N1, Tmp2, N3, Chain, InFlag };
734 SDNode *ResNode = CurDAG->getTargetNode(Opc, MVT::Other, MVT::Flag, Ops, 5);
735 Chain = SDOperand(ResNode, 0);
Chris Lattnera47b9bc2008-02-03 03:20:59 +0000736 if (Op.Val->getNumValues() == 2) {
737 InFlag = SDOperand(ResNode, 1);
738 ReplaceUses(SDOperand(Op.Val, 1), InFlag);
739 }
Evan Chengee568cf2007-07-05 07:15:27 +0000740 ReplaceUses(SDOperand(Op.Val, 0), SDOperand(Chain.Val, Chain.ResNo));
741 return NULL;
742 }
743 case ARMISD::CMOV: {
744 bool isThumb = Subtarget->isThumb();
745 MVT::ValueType VT = Op.getValueType();
746 SDOperand N0 = Op.getOperand(0);
747 SDOperand N1 = Op.getOperand(1);
748 SDOperand N2 = Op.getOperand(2);
749 SDOperand N3 = Op.getOperand(3);
750 SDOperand InFlag = Op.getOperand(4);
751 assert(N2.getOpcode() == ISD::Constant);
752 assert(N3.getOpcode() == ISD::Register);
753
754 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
755 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
756 // Pattern complexity = 18 cost = 1 size = 0
757 SDOperand CPTmp0;
758 SDOperand CPTmp1;
759 SDOperand CPTmp2;
760 if (!isThumb && VT == MVT::i32 &&
761 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
762 AddToISelQueue(N0);
763 AddToISelQueue(CPTmp0);
764 AddToISelQueue(CPTmp1);
765 AddToISelQueue(CPTmp2);
766 AddToISelQueue(InFlag);
767 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
768 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
769 SDOperand Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
770 return CurDAG->SelectNodeTo(Op.Val, ARM::MOVCCs, MVT::i32, Ops, 7);
771 }
772
773 // Pattern: (ARMcmov:i32 GPR:i32:$false,
774 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
775 // (imm:i32):$cc)
776 // Emits: (MOVCCi:i32 GPR:i32:$false,
777 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
778 // Pattern complexity = 10 cost = 1 size = 0
779 if (VT == MVT::i32 &&
780 N3.getOpcode() == ISD::Constant &&
781 Predicate_so_imm(N3.Val)) {
782 AddToISelQueue(N0);
783 AddToISelQueue(InFlag);
784 SDOperand Tmp1 = CurDAG->getTargetConstant(((unsigned)
785 cast<ConstantSDNode>(N1)->getValue()), MVT::i32);
786 Tmp1 = Transform_so_imm_XFORM(Tmp1.Val);
787 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
788 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
789 SDOperand Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
790 return CurDAG->SelectNodeTo(Op.Val, ARM::MOVCCi, MVT::i32, Ops, 5);
791 }
792
793 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
794 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
795 // Pattern complexity = 6 cost = 1 size = 0
796 //
797 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
798 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
799 // Pattern complexity = 6 cost = 11 size = 0
800 //
801 // Also FCPYScc and FCPYDcc.
802 AddToISelQueue(N0);
803 AddToISelQueue(N1);
804 AddToISelQueue(InFlag);
805 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
806 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
807 SDOperand Ops[] = { N0, N1, Tmp2, N3, InFlag };
808 unsigned Opc = 0;
809 switch (VT) {
810 default: assert(false && "Illegal conditional move type!");
811 break;
812 case MVT::i32:
813 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
814 break;
815 case MVT::f32:
816 Opc = ARM::FCPYScc;
817 break;
818 case MVT::f64:
819 Opc = ARM::FCPYDcc;
820 break;
821 }
822 return CurDAG->SelectNodeTo(Op.Val, Opc, VT, Ops, 5);
823 }
824 case ARMISD::CNEG: {
825 MVT::ValueType VT = Op.getValueType();
826 SDOperand N0 = Op.getOperand(0);
827 SDOperand N1 = Op.getOperand(1);
828 SDOperand N2 = Op.getOperand(2);
829 SDOperand N3 = Op.getOperand(3);
830 SDOperand InFlag = Op.getOperand(4);
831 assert(N2.getOpcode() == ISD::Constant);
832 assert(N3.getOpcode() == ISD::Register);
833
834 AddToISelQueue(N0);
835 AddToISelQueue(N1);
836 AddToISelQueue(InFlag);
837 SDOperand Tmp2 = CurDAG->getTargetConstant(((unsigned)
838 cast<ConstantSDNode>(N2)->getValue()), MVT::i32);
839 SDOperand Ops[] = { N0, N1, Tmp2, N3, InFlag };
840 unsigned Opc = 0;
841 switch (VT) {
842 default: assert(false && "Illegal conditional move type!");
843 break;
844 case MVT::f32:
845 Opc = ARM::FNEGScc;
846 break;
847 case MVT::f64:
848 Opc = ARM::FNEGDcc;
849 break;
850 }
851 return CurDAG->SelectNodeTo(Op.Val, Opc, VT, Ops, 5);
852 }
853 }
Evan Chenga8e29892007-01-19 07:51:42 +0000854 return SelectCode(Op);
855}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000856
857/// createARMISelDag - This pass converts a legalized DAG into a
858/// ARM-specific DAG, ready for instruction scheduling.
859///
Evan Chenga8e29892007-01-19 07:51:42 +0000860FunctionPass *llvm::createARMISelDag(ARMTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000861 return new ARMDAGToDAGISel(TM);
862}