blob: ad1f47c2dca5f80a8669099bb34df0408c8c0ed5 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000015#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000016#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000017#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000018#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000019#include "llvm/Constants.h"
20#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000022#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000023#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000024#include "llvm/Instructions.h"
25#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000026#include "llvm/IntrinsicInst.h"
Jim Laskey44c3b9f2007-01-26 21:22:28 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman37efe672006-04-22 18:53:45 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000032#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/SelectionDAG.h"
34#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerfa577022005-09-13 19:30:54 +000035#include "llvm/Target/MRegisterInfo.h"
Chris Lattner3f7927c2006-11-29 01:12:32 +000036#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/Target/TargetData.h"
38#include "llvm/Target/TargetFrameInfo.h"
39#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000042#include "llvm/Target/TargetOptions.h"
Chris Lattner495a0b52005-08-17 06:37:43 +000043#include "llvm/Transforms/Utils/BasicBlockUtils.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000044#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000045#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000046#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000047#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000048using namespace llvm;
49
Chris Lattnerda8abb02005-09-01 18:44:10 +000050#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000051static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000052ViewISelDAGs("view-isel-dags", cl::Hidden,
53 cl::desc("Pop up a window to show isel dags as they are selected"));
54static cl::opt<bool>
55ViewSchedDAGs("view-sched-dags", cl::Hidden,
56 cl::desc("Pop up a window to show sched dags as they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000057#else
Chris Lattner5e46a192006-04-02 03:07:27 +000058static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000059#endif
60
Jim Laskeyeb577ba2006-08-02 12:30:23 +000061
62//===---------------------------------------------------------------------===//
63///
64/// RegisterScheduler class - Track the registration of instruction schedulers.
65///
66//===---------------------------------------------------------------------===//
67MachinePassRegistry RegisterScheduler::Registry;
68
69//===---------------------------------------------------------------------===//
70///
71/// ISHeuristic command line option for instruction schedulers.
72///
73//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000074namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000075 cl::opt<RegisterScheduler::FunctionPassCtor, false,
76 RegisterPassParser<RegisterScheduler> >
Jim Laskey13ec7022006-08-01 14:21:23 +000077 ISHeuristic("sched",
Chris Lattner3700f902006-08-03 00:18:59 +000078 cl::init(&createDefaultScheduler),
Jim Laskey13ec7022006-08-01 14:21:23 +000079 cl::desc("Instruction schedulers available:"));
80
Jim Laskey9ff542f2006-08-01 18:29:48 +000081 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000082 defaultListDAGScheduler("default", " Best scheduler for the target",
83 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000084} // namespace
85
Chris Lattner864635a2006-02-22 22:37:12 +000086namespace {
87 /// RegsForValue - This struct represents the physical registers that a
88 /// particular value is assigned and the type information about the value.
89 /// This is needed because values can be promoted into larger registers and
90 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000091 struct VISIBILITY_HIDDEN RegsForValue {
Chris Lattner864635a2006-02-22 22:37:12 +000092 /// Regs - This list hold the register (for legal and promoted values)
93 /// or register set (for expanded values) that the value should be assigned
94 /// to.
95 std::vector<unsigned> Regs;
96
97 /// RegVT - The value type of each register.
98 ///
99 MVT::ValueType RegVT;
100
101 /// ValueVT - The value type of the LLVM value, which may be promoted from
102 /// RegVT or made from merging the two expanded parts.
103 MVT::ValueType ValueVT;
104
105 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
106
107 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
108 : RegVT(regvt), ValueVT(valuevt) {
109 Regs.push_back(Reg);
110 }
111 RegsForValue(const std::vector<unsigned> &regs,
112 MVT::ValueType regvt, MVT::ValueType valuevt)
113 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
114 }
115
116 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
117 /// this value and returns the result as a ValueVT value. This uses
118 /// Chain/Flag as the input and updates them for the output Chain/Flag.
119 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000120 SDOperand &Chain, SDOperand &Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000121
122 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
123 /// specified value into the registers specified by this object. This uses
124 /// Chain/Flag as the input and updates them for the output Chain/Flag.
125 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chenga8441262006-06-15 08:11:54 +0000126 SDOperand &Chain, SDOperand &Flag,
127 MVT::ValueType PtrVT) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000128
129 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
130 /// operand list. This adds the code marker and includes the number of
131 /// values added into it.
132 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000133 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000134 };
135}
Evan Cheng4ef10862006-01-23 07:01:07 +0000136
Chris Lattner1c08c712005-01-07 07:47:53 +0000137namespace llvm {
138 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000139 /// createDefaultScheduler - This creates an instruction scheduler appropriate
140 /// for the target.
141 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
142 SelectionDAG *DAG,
143 MachineBasicBlock *BB) {
144 TargetLowering &TLI = IS->getTargetLowering();
145
146 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
147 return createTDListDAGScheduler(IS, DAG, BB);
148 } else {
149 assert(TLI.getSchedulingPreference() ==
150 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
151 return createBURRListDAGScheduler(IS, DAG, BB);
152 }
153 }
154
155
156 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000157 /// FunctionLoweringInfo - This contains information that is global to a
158 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000159 class FunctionLoweringInfo {
160 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000161 TargetLowering &TLI;
162 Function &Fn;
163 MachineFunction &MF;
164 SSARegMap *RegMap;
165
166 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
167
168 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
169 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
170
171 /// ValueMap - Since we emit code for the function a basic block at a time,
172 /// we must remember which virtual registers hold the values for
173 /// cross-basic-block values.
174 std::map<const Value*, unsigned> ValueMap;
175
176 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
177 /// the entry block. This allows the allocas to be efficiently referenced
178 /// anywhere in the function.
179 std::map<const AllocaInst*, int> StaticAllocaMap;
180
181 unsigned MakeReg(MVT::ValueType VT) {
182 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
183 }
Chris Lattner571e4342006-10-27 21:36:01 +0000184
185 /// isExportedInst - Return true if the specified value is an instruction
186 /// exported from its block.
187 bool isExportedInst(const Value *V) {
188 return ValueMap.count(V);
189 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000190
Chris Lattner3c384492006-03-16 19:51:18 +0000191 unsigned CreateRegForValue(const Value *V);
192
Chris Lattner1c08c712005-01-07 07:47:53 +0000193 unsigned InitializeRegForValue(const Value *V) {
194 unsigned &R = ValueMap[V];
195 assert(R == 0 && "Already initialized this value register!");
196 return R = CreateRegForValue(V);
197 }
198 };
199}
200
201/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000202/// PHI nodes or outside of the basic block that defines it, or used by a
203/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000204static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
205 if (isa<PHINode>(I)) return true;
206 BasicBlock *BB = I->getParent();
207 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000208 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000209 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000210 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000211 return true;
212 return false;
213}
214
Chris Lattnerbf209482005-10-30 19:42:35 +0000215/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000216/// entry block, return true. This includes arguments used by switches, since
217/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000218static bool isOnlyUsedInEntryBlock(Argument *A) {
219 BasicBlock *Entry = A->getParent()->begin();
220 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000221 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000222 return false; // Use not in entry block.
223 return true;
224}
225
Chris Lattner1c08c712005-01-07 07:47:53 +0000226FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000227 Function &fn, MachineFunction &mf)
Chris Lattner1c08c712005-01-07 07:47:53 +0000228 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
229
Chris Lattnerbf209482005-10-30 19:42:35 +0000230 // Create a vreg for each argument register that is not dead and is used
231 // outside of the entry block for the function.
232 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
233 AI != E; ++AI)
234 if (!isOnlyUsedInEntryBlock(AI))
235 InitializeRegForValue(AI);
236
Chris Lattner1c08c712005-01-07 07:47:53 +0000237 // Initialize the mapping of values to registers. This is only set up for
238 // instruction values that are used outside of the block that defines
239 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000240 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000241 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
242 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000243 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000244 const Type *Ty = AI->getAllocatedType();
Owen Andersona69571c2006-05-03 01:29:57 +0000245 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000246 unsigned Align =
Chris Lattner58092e32007-01-20 22:35:55 +0000247 std::max((unsigned)TLI.getTargetData()->getTypeAlignmentPref(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000248 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000249
Reid Spencerb83eb642006-10-20 07:07:24 +0000250 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000251 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000252 StaticAllocaMap[AI] =
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000253 MF.getFrameInfo()->CreateStackObject((unsigned)TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000254 }
255
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000256 for (; BB != EB; ++BB)
257 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000258 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
259 if (!isa<AllocaInst>(I) ||
260 !StaticAllocaMap.count(cast<AllocaInst>(I)))
261 InitializeRegForValue(I);
262
263 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
264 // also creates the initial PHI MachineInstrs, though none of the input
265 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000266 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000267 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
268 MBBMap[BB] = MBB;
269 MF.getBasicBlockList().push_back(MBB);
270
271 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
272 // appropriate.
273 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000274 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
275 if (PN->use_empty()) continue;
276
277 MVT::ValueType VT = TLI.getValueType(PN->getType());
278 unsigned NumElements;
279 if (VT != MVT::Vector)
280 NumElements = TLI.getNumElements(VT);
281 else {
282 MVT::ValueType VT1,VT2;
283 NumElements =
284 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
285 VT1, VT2);
Chris Lattnerf44fd882005-01-07 21:34:19 +0000286 }
Chris Lattner8c494ab2006-10-27 23:50:33 +0000287 unsigned PHIReg = ValueMap[PN];
288 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000289 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Chris Lattner8c494ab2006-10-27 23:50:33 +0000290 for (unsigned i = 0; i != NumElements; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000291 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000292 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000293 }
294}
295
Chris Lattner3c384492006-03-16 19:51:18 +0000296/// CreateRegForValue - Allocate the appropriate number of virtual registers of
297/// the correctly promoted or expanded types. Assign these registers
298/// consecutive vreg numbers and return the first assigned number.
299unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
300 MVT::ValueType VT = TLI.getValueType(V->getType());
301
302 // The number of multiples of registers that we need, to, e.g., split up
303 // a <2 x int64> -> 4 x i32 registers.
304 unsigned NumVectorRegs = 1;
305
306 // If this is a packed type, figure out what type it will decompose into
307 // and how many of the elements it will use.
308 if (VT == MVT::Vector) {
309 const PackedType *PTy = cast<PackedType>(V->getType());
310 unsigned NumElts = PTy->getNumElements();
311 MVT::ValueType EltTy = TLI.getValueType(PTy->getElementType());
312
313 // Divide the input until we get to a supported size. This will always
314 // end with a scalar if the target doesn't support vectors.
315 while (NumElts > 1 && !TLI.isTypeLegal(getVectorType(EltTy, NumElts))) {
316 NumElts >>= 1;
317 NumVectorRegs <<= 1;
318 }
Chris Lattner6cb70042006-03-16 23:05:19 +0000319 if (NumElts == 1)
320 VT = EltTy;
321 else
322 VT = getVectorType(EltTy, NumElts);
Chris Lattner3c384492006-03-16 19:51:18 +0000323 }
324
325 // The common case is that we will only create one register for this
326 // value. If we have that case, create and return the virtual register.
327 unsigned NV = TLI.getNumElements(VT);
328 if (NV == 1) {
329 // If we are promoting this value, pick the next largest supported type.
330 MVT::ValueType PromotedType = TLI.getTypeToTransformTo(VT);
331 unsigned Reg = MakeReg(PromotedType);
332 // If this is a vector of supported or promoted types (e.g. 4 x i16),
333 // create all of the registers.
334 for (unsigned i = 1; i != NumVectorRegs; ++i)
335 MakeReg(PromotedType);
336 return Reg;
337 }
338
339 // If this value is represented with multiple target registers, make sure
340 // to create enough consecutive registers of the right (smaller) type.
Evan Cheng9f877882006-12-13 20:57:08 +0000341 VT = TLI.getTypeToExpandTo(VT);
342 unsigned R = MakeReg(VT);
Chris Lattner3c384492006-03-16 19:51:18 +0000343 for (unsigned i = 1; i != NV*NumVectorRegs; ++i)
Evan Cheng9f877882006-12-13 20:57:08 +0000344 MakeReg(VT);
Chris Lattner3c384492006-03-16 19:51:18 +0000345 return R;
346}
Chris Lattner1c08c712005-01-07 07:47:53 +0000347
348//===----------------------------------------------------------------------===//
349/// SelectionDAGLowering - This is the common target-independent lowering
350/// implementation that is parameterized by a TargetLowering object.
351/// Also, targets can overload any lowering method.
352///
353namespace llvm {
354class SelectionDAGLowering {
355 MachineBasicBlock *CurMBB;
356
357 std::map<const Value*, SDOperand> NodeMap;
358
Chris Lattnerd3948112005-01-17 22:19:26 +0000359 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
360 /// them up and then emit token factor nodes when possible. This allows us to
361 /// get simple disambiguation between loads without worrying about alias
362 /// analysis.
363 std::vector<SDOperand> PendingLoads;
364
Nate Begemanf15485a2006-03-27 01:32:24 +0000365 /// Case - A pair of values to record the Value for a switch case, and the
366 /// case's target basic block.
367 typedef std::pair<Constant*, MachineBasicBlock*> Case;
368 typedef std::vector<Case>::iterator CaseItr;
369 typedef std::pair<CaseItr, CaseItr> CaseRange;
370
371 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
372 /// of conditional branches.
373 struct CaseRec {
374 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
375 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
376
377 /// CaseBB - The MBB in which to emit the compare and branch
378 MachineBasicBlock *CaseBB;
379 /// LT, GE - If nonzero, we know the current case value must be less-than or
380 /// greater-than-or-equal-to these Constants.
381 Constant *LT;
382 Constant *GE;
383 /// Range - A pair of iterators representing the range of case values to be
384 /// processed at this point in the binary search tree.
385 CaseRange Range;
386 };
387
388 /// The comparison function for sorting Case values.
389 struct CaseCmp {
390 bool operator () (const Case& C1, const Case& C2) {
Reid Spencer47857812006-12-31 05:55:36 +0000391 assert(isa<ConstantInt>(C1.first) && isa<ConstantInt>(C2.first));
Reid Spencer8c57dfb2007-01-03 04:25:33 +0000392 return cast<const ConstantInt>(C1.first)->getSExtValue() <
393 cast<const ConstantInt>(C2.first)->getSExtValue();
Nate Begemanf15485a2006-03-27 01:32:24 +0000394 }
395 };
396
Chris Lattner1c08c712005-01-07 07:47:53 +0000397public:
398 // TLI - This is information that describes the available target features we
399 // need for lowering. This indicates when operations are unavailable,
400 // implemented with a libcall, etc.
401 TargetLowering &TLI;
402 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000403 const TargetData *TD;
Chris Lattner1c08c712005-01-07 07:47:53 +0000404
Nate Begemanf15485a2006-03-27 01:32:24 +0000405 /// SwitchCases - Vector of CaseBlock structures used to communicate
406 /// SwitchInst code generation information.
407 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Nate Begeman37efe672006-04-22 18:53:45 +0000408 SelectionDAGISel::JumpTable JT;
Nate Begemanf15485a2006-03-27 01:32:24 +0000409
Chris Lattner1c08c712005-01-07 07:47:53 +0000410 /// FuncInfo - Information about the function as a whole.
411 ///
412 FunctionLoweringInfo &FuncInfo;
413
414 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000415 FunctionLoweringInfo &funcinfo)
Chris Lattner1c08c712005-01-07 07:47:53 +0000416 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()),
Nate Begeman9453eea2006-04-23 06:26:20 +0000417 JT(0,0,0,0), FuncInfo(funcinfo) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000418 }
419
Chris Lattnera651cf62005-01-17 19:43:36 +0000420 /// getRoot - Return the current virtual root of the Selection DAG.
421 ///
422 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000423 if (PendingLoads.empty())
424 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000425
Chris Lattnerd3948112005-01-17 22:19:26 +0000426 if (PendingLoads.size() == 1) {
427 SDOperand Root = PendingLoads[0];
428 DAG.setRoot(Root);
429 PendingLoads.clear();
430 return Root;
431 }
432
433 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000434 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
435 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000436 PendingLoads.clear();
437 DAG.setRoot(Root);
438 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000439 }
440
Chris Lattner571e4342006-10-27 21:36:01 +0000441 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
442
Chris Lattner1c08c712005-01-07 07:47:53 +0000443 void visit(Instruction &I) { visit(I.getOpcode(), I); }
444
445 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000446 // Note: this doesn't use InstVisitor, because it has to work with
447 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000448 switch (Opcode) {
449 default: assert(0 && "Unknown instruction type encountered!");
450 abort();
451 // Build the switch statement using the Instruction.def file.
452#define HANDLE_INST(NUM, OPCODE, CLASS) \
453 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
454#include "llvm/Instruction.def"
455 }
456 }
457
458 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
459
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000460 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000461 const Value *SV, SDOperand Root,
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000462 bool isVolatile);
Chris Lattner1c08c712005-01-07 07:47:53 +0000463
464 SDOperand getIntPtrConstant(uint64_t Val) {
465 return DAG.getConstant(Val, TLI.getPointerTy());
466 }
467
Chris Lattner199862b2006-03-16 19:57:50 +0000468 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000469
470 const SDOperand &setValue(const Value *V, SDOperand NewN) {
471 SDOperand &N = NodeMap[V];
472 assert(N.Val == 0 && "Already set a value for this node!");
473 return N = NewN;
474 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000475
Chris Lattner864635a2006-02-22 22:37:12 +0000476 RegsForValue GetRegistersForValue(const std::string &ConstrCode,
477 MVT::ValueType VT,
478 bool OutReg, bool InReg,
479 std::set<unsigned> &OutputRegs,
480 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000481
Chris Lattner571e4342006-10-27 21:36:01 +0000482 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
483 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
484 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000485 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000486 void ExportFromCurrentBlock(Value *V);
487
Chris Lattner1c08c712005-01-07 07:47:53 +0000488 // Terminator instructions.
489 void visitRet(ReturnInst &I);
490 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000491 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000492 void visitUnreachable(UnreachableInst &I) { /* noop */ }
493
Nate Begemanf15485a2006-03-27 01:32:24 +0000494 // Helper for visitSwitch
495 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Nate Begeman37efe672006-04-22 18:53:45 +0000496 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Nate Begemanf15485a2006-03-27 01:32:24 +0000497
Chris Lattner1c08c712005-01-07 07:47:53 +0000498 // These all get lowered before this pass.
Chris Lattner1c08c712005-01-07 07:47:53 +0000499 void visitInvoke(InvokeInst &I) { assert(0 && "TODO"); }
500 void visitUnwind(UnwindInst &I) { assert(0 && "TODO"); }
501
Reid Spencer24d6da52007-01-21 00:29:26 +0000502 void visitScalarBinary(User &I, unsigned OpCode);
503 void visitVectorBinary(User &I, unsigned OpCode);
504 void visitEitherBinary(User &I, unsigned ScalarOp, unsigned VectorOp);
Nate Begemane21ea612005-11-18 07:42:56 +0000505 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000506 void visitAdd(User &I) {
Reid Spencer24d6da52007-01-21 00:29:26 +0000507 if (isa<PackedType>(I.getType()))
508 visitVectorBinary(I, ISD::VADD);
509 else if (I.getType()->isFloatingPoint())
510 visitScalarBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000511 else
Reid Spencer24d6da52007-01-21 00:29:26 +0000512 visitScalarBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000513 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000514 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000515 void visitMul(User &I) {
Reid Spencer24d6da52007-01-21 00:29:26 +0000516 if (isa<PackedType>(I.getType()))
517 visitVectorBinary(I, ISD::VMUL);
518 else if (I.getType()->isFloatingPoint())
519 visitScalarBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000520 else
Reid Spencer24d6da52007-01-21 00:29:26 +0000521 visitScalarBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000522 }
Reid Spencer24d6da52007-01-21 00:29:26 +0000523 void visitURem(User &I) { visitScalarBinary(I, ISD::UREM); }
524 void visitSRem(User &I) { visitScalarBinary(I, ISD::SREM); }
525 void visitFRem(User &I) { visitScalarBinary(I, ISD::FREM); }
526 void visitUDiv(User &I) { visitEitherBinary(I, ISD::UDIV, ISD::VUDIV); }
527 void visitSDiv(User &I) { visitEitherBinary(I, ISD::SDIV, ISD::VSDIV); }
528 void visitFDiv(User &I) { visitEitherBinary(I, ISD::FDIV, ISD::VSDIV); }
529 void visitAnd (User &I) { visitEitherBinary(I, ISD::AND, ISD::VAND ); }
530 void visitOr (User &I) { visitEitherBinary(I, ISD::OR, ISD::VOR ); }
531 void visitXor (User &I) { visitEitherBinary(I, ISD::XOR, ISD::VXOR ); }
532 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000533 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
534 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000535 void visitICmp(User &I);
536 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000537 // Visit the conversion instructions
538 void visitTrunc(User &I);
539 void visitZExt(User &I);
540 void visitSExt(User &I);
541 void visitFPTrunc(User &I);
542 void visitFPExt(User &I);
543 void visitFPToUI(User &I);
544 void visitFPToSI(User &I);
545 void visitUIToFP(User &I);
546 void visitSIToFP(User &I);
547 void visitPtrToInt(User &I);
548 void visitIntToPtr(User &I);
549 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000550
Chris Lattner2bbd8102006-03-29 00:11:43 +0000551 void visitExtractElement(User &I);
552 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000553 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000554
Chris Lattner1c08c712005-01-07 07:47:53 +0000555 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000556 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000557
558 void visitMalloc(MallocInst &I);
559 void visitFree(FreeInst &I);
560 void visitAlloca(AllocaInst &I);
561 void visitLoad(LoadInst &I);
562 void visitStore(StoreInst &I);
563 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
564 void visitCall(CallInst &I);
Chris Lattnerce7518c2006-01-26 22:24:51 +0000565 void visitInlineAsm(CallInst &I);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000566 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000567 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000568
Chris Lattner1c08c712005-01-07 07:47:53 +0000569 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000570 void visitVAArg(VAArgInst &I);
571 void visitVAEnd(CallInst &I);
572 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000573
Chris Lattner7041ee32005-01-11 05:56:49 +0000574 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000575
576 void visitUserOp1(Instruction &I) {
577 assert(0 && "UserOp1 should not exist at instruction selection time!");
578 abort();
579 }
580 void visitUserOp2(Instruction &I) {
581 assert(0 && "UserOp2 should not exist at instruction selection time!");
582 abort();
583 }
584};
585} // end namespace llvm
586
Chris Lattner199862b2006-03-16 19:57:50 +0000587SDOperand SelectionDAGLowering::getValue(const Value *V) {
588 SDOperand &N = NodeMap[V];
589 if (N.Val) return N;
590
591 const Type *VTy = V->getType();
592 MVT::ValueType VT = TLI.getValueType(VTy);
593 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
594 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
595 visit(CE->getOpcode(), *CE);
596 assert(N.Val && "visit didn't populate the ValueMap!");
597 return N;
598 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
599 return N = DAG.getGlobalAddress(GV, VT);
600 } else if (isa<ConstantPointerNull>(C)) {
601 return N = DAG.getConstant(0, TLI.getPointerTy());
602 } else if (isa<UndefValue>(C)) {
Chris Lattner23d564c2006-03-19 00:20:20 +0000603 if (!isa<PackedType>(VTy))
604 return N = DAG.getNode(ISD::UNDEF, VT);
605
Chris Lattnerb2827b02006-03-19 00:52:58 +0000606 // Create a VBUILD_VECTOR of undef nodes.
Chris Lattner23d564c2006-03-19 00:20:20 +0000607 const PackedType *PTy = cast<PackedType>(VTy);
608 unsigned NumElements = PTy->getNumElements();
609 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
610
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000611 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000612 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
613
614 // Create a VConstant node with generic Vector type.
615 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
616 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000617 return N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
618 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000619 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
620 return N = DAG.getConstantFP(CFP->getValue(), VT);
621 } else if (const PackedType *PTy = dyn_cast<PackedType>(VTy)) {
622 unsigned NumElements = PTy->getNumElements();
623 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000624
625 // Now that we know the number and type of the elements, push a
626 // Constant or ConstantFP node onto the ops list for each element of
627 // the packed constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000628 SmallVector<SDOperand, 8> Ops;
Chris Lattner199862b2006-03-16 19:57:50 +0000629 if (ConstantPacked *CP = dyn_cast<ConstantPacked>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000630 for (unsigned i = 0; i != NumElements; ++i)
631 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000632 } else {
633 assert(isa<ConstantAggregateZero>(C) && "Unknown packed constant!");
634 SDOperand Op;
635 if (MVT::isFloatingPoint(PVT))
636 Op = DAG.getConstantFP(0, PVT);
637 else
638 Op = DAG.getConstant(0, PVT);
639 Ops.assign(NumElements, Op);
640 }
641
Chris Lattnerb2827b02006-03-19 00:52:58 +0000642 // Create a VBUILD_VECTOR node with generic Vector type.
Chris Lattner23d564c2006-03-19 00:20:20 +0000643 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
644 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000645 return N = DAG.getNode(ISD::VBUILD_VECTOR,MVT::Vector,&Ops[0],Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000646 } else {
647 // Canonicalize all constant ints to be unsigned.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +0000648 return N = DAG.getConstant(cast<ConstantInt>(C)->getZExtValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +0000649 }
650 }
651
652 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
653 std::map<const AllocaInst*, int>::iterator SI =
654 FuncInfo.StaticAllocaMap.find(AI);
655 if (SI != FuncInfo.StaticAllocaMap.end())
656 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
657 }
658
659 std::map<const Value*, unsigned>::const_iterator VMI =
660 FuncInfo.ValueMap.find(V);
661 assert(VMI != FuncInfo.ValueMap.end() && "Value not in map!");
662
663 unsigned InReg = VMI->second;
664
665 // If this type is not legal, make it so now.
Chris Lattner70c2a612006-03-31 02:06:56 +0000666 if (VT != MVT::Vector) {
Evan Cheng9f877882006-12-13 20:57:08 +0000667 if (TLI.getTypeAction(VT) == TargetLowering::Expand) {
Chris Lattner70c2a612006-03-31 02:06:56 +0000668 // Source must be expanded. This input value is actually coming from the
669 // register pair VMI->second and VMI->second+1.
Evan Cheng9f877882006-12-13 20:57:08 +0000670 MVT::ValueType DestVT = TLI.getTypeToExpandTo(VT);
671 unsigned NumVals = TLI.getNumElements(VT);
672 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
673 if (NumVals == 1)
674 N = DAG.getNode(ISD::BIT_CONVERT, VT, N);
675 else {
676 assert(NumVals == 2 && "1 to 4 (and more) expansion not implemented!");
677 N = DAG.getNode(ISD::BUILD_PAIR, VT, N,
678 DAG.getCopyFromReg(DAG.getEntryNode(), InReg+1, DestVT));
679 }
680 } else {
681 MVT::ValueType DestVT = TLI.getTypeToTransformTo(VT);
682 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
683 if (TLI.getTypeAction(VT) == TargetLowering::Promote) // Promotion case
684 N = MVT::isFloatingPoint(VT)
685 ? DAG.getNode(ISD::FP_ROUND, VT, N)
686 : DAG.getNode(ISD::TRUNCATE, VT, N);
Chris Lattner199862b2006-03-16 19:57:50 +0000687 }
Chris Lattner70c2a612006-03-31 02:06:56 +0000688 } else {
689 // Otherwise, if this is a vector, make it available as a generic vector
690 // here.
691 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Chris Lattner2e2ef952006-04-05 06:54:42 +0000692 const PackedType *PTy = cast<PackedType>(VTy);
693 unsigned NE = TLI.getPackedTypeBreakdown(PTy, PTyElementVT,
Chris Lattner70c2a612006-03-31 02:06:56 +0000694 PTyLegalElementVT);
695
696 // Build a VBUILD_VECTOR with the input registers.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000697 SmallVector<SDOperand, 8> Ops;
Chris Lattner70c2a612006-03-31 02:06:56 +0000698 if (PTyElementVT == PTyLegalElementVT) {
699 // If the value types are legal, just VBUILD the CopyFromReg nodes.
700 for (unsigned i = 0; i != NE; ++i)
701 Ops.push_back(DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
702 PTyElementVT));
703 } else if (PTyElementVT < PTyLegalElementVT) {
704 // If the register was promoted, use TRUNCATE of FP_ROUND as appropriate.
705 for (unsigned i = 0; i != NE; ++i) {
706 SDOperand Op = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
707 PTyElementVT);
708 if (MVT::isFloatingPoint(PTyElementVT))
709 Op = DAG.getNode(ISD::FP_ROUND, PTyElementVT, Op);
710 else
711 Op = DAG.getNode(ISD::TRUNCATE, PTyElementVT, Op);
712 Ops.push_back(Op);
713 }
714 } else {
715 // If the register was expanded, use BUILD_PAIR.
716 assert((NE & 1) == 0 && "Must expand into a multiple of 2 elements!");
717 for (unsigned i = 0; i != NE/2; ++i) {
718 SDOperand Op0 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
719 PTyElementVT);
720 SDOperand Op1 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
721 PTyElementVT);
722 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Op0, Op1));
723 }
724 }
725
726 Ops.push_back(DAG.getConstant(NE, MVT::i32));
727 Ops.push_back(DAG.getValueType(PTyLegalElementVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000728 N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner2e2ef952006-04-05 06:54:42 +0000729
730 // Finally, use a VBIT_CONVERT to make this available as the appropriate
731 // vector type.
732 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
733 DAG.getConstant(PTy->getNumElements(),
734 MVT::i32),
735 DAG.getValueType(TLI.getValueType(PTy->getElementType())));
Chris Lattner199862b2006-03-16 19:57:50 +0000736 }
737
738 return N;
739}
740
741
Chris Lattner1c08c712005-01-07 07:47:53 +0000742void SelectionDAGLowering::visitRet(ReturnInst &I) {
743 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +0000744 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000745 return;
746 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000747 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +0000748 NewValues.push_back(getRoot());
749 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
750 SDOperand RetOp = getValue(I.getOperand(i));
751
752 // If this is an integer return value, we need to promote it ourselves to
753 // the full width of a register, since LegalizeOp will use ANY_EXTEND rather
754 // than sign/zero.
Evan Cheng8e7d0562006-05-26 23:09:09 +0000755 // FIXME: C calling convention requires the return type to be promoted to
756 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begemanee625572006-01-27 21:09:22 +0000757 if (MVT::isInteger(RetOp.getValueType()) &&
758 RetOp.getValueType() < MVT::i64) {
759 MVT::ValueType TmpVT;
760 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
761 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
762 else
763 TmpVT = MVT::i32;
Reid Spencer47857812006-12-31 05:55:36 +0000764 const FunctionType *FTy = I.getParent()->getParent()->getFunctionType();
Reid Spencerbcca3402007-01-03 16:49:33 +0000765 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Reid Spencer8c57dfb2007-01-03 04:25:33 +0000766 if (FTy->paramHasAttr(0, FunctionType::SExtAttribute))
767 ExtendKind = ISD::SIGN_EXTEND;
Reid Spencer47857812006-12-31 05:55:36 +0000768 if (FTy->paramHasAttr(0, FunctionType::ZExtAttribute))
769 ExtendKind = ISD::ZERO_EXTEND;
Reid Spencer376dd212007-01-03 05:03:05 +0000770 RetOp = DAG.getNode(ExtendKind, TmpVT, RetOp);
Nate Begemanee625572006-01-27 21:09:22 +0000771 }
772 NewValues.push_back(RetOp);
Reid Spencer47857812006-12-31 05:55:36 +0000773 NewValues.push_back(DAG.getConstant(false, MVT::i32));
Chris Lattner1c08c712005-01-07 07:47:53 +0000774 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000775 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
776 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000777}
778
Chris Lattner571e4342006-10-27 21:36:01 +0000779/// ExportFromCurrentBlock - If this condition isn't known to be exported from
780/// the current basic block, add it to ValueMap now so that we'll get a
781/// CopyTo/FromReg.
782void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
783 // No need to export constants.
784 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
785
786 // Already exported?
787 if (FuncInfo.isExportedInst(V)) return;
788
789 unsigned Reg = FuncInfo.InitializeRegForValue(V);
790 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
791}
792
Chris Lattner8c494ab2006-10-27 23:50:33 +0000793bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
794 const BasicBlock *FromBB) {
795 // The operands of the setcc have to be in this block. We don't know
796 // how to export them from some other block.
797 if (Instruction *VI = dyn_cast<Instruction>(V)) {
798 // Can export from current BB.
799 if (VI->getParent() == FromBB)
800 return true;
801
802 // Is already exported, noop.
803 return FuncInfo.isExportedInst(V);
804 }
805
806 // If this is an argument, we can export it if the BB is the entry block or
807 // if it is already exported.
808 if (isa<Argument>(V)) {
809 if (FromBB == &FromBB->getParent()->getEntryBlock())
810 return true;
811
812 // Otherwise, can only export this if it is already exported.
813 return FuncInfo.isExportedInst(V);
814 }
815
816 // Otherwise, constants can always be exported.
817 return true;
818}
819
Chris Lattner6a586c82006-10-29 21:01:20 +0000820static bool InBlock(const Value *V, const BasicBlock *BB) {
821 if (const Instruction *I = dyn_cast<Instruction>(V))
822 return I->getParent() == BB;
823 return true;
824}
825
Chris Lattner571e4342006-10-27 21:36:01 +0000826/// FindMergedConditions - If Cond is an expression like
827void SelectionDAGLowering::FindMergedConditions(Value *Cond,
828 MachineBasicBlock *TBB,
829 MachineBasicBlock *FBB,
830 MachineBasicBlock *CurBB,
831 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +0000832 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +0000833 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +0000834
Reid Spencere4d87aa2006-12-23 06:05:41 +0000835 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
836 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +0000837 BOp->getParent() != CurBB->getBasicBlock() ||
838 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
839 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +0000840 const BasicBlock *BB = CurBB->getBasicBlock();
841
Reid Spencere4d87aa2006-12-23 06:05:41 +0000842 // If the leaf of the tree is a comparison, merge the condition into
843 // the caseblock.
844 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
845 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +0000846 // how to export them from some other block. If this is the first block
847 // of the sequence, no exporting is needed.
848 (CurBB == CurMBB ||
849 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
850 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +0000851 BOp = cast<Instruction>(Cond);
852 ISD::CondCode Condition;
853 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
854 switch (IC->getPredicate()) {
855 default: assert(0 && "Unknown icmp predicate opcode!");
856 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
857 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
858 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
859 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
860 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
861 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
862 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
863 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
864 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
865 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
866 }
867 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
868 ISD::CondCode FPC, FOC;
869 switch (FC->getPredicate()) {
870 default: assert(0 && "Unknown fcmp predicate opcode!");
871 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
872 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
873 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
874 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
875 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
876 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
877 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
878 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
879 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
880 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
881 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
882 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
883 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
884 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
885 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
886 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
887 }
888 if (FiniteOnlyFPMath())
889 Condition = FOC;
890 else
891 Condition = FPC;
892 } else {
893 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +0000894 }
895
Chris Lattner571e4342006-10-27 21:36:01 +0000896 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
897 BOp->getOperand(1), TBB, FBB, CurBB);
898 SwitchCases.push_back(CB);
899 return;
900 }
901
902 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +0000903 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Chris Lattner571e4342006-10-27 21:36:01 +0000904 TBB, FBB, CurBB);
905 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +0000906 return;
907 }
908
Chris Lattnerd2f9ee92006-10-27 21:54:23 +0000909
910 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +0000911 MachineFunction::iterator BBI = CurBB;
912 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
913 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
914
Chris Lattnerd2f9ee92006-10-27 21:54:23 +0000915 if (Opc == Instruction::Or) {
916 // Codegen X | Y as:
917 // jmp_if_X TBB
918 // jmp TmpBB
919 // TmpBB:
920 // jmp_if_Y TBB
921 // jmp FBB
922 //
Chris Lattner571e4342006-10-27 21:36:01 +0000923
Chris Lattnerd2f9ee92006-10-27 21:54:23 +0000924 // Emit the LHS condition.
925 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
926
927 // Emit the RHS condition into TmpBB.
928 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
929 } else {
930 assert(Opc == Instruction::And && "Unknown merge op!");
931 // Codegen X & Y as:
932 // jmp_if_X TmpBB
933 // jmp FBB
934 // TmpBB:
935 // jmp_if_Y TBB
936 // jmp FBB
937 //
938 // This requires creation of TmpBB after CurBB.
939
940 // Emit the LHS condition.
941 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
942
943 // Emit the RHS condition into TmpBB.
944 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
945 }
Chris Lattner571e4342006-10-27 21:36:01 +0000946}
947
Chris Lattnerdf19f272006-10-31 22:37:42 +0000948/// If the set of cases should be emitted as a series of branches, return true.
949/// If we should emit this as a bunch of and/or'd together conditions, return
950/// false.
951static bool
952ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
953 if (Cases.size() != 2) return true;
954
Chris Lattner0ccb5002006-10-31 23:06:00 +0000955 // If this is two comparisons of the same values or'd or and'd together, they
956 // will get folded into a single comparison, so don't emit two blocks.
957 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
958 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
959 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
960 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
961 return false;
962 }
963
Chris Lattnerdf19f272006-10-31 22:37:42 +0000964 return true;
965}
966
Chris Lattner1c08c712005-01-07 07:47:53 +0000967void SelectionDAGLowering::visitBr(BranchInst &I) {
968 // Update machine-CFG edges.
969 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +0000970
971 // Figure out which block is immediately after the current one.
972 MachineBasicBlock *NextBlock = 0;
973 MachineFunction::iterator BBI = CurMBB;
974 if (++BBI != CurMBB->getParent()->end())
975 NextBlock = BBI;
976
977 if (I.isUnconditional()) {
978 // If this is not a fall-through branch, emit the branch.
979 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +0000980 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +0000981 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +0000982
Chris Lattner57ab6592006-10-24 17:57:59 +0000983 // Update machine-CFG edges.
984 CurMBB->addSuccessor(Succ0MBB);
985
986 return;
987 }
988
989 // If this condition is one of the special cases we handle, do special stuff
990 // now.
991 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +0000992 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +0000993
994 // If this is a series of conditions that are or'd or and'd together, emit
995 // this as a sequence of branches instead of setcc's with and/or operations.
996 // For example, instead of something like:
997 // cmp A, B
998 // C = seteq
999 // cmp D, E
1000 // F = setle
1001 // or C, F
1002 // jnz foo
1003 // Emit:
1004 // cmp A, B
1005 // je foo
1006 // cmp D, E
1007 // jle foo
1008 //
1009 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1010 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001011 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001012 BOp->getOpcode() == Instruction::Or)) {
1013 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001014 // If the compares in later blocks need to use values not currently
1015 // exported from this block, export them now. This block should always
1016 // be the first entry.
1017 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1018
Chris Lattnerdf19f272006-10-31 22:37:42 +00001019 // Allow some cases to be rejected.
1020 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001021 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1022 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1023 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1024 }
1025
1026 // Emit the branch for this block.
1027 visitSwitchCase(SwitchCases[0]);
1028 SwitchCases.erase(SwitchCases.begin());
1029 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001030 }
1031
Chris Lattner0ccb5002006-10-31 23:06:00 +00001032 // Okay, we decided not to do this, remove any inserted MBB's and clear
1033 // SwitchCases.
1034 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1035 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1036
Chris Lattnerdf19f272006-10-31 22:37:42 +00001037 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001038 }
1039 }
Chris Lattner24525952006-10-24 18:07:37 +00001040
1041 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001042 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Chris Lattner24525952006-10-24 18:07:37 +00001043 Succ0MBB, Succ1MBB, CurMBB);
1044 // Use visitSwitchCase to actually insert the fast branch sequence for this
1045 // cond branch.
1046 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001047}
1048
Nate Begemanf15485a2006-03-27 01:32:24 +00001049/// visitSwitchCase - Emits the necessary code to represent a single node in
1050/// the binary search tree resulting from lowering a switch instruction.
1051void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001052 SDOperand Cond;
1053 SDOperand CondLHS = getValue(CB.CmpLHS);
1054
Chris Lattner571e4342006-10-27 21:36:01 +00001055 // Build the setcc now, fold "(X == true)" to X and "(X == false)" to !X to
1056 // handle common cases produced by branch lowering.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001057 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
Chris Lattner57ab6592006-10-24 17:57:59 +00001058 Cond = CondLHS;
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001059 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
Chris Lattner571e4342006-10-27 21:36:01 +00001060 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1061 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1062 } else
1063 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Nate Begemanf15485a2006-03-27 01:32:24 +00001064
1065 // Set NextBlock to be the MBB immediately after the current one, if any.
1066 // This is used to avoid emitting unnecessary branches to the next block.
1067 MachineBasicBlock *NextBlock = 0;
1068 MachineFunction::iterator BBI = CurMBB;
1069 if (++BBI != CurMBB->getParent()->end())
1070 NextBlock = BBI;
1071
1072 // If the lhs block is the next block, invert the condition so that we can
1073 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001074 if (CB.TrueBB == NextBlock) {
1075 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001076 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1077 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1078 }
1079 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001080 DAG.getBasicBlock(CB.TrueBB));
1081 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001082 DAG.setRoot(BrCond);
1083 else
1084 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001085 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001086 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001087 CurMBB->addSuccessor(CB.TrueBB);
1088 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001089}
1090
Nate Begeman37efe672006-04-22 18:53:45 +00001091void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001092 // Emit the code for the jump table
1093 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng3d4ce112006-10-30 08:00:44 +00001094 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1095 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1096 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1097 Table, Index));
1098 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001099}
1100
Nate Begemanf15485a2006-03-27 01:32:24 +00001101void SelectionDAGLowering::visitSwitch(SwitchInst &I) {
1102 // Figure out which block is immediately after the current one.
1103 MachineBasicBlock *NextBlock = 0;
1104 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001105
Nate Begemanf15485a2006-03-27 01:32:24 +00001106 if (++BBI != CurMBB->getParent()->end())
1107 NextBlock = BBI;
1108
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001109 MachineBasicBlock *Default = FuncInfo.MBBMap[I.getDefaultDest()];
1110
Nate Begemanf15485a2006-03-27 01:32:24 +00001111 // If there is only the default destination, branch to it if it is not the
1112 // next basic block. Otherwise, just fall through.
1113 if (I.getNumOperands() == 2) {
1114 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001115
Nate Begemanf15485a2006-03-27 01:32:24 +00001116 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001117 if (Default != NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001118 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001119 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001120
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001121 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00001122 return;
1123 }
1124
1125 // If there are any non-default case statements, create a vector of Cases
1126 // representing each one, and sort the vector so that we can efficiently
1127 // create a binary search tree from them.
1128 std::vector<Case> Cases;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001129
Nate Begemanf15485a2006-03-27 01:32:24 +00001130 for (unsigned i = 1; i < I.getNumSuccessors(); ++i) {
1131 MachineBasicBlock *SMBB = FuncInfo.MBBMap[I.getSuccessor(i)];
1132 Cases.push_back(Case(I.getSuccessorValue(i), SMBB));
1133 }
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001134
Nate Begemanf15485a2006-03-27 01:32:24 +00001135 std::sort(Cases.begin(), Cases.end(), CaseCmp());
1136
1137 // Get the Value to be switched on and default basic blocks, which will be
1138 // inserted into CaseBlock records, representing basic blocks in the binary
1139 // search tree.
1140 Value *SV = I.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00001141
1142 // Get the MachineFunction which holds the current MBB. This is used during
1143 // emission of jump tables, and when inserting any additional MBBs necessary
1144 // to represent the switch.
Nate Begemanf15485a2006-03-27 01:32:24 +00001145 MachineFunction *CurMF = CurMBB->getParent();
1146 const BasicBlock *LLVMBB = CurMBB->getBasicBlock();
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001147
1148 // If the switch has few cases (two or less) emit a series of specific
1149 // tests.
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001150 if (Cases.size() < 3) {
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001151 // TODO: If any two of the cases has the same destination, and if one value
1152 // is the same as the other, but has one bit unset that the other has set,
1153 // use bit manipulation to do two compares at once. For example:
1154 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1155
Chris Lattnerb3543432006-10-23 18:38:22 +00001156 // Rearrange the case blocks so that the last one falls through if possible.
1157 if (NextBlock && Default != NextBlock && Cases.back().second != NextBlock) {
1158 // The last case block won't fall through into 'NextBlock' if we emit the
1159 // branches in this order. See if rearranging a case value would help.
1160 for (unsigned i = 0, e = Cases.size()-1; i != e; ++i) {
1161 if (Cases[i].second == NextBlock) {
1162 std::swap(Cases[i], Cases.back());
1163 break;
1164 }
1165 }
1166 }
1167
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001168 // Create a CaseBlock record representing a conditional branch to
1169 // the Case's target mbb if the value being switched on SV is equal
1170 // to C.
1171 MachineBasicBlock *CurBlock = CurMBB;
1172 for (unsigned i = 0, e = Cases.size(); i != e; ++i) {
1173 MachineBasicBlock *FallThrough;
1174 if (i != e-1) {
1175 FallThrough = new MachineBasicBlock(CurMBB->getBasicBlock());
1176 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1177 } else {
1178 // If the last case doesn't match, go to the default block.
1179 FallThrough = Default;
1180 }
1181
1182 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, SV, Cases[i].first,
1183 Cases[i].second, FallThrough, CurBlock);
1184
1185 // If emitting the first comparison, just call visitSwitchCase to emit the
1186 // code into the current block. Otherwise, push the CaseBlock onto the
1187 // vector to be later processed by SDISel, and insert the node's MBB
1188 // before the next MBB.
1189 if (CurBlock == CurMBB)
1190 visitSwitchCase(CB);
1191 else
1192 SwitchCases.push_back(CB);
1193
1194 CurBlock = FallThrough;
1195 }
1196 return;
1197 }
Nate Begeman37efe672006-04-22 18:53:45 +00001198
Nate Begeman17c275f2006-05-08 16:51:36 +00001199 // If the switch has more than 5 blocks, and at least 31.25% dense, and the
1200 // target supports indirect branches, then emit a jump table rather than
1201 // lowering the switch to a binary tree of conditional branches.
Evan Cheng3d4ce112006-10-30 08:00:44 +00001202 if ((TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1203 TLI.isOperationLegal(ISD::BRIND, MVT::Other)) &&
Nate Begemanf4360a42006-05-03 03:48:02 +00001204 Cases.size() > 5) {
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001205 uint64_t First =cast<ConstantInt>(Cases.front().first)->getZExtValue();
1206 uint64_t Last = cast<ConstantInt>(Cases.back().first)->getZExtValue();
Nate Begemanf4360a42006-05-03 03:48:02 +00001207 double Density = (double)Cases.size() / (double)((Last - First) + 1ULL);
1208
Nate Begeman17c275f2006-05-08 16:51:36 +00001209 if (Density >= 0.3125) {
Nate Begeman37efe672006-04-22 18:53:45 +00001210 // Create a new basic block to hold the code for loading the address
1211 // of the jump table, and jumping to it. Update successor information;
1212 // we will either branch to the default case for the switch, or the jump
1213 // table.
1214 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1215 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1216 CurMBB->addSuccessor(Default);
1217 CurMBB->addSuccessor(JumpTableBB);
1218
1219 // Subtract the lowest switch case value from the value being switched on
1220 // and conditional branch to default mbb if the result is greater than the
1221 // difference between smallest and largest cases.
1222 SDOperand SwitchOp = getValue(SV);
1223 MVT::ValueType VT = SwitchOp.getValueType();
1224 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1225 DAG.getConstant(First, VT));
1226
1227 // The SDNode we just created, which holds the value being switched on
1228 // minus the the smallest case value, needs to be copied to a virtual
1229 // register so it can be used as an index into the jump table in a
1230 // subsequent basic block. This value may be smaller or larger than the
1231 // target's pointer type, and therefore require extension or truncating.
1232 if (VT > TLI.getPointerTy())
1233 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1234 else
1235 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001236
Nate Begeman37efe672006-04-22 18:53:45 +00001237 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1238 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1239
1240 // Emit the range check for the jump table, and branch to the default
1241 // block for the switch statement if the value being switched on exceeds
1242 // the largest case in the switch.
1243 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1244 DAG.getConstant(Last-First,VT), ISD::SETUGT);
1245 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1246 DAG.getBasicBlock(Default)));
1247
Nate Begemanf4360a42006-05-03 03:48:02 +00001248 // Build a vector of destination BBs, corresponding to each target
1249 // of the jump table. If the value of the jump table slot corresponds to
1250 // a case statement, push the case's BB onto the vector, otherwise, push
1251 // the default BB.
Nate Begeman37efe672006-04-22 18:53:45 +00001252 std::vector<MachineBasicBlock*> DestBBs;
Nate Begemanf4360a42006-05-03 03:48:02 +00001253 uint64_t TEI = First;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001254 for (CaseItr ii = Cases.begin(), ee = Cases.end(); ii != ee; ++TEI)
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001255 if (cast<ConstantInt>(ii->first)->getZExtValue() == TEI) {
Nate Begemanf4360a42006-05-03 03:48:02 +00001256 DestBBs.push_back(ii->second);
Nate Begemanf4360a42006-05-03 03:48:02 +00001257 ++ii;
1258 } else {
1259 DestBBs.push_back(Default);
Nate Begemanf4360a42006-05-03 03:48:02 +00001260 }
Nate Begemanf4360a42006-05-03 03:48:02 +00001261
Chris Lattner8c494ab2006-10-27 23:50:33 +00001262 // Update successor info. Add one edge to each unique successor.
1263 // Vector bool would be better, but vector<bool> is really slow.
1264 std::vector<unsigned char> SuccsHandled;
1265 SuccsHandled.resize(CurMBB->getParent()->getNumBlockIDs());
1266
Chris Lattnerc66764c2006-09-10 06:36:57 +00001267 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Chris Lattner8c494ab2006-10-27 23:50:33 +00001268 E = DestBBs.end(); I != E; ++I) {
1269 if (!SuccsHandled[(*I)->getNumber()]) {
1270 SuccsHandled[(*I)->getNumber()] = true;
1271 JumpTableBB->addSuccessor(*I);
1272 }
1273 }
Nate Begemanf4360a42006-05-03 03:48:02 +00001274
1275 // Create a jump table index for this jump table, or return an existing
1276 // one.
Nate Begeman37efe672006-04-22 18:53:45 +00001277 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1278
1279 // Set the jump table information so that we can codegen it as a second
1280 // MachineBasicBlock
1281 JT.Reg = JumpTableReg;
1282 JT.JTI = JTI;
1283 JT.MBB = JumpTableBB;
Nate Begeman9453eea2006-04-23 06:26:20 +00001284 JT.Default = Default;
Nate Begeman37efe672006-04-22 18:53:45 +00001285 return;
1286 }
1287 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001288
1289 // Push the initial CaseRec onto the worklist
1290 std::vector<CaseRec> CaseVec;
1291 CaseVec.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1292
1293 while (!CaseVec.empty()) {
1294 // Grab a record representing a case range to process off the worklist
1295 CaseRec CR = CaseVec.back();
1296 CaseVec.pop_back();
1297
1298 // Size is the number of Cases represented by this range. If Size is 1,
1299 // then we are processing a leaf of the binary search tree. Otherwise,
1300 // we need to pick a pivot, and push left and right ranges onto the
1301 // worklist.
1302 unsigned Size = CR.Range.second - CR.Range.first;
1303
1304 if (Size == 1) {
1305 // Create a CaseBlock record representing a conditional branch to
1306 // the Case's target mbb if the value being switched on SV is equal
1307 // to C. Otherwise, branch to default.
1308 Constant *C = CR.Range.first->first;
1309 MachineBasicBlock *Target = CR.Range.first->second;
1310 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, SV, C, Target, Default,
1311 CR.CaseBB);
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001312
Nate Begemanf15485a2006-03-27 01:32:24 +00001313 // If the MBB representing the leaf node is the current MBB, then just
1314 // call visitSwitchCase to emit the code into the current block.
1315 // Otherwise, push the CaseBlock onto the vector to be later processed
1316 // by SDISel, and insert the node's MBB before the next MBB.
1317 if (CR.CaseBB == CurMBB)
1318 visitSwitchCase(CB);
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001319 else
Nate Begemanf15485a2006-03-27 01:32:24 +00001320 SwitchCases.push_back(CB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001321 } else {
1322 // split case range at pivot
1323 CaseItr Pivot = CR.Range.first + (Size / 2);
1324 CaseRange LHSR(CR.Range.first, Pivot);
1325 CaseRange RHSR(Pivot, CR.Range.second);
1326 Constant *C = Pivot->first;
Chris Lattner57ab6592006-10-24 17:57:59 +00001327 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001328
Nate Begemanf15485a2006-03-27 01:32:24 +00001329 // We know that we branch to the LHS if the Value being switched on is
1330 // less than the Pivot value, C. We use this to optimize our binary
1331 // tree a bit, by recognizing that if SV is greater than or equal to the
1332 // LHS's Case Value, and that Case Value is exactly one less than the
1333 // Pivot's Value, then we can branch directly to the LHS's Target,
1334 // rather than creating a leaf node for it.
1335 if ((LHSR.second - LHSR.first) == 1 &&
1336 LHSR.first->first == CR.GE &&
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001337 cast<ConstantInt>(C)->getZExtValue() ==
1338 (cast<ConstantInt>(CR.GE)->getZExtValue() + 1ULL)) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001339 TrueBB = LHSR.first->second;
Nate Begemanf15485a2006-03-27 01:32:24 +00001340 } else {
Chris Lattner57ab6592006-10-24 17:57:59 +00001341 TrueBB = new MachineBasicBlock(LLVMBB);
1342 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1343 CaseVec.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Nate Begemanf15485a2006-03-27 01:32:24 +00001344 }
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001345
Nate Begemanf15485a2006-03-27 01:32:24 +00001346 // Similar to the optimization above, if the Value being switched on is
1347 // known to be less than the Constant CR.LT, and the current Case Value
1348 // is CR.LT - 1, then we can branch directly to the target block for
1349 // the current Case Value, rather than emitting a RHS leaf node for it.
1350 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001351 cast<ConstantInt>(RHSR.first->first)->getZExtValue() ==
1352 (cast<ConstantInt>(CR.LT)->getZExtValue() - 1ULL)) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001353 FalseBB = RHSR.first->second;
Nate Begemanf15485a2006-03-27 01:32:24 +00001354 } else {
Chris Lattner57ab6592006-10-24 17:57:59 +00001355 FalseBB = new MachineBasicBlock(LLVMBB);
1356 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1357 CaseVec.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Nate Begemanf15485a2006-03-27 01:32:24 +00001358 }
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001359
Nate Begemanf15485a2006-03-27 01:32:24 +00001360 // Create a CaseBlock record representing a conditional branch to
1361 // the LHS node if the value being switched on SV is less than C.
1362 // Otherwise, branch to LHS.
Reid Spencer8c57dfb2007-01-03 04:25:33 +00001363 ISD::CondCode CC = ISD::SETLT;
Chris Lattner57ab6592006-10-24 17:57:59 +00001364 SelectionDAGISel::CaseBlock CB(CC, SV, C, TrueBB, FalseBB, CR.CaseBB);
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001365
Nate Begemanf15485a2006-03-27 01:32:24 +00001366 if (CR.CaseBB == CurMBB)
1367 visitSwitchCase(CB);
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001368 else
Nate Begemanf15485a2006-03-27 01:32:24 +00001369 SwitchCases.push_back(CB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001370 }
1371 }
1372}
1373
Chris Lattnerb9fccc42005-04-02 05:04:50 +00001374void SelectionDAGLowering::visitSub(User &I) {
1375 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00001376 const Type *Ty = I.getType();
1377 if (isa<PackedType>(Ty)) {
1378 visitVectorBinary(I, ISD::VSUB);
1379 } else if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00001380 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
1381 if (CFP->isExactlyValue(-0.0)) {
1382 SDOperand Op2 = getValue(I.getOperand(1));
1383 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
1384 return;
1385 }
Reid Spencer24d6da52007-01-21 00:29:26 +00001386 visitScalarBinary(I, ISD::FSUB);
Reid Spencer1628cec2006-10-26 06:15:43 +00001387 } else
Reid Spencer24d6da52007-01-21 00:29:26 +00001388 visitScalarBinary(I, ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00001389}
1390
Reid Spencer24d6da52007-01-21 00:29:26 +00001391void SelectionDAGLowering::visitScalarBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00001392 SDOperand Op1 = getValue(I.getOperand(0));
1393 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00001394
1395 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00001396}
1397
Reid Spencer24d6da52007-01-21 00:29:26 +00001398void
1399SelectionDAGLowering::visitVectorBinary(User &I, unsigned OpCode) {
1400 assert(isa<PackedType>(I.getType()));
1401 const PackedType *Ty = cast<PackedType>(I.getType());
1402 SDOperand Typ = DAG.getValueType(TLI.getValueType(Ty->getElementType()));
Reid Spencer1628cec2006-10-26 06:15:43 +00001403
Reid Spencer24d6da52007-01-21 00:29:26 +00001404 setValue(&I, DAG.getNode(OpCode, MVT::Vector,
1405 getValue(I.getOperand(0)),
1406 getValue(I.getOperand(1)),
1407 DAG.getConstant(Ty->getNumElements(), MVT::i32),
1408 Typ));
1409}
1410
1411void SelectionDAGLowering::visitEitherBinary(User &I, unsigned ScalarOp,
1412 unsigned VectorOp) {
1413 if (isa<PackedType>(I.getType()))
1414 visitVectorBinary(I, VectorOp);
1415 else
1416 visitScalarBinary(I, ScalarOp);
Nate Begemane21ea612005-11-18 07:42:56 +00001417}
Chris Lattner2c49f272005-01-19 22:31:21 +00001418
Nate Begemane21ea612005-11-18 07:42:56 +00001419void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
1420 SDOperand Op1 = getValue(I.getOperand(0));
1421 SDOperand Op2 = getValue(I.getOperand(1));
1422
Reid Spencer832254e2007-02-02 02:16:23 +00001423 if (TLI.getShiftAmountTy() < Op2.getValueType())
1424 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
1425 else if (TLI.getShiftAmountTy() > Op2.getValueType())
1426 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00001427
Chris Lattner1c08c712005-01-07 07:47:53 +00001428 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
1429}
1430
Reid Spencer45fb3f32006-11-20 01:22:35 +00001431void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001432 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
1433 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
1434 predicate = IC->getPredicate();
1435 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
1436 predicate = ICmpInst::Predicate(IC->getPredicate());
1437 SDOperand Op1 = getValue(I.getOperand(0));
1438 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00001439 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00001440 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00001441 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
1442 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
1443 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
1444 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
1445 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
1446 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
1447 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
1448 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
1449 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
1450 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
1451 default:
1452 assert(!"Invalid ICmp predicate value");
1453 Opcode = ISD::SETEQ;
1454 break;
1455 }
1456 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
1457}
1458
1459void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001460 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
1461 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
1462 predicate = FC->getPredicate();
1463 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
1464 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00001465 SDOperand Op1 = getValue(I.getOperand(0));
1466 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00001467 ISD::CondCode Condition, FOC, FPC;
1468 switch (predicate) {
1469 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1470 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1471 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1472 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1473 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1474 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1475 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1476 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1477 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1478 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1479 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1480 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1481 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1482 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1483 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1484 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1485 default:
1486 assert(!"Invalid FCmp predicate value");
1487 FOC = FPC = ISD::SETFALSE;
1488 break;
1489 }
1490 if (FiniteOnlyFPMath())
1491 Condition = FOC;
1492 else
1493 Condition = FPC;
1494 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00001495}
1496
1497void SelectionDAGLowering::visitSelect(User &I) {
1498 SDOperand Cond = getValue(I.getOperand(0));
1499 SDOperand TrueVal = getValue(I.getOperand(1));
1500 SDOperand FalseVal = getValue(I.getOperand(2));
Chris Lattnerb22e35a2006-04-08 22:22:57 +00001501 if (!isa<PackedType>(I.getType())) {
1502 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
1503 TrueVal, FalseVal));
1504 } else {
1505 setValue(&I, DAG.getNode(ISD::VSELECT, MVT::Vector, Cond, TrueVal, FalseVal,
1506 *(TrueVal.Val->op_end()-2),
1507 *(TrueVal.Val->op_end()-1)));
1508 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001509}
1510
Reid Spencer3da59db2006-11-27 01:05:10 +00001511
1512void SelectionDAGLowering::visitTrunc(User &I) {
1513 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
1514 SDOperand N = getValue(I.getOperand(0));
1515 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1516 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
1517}
1518
1519void SelectionDAGLowering::visitZExt(User &I) {
1520 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
1521 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
1522 SDOperand N = getValue(I.getOperand(0));
1523 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1524 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
1525}
1526
1527void SelectionDAGLowering::visitSExt(User &I) {
1528 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
1529 // SExt also can't be a cast to bool for same reason. So, nothing much to do
1530 SDOperand N = getValue(I.getOperand(0));
1531 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1532 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
1533}
1534
1535void SelectionDAGLowering::visitFPTrunc(User &I) {
1536 // FPTrunc is never a no-op cast, no need to check
1537 SDOperand N = getValue(I.getOperand(0));
1538 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1539 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
1540}
1541
1542void SelectionDAGLowering::visitFPExt(User &I){
1543 // FPTrunc is never a no-op cast, no need to check
1544 SDOperand N = getValue(I.getOperand(0));
1545 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1546 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
1547}
1548
1549void SelectionDAGLowering::visitFPToUI(User &I) {
1550 // FPToUI is never a no-op cast, no need to check
1551 SDOperand N = getValue(I.getOperand(0));
1552 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1553 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
1554}
1555
1556void SelectionDAGLowering::visitFPToSI(User &I) {
1557 // FPToSI is never a no-op cast, no need to check
1558 SDOperand N = getValue(I.getOperand(0));
1559 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1560 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
1561}
1562
1563void SelectionDAGLowering::visitUIToFP(User &I) {
1564 // UIToFP is never a no-op cast, no need to check
1565 SDOperand N = getValue(I.getOperand(0));
1566 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1567 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
1568}
1569
1570void SelectionDAGLowering::visitSIToFP(User &I){
1571 // UIToFP is never a no-op cast, no need to check
1572 SDOperand N = getValue(I.getOperand(0));
1573 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1574 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
1575}
1576
1577void SelectionDAGLowering::visitPtrToInt(User &I) {
1578 // What to do depends on the size of the integer and the size of the pointer.
1579 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00001580 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00001581 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001582 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00001583 SDOperand Result;
1584 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
1585 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
1586 else
1587 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
1588 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
1589 setValue(&I, Result);
1590}
Chris Lattner1c08c712005-01-07 07:47:53 +00001591
Reid Spencer3da59db2006-11-27 01:05:10 +00001592void SelectionDAGLowering::visitIntToPtr(User &I) {
1593 // What to do depends on the size of the integer and the size of the pointer.
1594 // We can either truncate, zero extend, or no-op, accordingly.
1595 SDOperand N = getValue(I.getOperand(0));
1596 MVT::ValueType SrcVT = N.getValueType();
1597 MVT::ValueType DestVT = TLI.getValueType(I.getType());
1598 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
1599 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
1600 else
1601 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
1602 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
1603}
1604
1605void SelectionDAGLowering::visitBitCast(User &I) {
1606 SDOperand N = getValue(I.getOperand(0));
1607 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattnere25ca692006-03-22 20:09:35 +00001608 if (DestVT == MVT::Vector) {
Reid Spencer3da59db2006-11-27 01:05:10 +00001609 // This is a cast to a vector from something else.
1610 // Get information about the output vector.
Chris Lattnere25ca692006-03-22 20:09:35 +00001611 const PackedType *DestTy = cast<PackedType>(I.getType());
1612 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1613 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N,
1614 DAG.getConstant(DestTy->getNumElements(),MVT::i32),
1615 DAG.getValueType(EltVT)));
Reid Spencer3da59db2006-11-27 01:05:10 +00001616 return;
1617 }
1618 MVT::ValueType SrcVT = N.getValueType();
1619 if (SrcVT == MVT::Vector) {
1620 // This is a cast from a vctor to something else.
1621 // Get information about the input vector.
Chris Lattnere25ca692006-03-22 20:09:35 +00001622 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N));
Reid Spencer3da59db2006-11-27 01:05:10 +00001623 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00001624 }
Reid Spencer3da59db2006-11-27 01:05:10 +00001625
1626 // BitCast assures us that source and destination are the same size so this
1627 // is either a BIT_CONVERT or a no-op.
1628 if (DestVT != N.getValueType())
1629 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
1630 else
1631 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00001632}
1633
Chris Lattner2bbd8102006-03-29 00:11:43 +00001634void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00001635 SDOperand InVec = getValue(I.getOperand(0));
1636 SDOperand InVal = getValue(I.getOperand(1));
1637 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1638 getValue(I.getOperand(2)));
1639
Chris Lattner2332b9f2006-03-19 01:17:20 +00001640 SDOperand Num = *(InVec.Val->op_end()-2);
1641 SDOperand Typ = *(InVec.Val->op_end()-1);
1642 setValue(&I, DAG.getNode(ISD::VINSERT_VECTOR_ELT, MVT::Vector,
1643 InVec, InVal, InIdx, Num, Typ));
Chris Lattnerc7029802006-03-18 01:44:44 +00001644}
1645
Chris Lattner2bbd8102006-03-29 00:11:43 +00001646void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00001647 SDOperand InVec = getValue(I.getOperand(0));
1648 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1649 getValue(I.getOperand(1)));
1650 SDOperand Typ = *(InVec.Val->op_end()-1);
1651 setValue(&I, DAG.getNode(ISD::VEXTRACT_VECTOR_ELT,
1652 TLI.getValueType(I.getType()), InVec, InIdx));
1653}
Chris Lattnerc7029802006-03-18 01:44:44 +00001654
Chris Lattner3e104b12006-04-08 04:15:24 +00001655void SelectionDAGLowering::visitShuffleVector(User &I) {
1656 SDOperand V1 = getValue(I.getOperand(0));
1657 SDOperand V2 = getValue(I.getOperand(1));
1658 SDOperand Mask = getValue(I.getOperand(2));
1659
1660 SDOperand Num = *(V1.Val->op_end()-2);
1661 SDOperand Typ = *(V2.Val->op_end()-1);
1662 setValue(&I, DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
1663 V1, V2, Mask, Num, Typ));
1664}
1665
1666
Chris Lattner1c08c712005-01-07 07:47:53 +00001667void SelectionDAGLowering::visitGetElementPtr(User &I) {
1668 SDOperand N = getValue(I.getOperand(0));
1669 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00001670
1671 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
1672 OI != E; ++OI) {
1673 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00001674 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00001675 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00001676 if (Field) {
1677 // N = N + Offset
Owen Andersona69571c2006-05-03 01:29:57 +00001678 uint64_t Offset = TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattner1c08c712005-01-07 07:47:53 +00001679 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001680 getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00001681 }
1682 Ty = StTy->getElementType(Field);
1683 } else {
1684 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00001685
Chris Lattner7c0104b2005-11-09 04:45:33 +00001686 // If this is a constant subscript, handle it quickly.
1687 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00001688 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00001689 uint64_t Offs =
Evan Cheng0d630d22007-01-05 01:46:20 +00001690 TD->getTypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner7c0104b2005-11-09 04:45:33 +00001691 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
1692 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00001693 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00001694
1695 // N = N + Idx * ElementSize;
Owen Andersona69571c2006-05-03 01:29:57 +00001696 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00001697 SDOperand IdxN = getValue(Idx);
1698
1699 // If the index is smaller or larger than intptr_t, truncate or extend
1700 // it.
1701 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00001702 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00001703 } else if (IdxN.getValueType() > N.getValueType())
1704 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
1705
1706 // If this is a multiply by a power of two, turn it into a shl
1707 // immediately. This is a very common case.
1708 if (isPowerOf2_64(ElementSize)) {
1709 unsigned Amt = Log2_64(ElementSize);
1710 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00001711 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00001712 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
1713 continue;
1714 }
1715
1716 SDOperand Scale = getIntPtrConstant(ElementSize);
1717 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
1718 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00001719 }
1720 }
1721 setValue(&I, N);
1722}
1723
1724void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
1725 // If this is a fixed sized alloca in the entry block of the function,
1726 // allocate it statically on the stack.
1727 if (FuncInfo.StaticAllocaMap.count(&I))
1728 return; // getValue will auto-populate this.
1729
1730 const Type *Ty = I.getAllocatedType();
Owen Andersona69571c2006-05-03 01:29:57 +00001731 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00001732 unsigned Align =
1733 std::max((unsigned)TLI.getTargetData()->getTypeAlignmentPref(Ty),
1734 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00001735
1736 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00001737 MVT::ValueType IntPtr = TLI.getPointerTy();
1738 if (IntPtr < AllocSize.getValueType())
1739 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
1740 else if (IntPtr > AllocSize.getValueType())
1741 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00001742
Chris Lattner68cd65e2005-01-22 23:04:37 +00001743 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner1c08c712005-01-07 07:47:53 +00001744 getIntPtrConstant(TySize));
1745
1746 // Handle alignment. If the requested alignment is less than or equal to the
1747 // stack alignment, ignore it and round the size of the allocation up to the
1748 // stack alignment size. If the size is greater than the stack alignment, we
1749 // note this in the DYNAMIC_STACKALLOC node.
1750 unsigned StackAlign =
1751 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
1752 if (Align <= StackAlign) {
1753 Align = 0;
1754 // Add SA-1 to the size.
1755 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
1756 getIntPtrConstant(StackAlign-1));
1757 // Mask out the low bits for alignment purposes.
1758 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
1759 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
1760 }
1761
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001762 SDOperand Ops[] = { getRoot(), AllocSize, getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001763 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
1764 MVT::Other);
1765 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner1c08c712005-01-07 07:47:53 +00001766 DAG.setRoot(setValue(&I, DSA).getValue(1));
1767
1768 // Inform the Frame Information that we have just allocated a variable-sized
1769 // object.
1770 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
1771}
1772
Chris Lattner1c08c712005-01-07 07:47:53 +00001773void SelectionDAGLowering::visitLoad(LoadInst &I) {
1774 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00001775
Chris Lattnerd3948112005-01-17 22:19:26 +00001776 SDOperand Root;
1777 if (I.isVolatile())
1778 Root = getRoot();
1779 else {
1780 // Do not serialize non-volatile loads against each other.
1781 Root = DAG.getRoot();
1782 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001783
Evan Cheng466685d2006-10-09 20:57:25 +00001784 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001785 Root, I.isVolatile()));
1786}
1787
1788SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00001789 const Value *SV, SDOperand Root,
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001790 bool isVolatile) {
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001791 SDOperand L;
Nate Begeman8cfa57b2005-12-06 06:18:55 +00001792 if (const PackedType *PTy = dyn_cast<PackedType>(Ty)) {
Nate Begeman4ef3b812005-11-22 01:29:36 +00001793 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Evan Cheng466685d2006-10-09 20:57:25 +00001794 L = DAG.getVecLoad(PTy->getNumElements(), PVT, Root, Ptr,
1795 DAG.getSrcValue(SV));
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001796 } else {
Evan Cheng0b4f80e2006-12-20 01:27:29 +00001797 L = DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0, isVolatile);
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001798 }
Chris Lattnerd3948112005-01-17 22:19:26 +00001799
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001800 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00001801 DAG.setRoot(L.getValue(1));
1802 else
1803 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001804
1805 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00001806}
1807
1808
1809void SelectionDAGLowering::visitStore(StoreInst &I) {
1810 Value *SrcV = I.getOperand(0);
1811 SDOperand Src = getValue(SrcV);
1812 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00001813 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Evan Cheng8b2794a2006-10-13 21:14:26 +00001814 I.isVolatile()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001815}
1816
Chris Lattner0eade312006-03-24 02:22:33 +00001817/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
1818/// access memory and has no other side effects at all.
1819static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
1820#define GET_NO_MEMORY_INTRINSICS
1821#include "llvm/Intrinsics.gen"
1822#undef GET_NO_MEMORY_INTRINSICS
1823 return false;
1824}
1825
Chris Lattnere58a7802006-04-02 03:41:14 +00001826// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
1827// have any side-effects or if it only reads memory.
1828static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
1829#define GET_SIDE_EFFECT_INFO
1830#include "llvm/Intrinsics.gen"
1831#undef GET_SIDE_EFFECT_INFO
1832 return false;
1833}
1834
Chris Lattner0eade312006-03-24 02:22:33 +00001835/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
1836/// node.
1837void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
1838 unsigned Intrinsic) {
Chris Lattner7255a542006-03-24 22:49:42 +00001839 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnere58a7802006-04-02 03:41:14 +00001840 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +00001841
1842 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001843 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00001844 if (HasChain) { // If this intrinsic has side-effects, chainify it.
1845 if (OnlyLoad) {
1846 // We don't need to serialize loads against other loads.
1847 Ops.push_back(DAG.getRoot());
1848 } else {
1849 Ops.push_back(getRoot());
1850 }
1851 }
Chris Lattner0eade312006-03-24 02:22:33 +00001852
1853 // Add the intrinsic ID as an integer operand.
1854 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
1855
1856 // Add all operands of the call to the operand list.
1857 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
1858 SDOperand Op = getValue(I.getOperand(i));
1859
1860 // If this is a vector type, force it to the right packed type.
1861 if (Op.getValueType() == MVT::Vector) {
1862 const PackedType *OpTy = cast<PackedType>(I.getOperand(i)->getType());
1863 MVT::ValueType EltVT = TLI.getValueType(OpTy->getElementType());
1864
1865 MVT::ValueType VVT = MVT::getVectorType(EltVT, OpTy->getNumElements());
1866 assert(VVT != MVT::Other && "Intrinsic uses a non-legal type?");
1867 Op = DAG.getNode(ISD::VBIT_CONVERT, VVT, Op);
1868 }
1869
1870 assert(TLI.isTypeLegal(Op.getValueType()) &&
1871 "Intrinsic uses a non-legal type?");
1872 Ops.push_back(Op);
1873 }
1874
1875 std::vector<MVT::ValueType> VTs;
1876 if (I.getType() != Type::VoidTy) {
1877 MVT::ValueType VT = TLI.getValueType(I.getType());
1878 if (VT == MVT::Vector) {
1879 const PackedType *DestTy = cast<PackedType>(I.getType());
1880 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1881
1882 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
1883 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
1884 }
1885
1886 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
1887 VTs.push_back(VT);
1888 }
1889 if (HasChain)
1890 VTs.push_back(MVT::Other);
1891
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001892 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
1893
Chris Lattner0eade312006-03-24 02:22:33 +00001894 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00001895 SDOperand Result;
1896 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001897 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
1898 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00001899 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001900 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
1901 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00001902 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001903 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
1904 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00001905
Chris Lattnere58a7802006-04-02 03:41:14 +00001906 if (HasChain) {
1907 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
1908 if (OnlyLoad)
1909 PendingLoads.push_back(Chain);
1910 else
1911 DAG.setRoot(Chain);
1912 }
Chris Lattner0eade312006-03-24 02:22:33 +00001913 if (I.getType() != Type::VoidTy) {
1914 if (const PackedType *PTy = dyn_cast<PackedType>(I.getType())) {
1915 MVT::ValueType EVT = TLI.getValueType(PTy->getElementType());
1916 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
1917 DAG.getConstant(PTy->getNumElements(), MVT::i32),
1918 DAG.getValueType(EVT));
1919 }
1920 setValue(&I, Result);
1921 }
1922}
1923
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001924/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
1925/// we want to emit this as a call to a named external function, return the name
1926/// otherwise lower it and return null.
1927const char *
1928SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
1929 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00001930 default:
1931 // By default, turn this into a target intrinsic node.
1932 visitTargetIntrinsic(I, Intrinsic);
1933 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001934 case Intrinsic::vastart: visitVAStart(I); return 0;
1935 case Intrinsic::vaend: visitVAEnd(I); return 0;
1936 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00001937 case Intrinsic::returnaddress:
1938 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
1939 getValue(I.getOperand(1))));
1940 return 0;
1941 case Intrinsic::frameaddress:
1942 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
1943 getValue(I.getOperand(1))));
1944 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001945 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00001946 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001947 break;
1948 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00001949 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001950 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00001951 case Intrinsic::memcpy_i32:
1952 case Intrinsic::memcpy_i64:
1953 visitMemIntrinsic(I, ISD::MEMCPY);
1954 return 0;
1955 case Intrinsic::memset_i32:
1956 case Intrinsic::memset_i64:
1957 visitMemIntrinsic(I, ISD::MEMSET);
1958 return 0;
1959 case Intrinsic::memmove_i32:
1960 case Intrinsic::memmove_i64:
1961 visitMemIntrinsic(I, ISD::MEMMOVE);
1962 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001963
Chris Lattner86cb6432005-12-13 17:40:33 +00001964 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001965 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00001966 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001967 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001968 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00001969
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001970 Ops[0] = getRoot();
1971 Ops[1] = getValue(SPI.getLineValue());
1972 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00001973
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001974 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00001975 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00001976 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
1977
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001978 Ops[3] = DAG.getString(CompileUnit->getFileName());
1979 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00001980
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001981 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00001982 }
Jim Laskey43970fe2006-03-23 18:06:46 +00001983
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001984 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00001985 }
Jim Laskey43970fe2006-03-23 18:06:46 +00001986 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001987 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00001988 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001989 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
1990 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00001991 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001992 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00001993 }
1994
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001995 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00001996 }
1997 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001998 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00001999 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002000 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2001 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002002 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002003 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002004 }
2005
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002006 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002007 }
2008 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002009 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002010 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002011 if (MMI && FSI.getSubprogram() &&
2012 MMI->Verify(FSI.getSubprogram())) {
2013 unsigned LabelID = MMI->RecordRegionStart(FSI.getSubprogram());
Jim Laskey1ee29252007-01-26 14:34:52 +00002014 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002015 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002016 }
2017
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002018 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002019 }
2020 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002021 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002022 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002023 if (MMI && DI.getVariable() && MMI->Verify(DI.getVariable())) {
Jim Laskey0892cee2006-03-24 09:50:27 +00002024 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002025 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002026 MMI->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskey43970fe2006-03-23 18:06:46 +00002027 }
2028
2029 return 0;
2030 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002031
Reid Spencer0b118202006-01-16 21:12:35 +00002032 case Intrinsic::sqrt_f32:
2033 case Intrinsic::sqrt_f64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002034 setValue(&I, DAG.getNode(ISD::FSQRT,
2035 getValue(I.getOperand(1)).getValueType(),
2036 getValue(I.getOperand(1))));
2037 return 0;
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002038 case Intrinsic::powi_f32:
2039 case Intrinsic::powi_f64:
2040 setValue(&I, DAG.getNode(ISD::FPOWI,
2041 getValue(I.getOperand(1)).getValueType(),
2042 getValue(I.getOperand(1)),
2043 getValue(I.getOperand(2))));
2044 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002045 case Intrinsic::pcmarker: {
2046 SDOperand Tmp = getValue(I.getOperand(1));
2047 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2048 return 0;
2049 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002050 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002051 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002052 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2053 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2054 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002055 setValue(&I, Tmp);
2056 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002057 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002058 }
Nate Begemand88fc032006-01-14 03:14:10 +00002059 case Intrinsic::bswap_i16:
Nate Begemand88fc032006-01-14 03:14:10 +00002060 case Intrinsic::bswap_i32:
Nate Begemand88fc032006-01-14 03:14:10 +00002061 case Intrinsic::bswap_i64:
2062 setValue(&I, DAG.getNode(ISD::BSWAP,
2063 getValue(I.getOperand(1)).getValueType(),
2064 getValue(I.getOperand(1))));
2065 return 0;
Reid Spencer0b118202006-01-16 21:12:35 +00002066 case Intrinsic::cttz_i8:
2067 case Intrinsic::cttz_i16:
2068 case Intrinsic::cttz_i32:
2069 case Intrinsic::cttz_i64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002070 setValue(&I, DAG.getNode(ISD::CTTZ,
2071 getValue(I.getOperand(1)).getValueType(),
2072 getValue(I.getOperand(1))));
2073 return 0;
Reid Spencer0b118202006-01-16 21:12:35 +00002074 case Intrinsic::ctlz_i8:
2075 case Intrinsic::ctlz_i16:
2076 case Intrinsic::ctlz_i32:
2077 case Intrinsic::ctlz_i64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002078 setValue(&I, DAG.getNode(ISD::CTLZ,
2079 getValue(I.getOperand(1)).getValueType(),
2080 getValue(I.getOperand(1))));
2081 return 0;
Reid Spencer0b118202006-01-16 21:12:35 +00002082 case Intrinsic::ctpop_i8:
2083 case Intrinsic::ctpop_i16:
2084 case Intrinsic::ctpop_i32:
2085 case Intrinsic::ctpop_i64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002086 setValue(&I, DAG.getNode(ISD::CTPOP,
2087 getValue(I.getOperand(1)).getValueType(),
2088 getValue(I.getOperand(1))));
2089 return 0;
Chris Lattner140d53c2006-01-13 02:50:02 +00002090 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002091 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002092 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2093 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00002094 setValue(&I, Tmp);
2095 DAG.setRoot(Tmp.getValue(1));
2096 return 0;
2097 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00002098 case Intrinsic::stackrestore: {
2099 SDOperand Tmp = getValue(I.getOperand(1));
2100 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00002101 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00002102 }
Chris Lattnerac22c832005-12-12 22:51:16 +00002103 case Intrinsic::prefetch:
2104 // FIXME: Currently discarding prefetches.
2105 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002106 }
2107}
2108
2109
Chris Lattner1c08c712005-01-07 07:47:53 +00002110void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00002111 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002112 if (Function *F = I.getCalledFunction()) {
Reid Spencer5cbf9852007-01-30 20:08:39 +00002113 if (F->isDeclaration())
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002114 if (unsigned IID = F->getIntrinsicID()) {
2115 RenameFn = visitIntrinsicCall(I, IID);
2116 if (!RenameFn)
2117 return;
2118 } else { // Not an LLVM intrinsic.
2119 const std::string &Name = F->getName();
Chris Lattnera09f8482006-03-05 05:09:38 +00002120 if (Name[0] == 'c' && (Name == "copysign" || Name == "copysignf")) {
2121 if (I.getNumOperands() == 3 && // Basic sanity checks.
2122 I.getOperand(1)->getType()->isFloatingPoint() &&
2123 I.getType() == I.getOperand(1)->getType() &&
2124 I.getType() == I.getOperand(2)->getType()) {
2125 SDOperand LHS = getValue(I.getOperand(1));
2126 SDOperand RHS = getValue(I.getOperand(2));
2127 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
2128 LHS, RHS));
2129 return;
2130 }
2131 } else if (Name[0] == 'f' && (Name == "fabs" || Name == "fabsf")) {
Chris Lattnerc0f18152005-04-02 05:26:53 +00002132 if (I.getNumOperands() == 2 && // Basic sanity checks.
2133 I.getOperand(1)->getType()->isFloatingPoint() &&
2134 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002135 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerc0f18152005-04-02 05:26:53 +00002136 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
2137 return;
2138 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002139 } else if (Name[0] == 's' && (Name == "sin" || Name == "sinf")) {
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00002140 if (I.getNumOperands() == 2 && // Basic sanity checks.
2141 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner06a248c92006-02-14 05:39:35 +00002142 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002143 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00002144 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
2145 return;
2146 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002147 } else if (Name[0] == 'c' && (Name == "cos" || Name == "cosf")) {
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00002148 if (I.getNumOperands() == 2 && // Basic sanity checks.
2149 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner06a248c92006-02-14 05:39:35 +00002150 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002151 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00002152 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
2153 return;
2154 }
2155 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00002156 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00002157 } else if (isa<InlineAsm>(I.getOperand(0))) {
2158 visitInlineAsm(I);
2159 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002160 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00002161
Reid Spencer47857812006-12-31 05:55:36 +00002162 const PointerType *PT = cast<PointerType>(I.getCalledValue()->getType());
2163 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
2164
Chris Lattner64e14b12005-01-08 22:48:57 +00002165 SDOperand Callee;
2166 if (!RenameFn)
2167 Callee = getValue(I.getOperand(0));
2168 else
2169 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Reid Spencer47857812006-12-31 05:55:36 +00002170 TargetLowering::ArgListTy Args;
2171 TargetLowering::ArgListEntry Entry;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002172 Args.reserve(I.getNumOperands());
Chris Lattner1c08c712005-01-07 07:47:53 +00002173 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2174 Value *Arg = I.getOperand(i);
2175 SDOperand ArgNode = getValue(Arg);
Reid Spencer47857812006-12-31 05:55:36 +00002176 Entry.Node = ArgNode; Entry.Ty = Arg->getType();
2177 Entry.isSigned = FTy->paramHasAttr(i, FunctionType::SExtAttribute);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002178 Entry.isInReg = FTy->paramHasAttr(i, FunctionType::InRegAttribute);
2179 Entry.isSRet = FTy->paramHasAttr(i, FunctionType::StructRetAttribute);
Reid Spencer47857812006-12-31 05:55:36 +00002180 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00002181 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00002182
Chris Lattnercf5734d2005-01-08 19:26:18 +00002183 std::pair<SDOperand,SDOperand> Result =
Reid Spencer47857812006-12-31 05:55:36 +00002184 TLI.LowerCallTo(getRoot(), I.getType(),
2185 FTy->paramHasAttr(0,FunctionType::SExtAttribute),
2186 FTy->isVarArg(), I.getCallingConv(), I.isTailCall(),
2187 Callee, Args, DAG);
Chris Lattner1c08c712005-01-07 07:47:53 +00002188 if (I.getType() != Type::VoidTy)
Chris Lattnercf5734d2005-01-08 19:26:18 +00002189 setValue(&I, Result.first);
2190 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00002191}
2192
Chris Lattner864635a2006-02-22 22:37:12 +00002193SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00002194 SDOperand &Chain, SDOperand &Flag)const{
Chris Lattner864635a2006-02-22 22:37:12 +00002195 SDOperand Val = DAG.getCopyFromReg(Chain, Regs[0], RegVT, Flag);
2196 Chain = Val.getValue(1);
2197 Flag = Val.getValue(2);
2198
2199 // If the result was expanded, copy from the top part.
2200 if (Regs.size() > 1) {
2201 assert(Regs.size() == 2 &&
2202 "Cannot expand to more than 2 elts yet!");
2203 SDOperand Hi = DAG.getCopyFromReg(Chain, Regs[1], RegVT, Flag);
Evan Cheng693163e2006-10-04 22:23:53 +00002204 Chain = Hi.getValue(1);
2205 Flag = Hi.getValue(2);
Chris Lattner9f6637d2006-02-23 20:06:57 +00002206 if (DAG.getTargetLoweringInfo().isLittleEndian())
2207 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
2208 else
2209 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Hi, Val);
Chris Lattner864635a2006-02-22 22:37:12 +00002210 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00002211
Chris Lattnercf752aa2006-06-08 18:22:48 +00002212 // Otherwise, if the return value was promoted or extended, truncate it to the
Chris Lattner864635a2006-02-22 22:37:12 +00002213 // appropriate type.
2214 if (RegVT == ValueVT)
2215 return Val;
2216
Chris Lattnercf752aa2006-06-08 18:22:48 +00002217 if (MVT::isInteger(RegVT)) {
2218 if (ValueVT < RegVT)
2219 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
2220 else
2221 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
2222 } else {
Chris Lattner864635a2006-02-22 22:37:12 +00002223 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
Chris Lattnercf752aa2006-06-08 18:22:48 +00002224 }
Chris Lattner864635a2006-02-22 22:37:12 +00002225}
2226
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002227/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
2228/// specified value into the registers specified by this object. This uses
2229/// Chain/Flag as the input and updates them for the output Chain/Flag.
2230void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chenga8441262006-06-15 08:11:54 +00002231 SDOperand &Chain, SDOperand &Flag,
2232 MVT::ValueType PtrVT) const {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002233 if (Regs.size() == 1) {
2234 // If there is a single register and the types differ, this must be
2235 // a promotion.
2236 if (RegVT != ValueVT) {
Chris Lattner0c48fd42006-06-08 18:27:11 +00002237 if (MVT::isInteger(RegVT)) {
2238 if (RegVT < ValueVT)
2239 Val = DAG.getNode(ISD::TRUNCATE, RegVT, Val);
2240 else
2241 Val = DAG.getNode(ISD::ANY_EXTEND, RegVT, Val);
2242 } else
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002243 Val = DAG.getNode(ISD::FP_EXTEND, RegVT, Val);
2244 }
2245 Chain = DAG.getCopyToReg(Chain, Regs[0], Val, Flag);
2246 Flag = Chain.getValue(1);
2247 } else {
Chris Lattner9f6637d2006-02-23 20:06:57 +00002248 std::vector<unsigned> R(Regs);
2249 if (!DAG.getTargetLoweringInfo().isLittleEndian())
2250 std::reverse(R.begin(), R.end());
2251
2252 for (unsigned i = 0, e = R.size(); i != e; ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002253 SDOperand Part = DAG.getNode(ISD::EXTRACT_ELEMENT, RegVT, Val,
Evan Chenga8441262006-06-15 08:11:54 +00002254 DAG.getConstant(i, PtrVT));
Chris Lattner9f6637d2006-02-23 20:06:57 +00002255 Chain = DAG.getCopyToReg(Chain, R[i], Part, Flag);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002256 Flag = Chain.getValue(1);
2257 }
2258 }
2259}
Chris Lattner864635a2006-02-22 22:37:12 +00002260
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002261/// AddInlineAsmOperands - Add this value to the specified inlineasm node
2262/// operand list. This adds the code marker and includes the number of
2263/// values added into it.
2264void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00002265 std::vector<SDOperand> &Ops) const {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002266 Ops.push_back(DAG.getConstant(Code | (Regs.size() << 3), MVT::i32));
2267 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
2268 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
2269}
Chris Lattner864635a2006-02-22 22:37:12 +00002270
2271/// isAllocatableRegister - If the specified register is safe to allocate,
2272/// i.e. it isn't a stack pointer or some other special register, return the
2273/// register class for the register. Otherwise, return null.
2274static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002275isAllocatableRegister(unsigned Reg, MachineFunction &MF,
2276 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002277 MVT::ValueType FoundVT = MVT::Other;
2278 const TargetRegisterClass *FoundRC = 0;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002279 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
2280 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002281 MVT::ValueType ThisVT = MVT::Other;
2282
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002283 const TargetRegisterClass *RC = *RCI;
2284 // If none of the the value types for this register class are valid, we
2285 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002286 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2287 I != E; ++I) {
2288 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002289 // If we have already found this register in a different register class,
2290 // choose the one with the largest VT specified. For example, on
2291 // PowerPC, we favor f64 register classes over f32.
2292 if (FoundVT == MVT::Other ||
2293 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
2294 ThisVT = *I;
2295 break;
2296 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002297 }
2298 }
2299
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002300 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002301
Chris Lattner864635a2006-02-22 22:37:12 +00002302 // NOTE: This isn't ideal. In particular, this might allocate the
2303 // frame pointer in functions that need it (due to them not being taken
2304 // out of allocation, because a variable sized allocation hasn't been seen
2305 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002306 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
2307 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002308 if (*I == Reg) {
2309 // We found a matching register class. Keep looking at others in case
2310 // we find one with larger registers that this physreg is also in.
2311 FoundRC = RC;
2312 FoundVT = ThisVT;
2313 break;
2314 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00002315 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002316 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00002317}
2318
2319RegsForValue SelectionDAGLowering::
2320GetRegistersForValue(const std::string &ConstrCode,
2321 MVT::ValueType VT, bool isOutReg, bool isInReg,
2322 std::set<unsigned> &OutputRegs,
2323 std::set<unsigned> &InputRegs) {
2324 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
2325 TLI.getRegForInlineAsmConstraint(ConstrCode, VT);
2326 std::vector<unsigned> Regs;
2327
2328 unsigned NumRegs = VT != MVT::Other ? TLI.getNumElements(VT) : 1;
2329 MVT::ValueType RegVT;
2330 MVT::ValueType ValueVT = VT;
2331
Chris Lattner2a821602006-11-02 01:41:49 +00002332 // If this is a constraint for a specific physical register, like {r17},
2333 // assign it now.
Chris Lattner864635a2006-02-22 22:37:12 +00002334 if (PhysReg.first) {
2335 if (VT == MVT::Other)
2336 ValueVT = *PhysReg.second->vt_begin();
Chris Lattnercf752aa2006-06-08 18:22:48 +00002337
2338 // Get the actual register value type. This is important, because the user
2339 // may have asked for (e.g.) the AX register in i32 type. We need to
2340 // remember that AX is actually i16 to get the right extension.
2341 RegVT = *PhysReg.second->vt_begin();
Chris Lattner864635a2006-02-22 22:37:12 +00002342
2343 // This is a explicit reference to a physical register.
2344 Regs.push_back(PhysReg.first);
2345
2346 // If this is an expanded reference, add the rest of the regs to Regs.
2347 if (NumRegs != 1) {
Chris Lattner864635a2006-02-22 22:37:12 +00002348 TargetRegisterClass::iterator I = PhysReg.second->begin();
2349 TargetRegisterClass::iterator E = PhysReg.second->end();
2350 for (; *I != PhysReg.first; ++I)
2351 assert(I != E && "Didn't find reg!");
2352
2353 // Already added the first reg.
2354 --NumRegs; ++I;
2355 for (; NumRegs; --NumRegs, ++I) {
2356 assert(I != E && "Ran out of registers to allocate!");
2357 Regs.push_back(*I);
2358 }
2359 }
2360 return RegsForValue(Regs, RegVT, ValueVT);
2361 }
2362
Chris Lattner2a821602006-11-02 01:41:49 +00002363 // Otherwise, if this was a reference to an LLVM register class, create vregs
2364 // for this reference.
2365 std::vector<unsigned> RegClassRegs;
2366 if (PhysReg.second) {
2367 // If this is an early clobber or tied register, our regalloc doesn't know
2368 // how to maintain the constraint. If it isn't, go ahead and create vreg
2369 // and let the regalloc do the right thing.
2370 if (!isOutReg || !isInReg) {
2371 if (VT == MVT::Other)
2372 ValueVT = *PhysReg.second->vt_begin();
2373 RegVT = *PhysReg.second->vt_begin();
2374
2375 // Create the appropriate number of virtual registers.
2376 SSARegMap *RegMap = DAG.getMachineFunction().getSSARegMap();
2377 for (; NumRegs; --NumRegs)
2378 Regs.push_back(RegMap->createVirtualRegister(PhysReg.second));
2379
2380 return RegsForValue(Regs, RegVT, ValueVT);
2381 }
2382
2383 // Otherwise, we can't allocate it. Let the code below figure out how to
2384 // maintain these constraints.
2385 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
2386
2387 } else {
2388 // This is a reference to a register class that doesn't directly correspond
2389 // to an LLVM register class. Allocate NumRegs consecutive, available,
2390 // registers from the class.
2391 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(ConstrCode, VT);
2392 }
Chris Lattner864635a2006-02-22 22:37:12 +00002393
2394 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
2395 MachineFunction &MF = *CurMBB->getParent();
2396 unsigned NumAllocated = 0;
2397 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
2398 unsigned Reg = RegClassRegs[i];
2399 // See if this register is available.
2400 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
2401 (isInReg && InputRegs.count(Reg))) { // Already used.
2402 // Make sure we find consecutive registers.
2403 NumAllocated = 0;
2404 continue;
2405 }
2406
2407 // Check to see if this register is allocatable (i.e. don't give out the
2408 // stack pointer).
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002409 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, MRI);
Chris Lattner864635a2006-02-22 22:37:12 +00002410 if (!RC) {
2411 // Make sure we find consecutive registers.
2412 NumAllocated = 0;
2413 continue;
2414 }
2415
2416 // Okay, this register is good, we can use it.
2417 ++NumAllocated;
2418
2419 // If we allocated enough consecutive
2420 if (NumAllocated == NumRegs) {
2421 unsigned RegStart = (i-NumAllocated)+1;
2422 unsigned RegEnd = i+1;
2423 // Mark all of the allocated registers used.
2424 for (unsigned i = RegStart; i != RegEnd; ++i) {
2425 unsigned Reg = RegClassRegs[i];
2426 Regs.push_back(Reg);
2427 if (isOutReg) OutputRegs.insert(Reg); // Mark reg used.
2428 if (isInReg) InputRegs.insert(Reg); // Mark reg used.
2429 }
2430
2431 return RegsForValue(Regs, *RC->vt_begin(), VT);
2432 }
2433 }
2434
2435 // Otherwise, we couldn't allocate enough registers for this.
2436 return RegsForValue();
Chris Lattner4e4b5762006-02-01 18:59:47 +00002437}
2438
Chris Lattner367f1092007-01-29 23:45:14 +00002439/// getConstraintGenerality - Return an integer indicating how general CT is.
2440static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2441 switch (CT) {
2442 default: assert(0 && "Unknown constraint type!");
2443 case TargetLowering::C_Other:
2444 case TargetLowering::C_Unknown:
2445 return 0;
2446 case TargetLowering::C_Register:
2447 return 1;
2448 case TargetLowering::C_RegisterClass:
2449 return 2;
2450 case TargetLowering::C_Memory:
2451 return 3;
2452 }
2453}
2454
2455static std::string GetMostGeneralConstraint(std::vector<std::string> &C,
2456 const TargetLowering &TLI) {
2457 assert(!C.empty() && "Must have at least one constraint");
2458 if (C.size() == 1) return C[0];
2459
2460 std::string *Current = &C[0];
2461 // If we have multiple constraints, try to pick the most general one ahead
2462 // of time. This isn't a wonderful solution, but handles common cases.
2463 TargetLowering::ConstraintType Flavor = TLI.getConstraintType(Current[0][0]);
2464 for (unsigned j = 1, e = C.size(); j != e; ++j) {
2465 TargetLowering::ConstraintType ThisFlavor = TLI.getConstraintType(C[j][0]);
2466 if (getConstraintGenerality(ThisFlavor) >
2467 getConstraintGenerality(Flavor)) {
2468 // This constraint letter is more general than the previous one,
2469 // use it.
2470 Flavor = ThisFlavor;
2471 Current = &C[j];
2472 }
2473 }
2474 return *Current;
2475}
2476
Chris Lattner864635a2006-02-22 22:37:12 +00002477
Chris Lattnerce7518c2006-01-26 22:24:51 +00002478/// visitInlineAsm - Handle a call to an InlineAsm object.
2479///
2480void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
2481 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
2482
2483 SDOperand AsmStr = DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
2484 MVT::Other);
2485
Chris Lattner2cc2f662006-02-01 01:28:23 +00002486 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002487 std::vector<MVT::ValueType> ConstraintVTs;
Chris Lattnerce7518c2006-01-26 22:24:51 +00002488
2489 /// AsmNodeOperands - A list of pairs. The first element is a register, the
2490 /// second is a bitfield where bit #0 is set if it is a use and bit #1 is set
2491 /// if it is a def of that register.
2492 std::vector<SDOperand> AsmNodeOperands;
2493 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
2494 AsmNodeOperands.push_back(AsmStr);
2495
2496 SDOperand Chain = getRoot();
2497 SDOperand Flag;
2498
Chris Lattner4e4b5762006-02-01 18:59:47 +00002499 // We fully assign registers here at isel time. This is not optimal, but
2500 // should work. For register classes that correspond to LLVM classes, we
2501 // could let the LLVM RA do its thing, but we currently don't. Do a prepass
2502 // over the constraints, collecting fixed registers that we know we can't use.
2503 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00002504 unsigned OpNum = 1;
Chris Lattner4e4b5762006-02-01 18:59:47 +00002505 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattner367f1092007-01-29 23:45:14 +00002506 std::string ConstraintCode =
2507 GetMostGeneralConstraint(Constraints[i].Codes, TLI);
Chris Lattner2223aea2006-02-02 00:25:23 +00002508
Chris Lattner1efa40f2006-02-22 00:56:39 +00002509 MVT::ValueType OpVT;
2510
2511 // Compute the value type for each operand and add it to ConstraintVTs.
2512 switch (Constraints[i].Type) {
2513 case InlineAsm::isOutput:
2514 if (!Constraints[i].isIndirectOutput) {
2515 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
2516 OpVT = TLI.getValueType(I.getType());
2517 } else {
Chris Lattner22873462006-02-27 23:45:39 +00002518 const Type *OpTy = I.getOperand(OpNum)->getType();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002519 OpVT = TLI.getValueType(cast<PointerType>(OpTy)->getElementType());
2520 OpNum++; // Consumes a call operand.
2521 }
2522 break;
2523 case InlineAsm::isInput:
2524 OpVT = TLI.getValueType(I.getOperand(OpNum)->getType());
2525 OpNum++; // Consumes a call operand.
2526 break;
2527 case InlineAsm::isClobber:
2528 OpVT = MVT::Other;
2529 break;
2530 }
2531
2532 ConstraintVTs.push_back(OpVT);
2533
Chris Lattner864635a2006-02-22 22:37:12 +00002534 if (TLI.getRegForInlineAsmConstraint(ConstraintCode, OpVT).first == 0)
2535 continue; // Not assigned a fixed reg.
Chris Lattner1efa40f2006-02-22 00:56:39 +00002536
Chris Lattner864635a2006-02-22 22:37:12 +00002537 // Build a list of regs that this operand uses. This always has a single
2538 // element for promoted/expanded operands.
2539 RegsForValue Regs = GetRegistersForValue(ConstraintCode, OpVT,
2540 false, false,
2541 OutputRegs, InputRegs);
Chris Lattner4e4b5762006-02-01 18:59:47 +00002542
2543 switch (Constraints[i].Type) {
2544 case InlineAsm::isOutput:
2545 // We can't assign any other output to this register.
Chris Lattner864635a2006-02-22 22:37:12 +00002546 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00002547 // If this is an early-clobber output, it cannot be assigned to the same
2548 // value as the input reg.
Chris Lattner2223aea2006-02-02 00:25:23 +00002549 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
Chris Lattner864635a2006-02-22 22:37:12 +00002550 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00002551 break;
Chris Lattner1efa40f2006-02-22 00:56:39 +00002552 case InlineAsm::isInput:
2553 // We can't assign any other input to this register.
Chris Lattner864635a2006-02-22 22:37:12 +00002554 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1efa40f2006-02-22 00:56:39 +00002555 break;
Chris Lattner4e4b5762006-02-01 18:59:47 +00002556 case InlineAsm::isClobber:
2557 // Clobbered regs cannot be used as inputs or outputs.
Chris Lattner864635a2006-02-22 22:37:12 +00002558 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
2559 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00002560 break;
Chris Lattner4e4b5762006-02-01 18:59:47 +00002561 }
2562 }
Chris Lattner2cc2f662006-02-01 01:28:23 +00002563
Chris Lattner0f0b7d42006-02-21 23:12:12 +00002564 // Loop over all of the inputs, copying the operand values into the
2565 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00002566 RegsForValue RetValRegs;
2567 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Chris Lattner1efa40f2006-02-22 00:56:39 +00002568 OpNum = 1;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00002569
Chris Lattner6656dd12006-01-31 02:03:41 +00002570 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattner367f1092007-01-29 23:45:14 +00002571 std::string ConstraintCode =
2572 GetMostGeneralConstraint(Constraints[i].Codes, TLI);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002573
Chris Lattner2cc2f662006-02-01 01:28:23 +00002574 switch (Constraints[i].Type) {
2575 case InlineAsm::isOutput: {
Chris Lattner22873462006-02-27 23:45:39 +00002576 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2577 if (ConstraintCode.size() == 1) // not a physreg name.
2578 CTy = TLI.getConstraintType(ConstraintCode[0]);
2579
2580 if (CTy == TargetLowering::C_Memory) {
2581 // Memory output.
2582 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
2583
2584 // Check that the operand (the address to store to) isn't a float.
2585 if (!MVT::isInteger(InOperandVal.getValueType()))
2586 assert(0 && "MATCH FAIL!");
2587
2588 if (!Constraints[i].isIndirectOutput)
2589 assert(0 && "MATCH FAIL!");
2590
2591 OpNum++; // Consumes a call operand.
2592
2593 // Extend/truncate to the right pointer type if needed.
2594 MVT::ValueType PtrType = TLI.getPointerTy();
2595 if (InOperandVal.getValueType() < PtrType)
2596 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2597 else if (InOperandVal.getValueType() > PtrType)
2598 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2599
2600 // Add information to the INLINEASM node to know about this output.
2601 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2602 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2603 AsmNodeOperands.push_back(InOperandVal);
2604 break;
2605 }
2606
2607 // Otherwise, this is a register output.
2608 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2609
Chris Lattner864635a2006-02-22 22:37:12 +00002610 // If this is an early-clobber output, or if there is an input
2611 // constraint that matches this, we need to reserve the input register
2612 // so no other inputs allocate to it.
2613 bool UsesInputRegister = false;
2614 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
2615 UsesInputRegister = true;
2616
2617 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00002618 // we can use.
Chris Lattner864635a2006-02-22 22:37:12 +00002619 RegsForValue Regs =
2620 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2621 true, UsesInputRegister,
2622 OutputRegs, InputRegs);
Chris Lattnerd03f1582006-10-31 07:33:13 +00002623 if (Regs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00002624 cerr << "Couldn't allocate output reg for contraint '"
2625 << ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00002626 exit(1);
2627 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00002628
Chris Lattner2cc2f662006-02-01 01:28:23 +00002629 if (!Constraints[i].isIndirectOutput) {
Chris Lattner864635a2006-02-22 22:37:12 +00002630 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00002631 "Cannot have multiple output constraints yet!");
Chris Lattner2cc2f662006-02-01 01:28:23 +00002632 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattner864635a2006-02-22 22:37:12 +00002633 RetValRegs = Regs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00002634 } else {
Chris Lattner22873462006-02-27 23:45:39 +00002635 IndirectStoresToEmit.push_back(std::make_pair(Regs,
2636 I.getOperand(OpNum)));
Chris Lattner2cc2f662006-02-01 01:28:23 +00002637 OpNum++; // Consumes a call operand.
2638 }
Chris Lattner6656dd12006-01-31 02:03:41 +00002639
2640 // Add information to the INLINEASM node to know that this register is
2641 // set.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002642 Regs.AddInlineAsmOperands(2 /*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00002643 break;
2644 }
2645 case InlineAsm::isInput: {
Chris Lattner22873462006-02-27 23:45:39 +00002646 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
Chris Lattner4e4b5762006-02-01 18:59:47 +00002647 OpNum++; // Consumes a call operand.
Chris Lattner3d81fee2006-02-04 02:16:44 +00002648
Chris Lattner2223aea2006-02-02 00:25:23 +00002649 if (isdigit(ConstraintCode[0])) { // Matching constraint?
2650 // If this is required to match an output register we have already set,
2651 // just use its register.
2652 unsigned OperandNo = atoi(ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00002653
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002654 // Scan until we find the definition we already emitted of this operand.
2655 // When we find it, create a RegsForValue operand.
2656 unsigned CurOp = 2; // The first operand.
2657 for (; OperandNo; --OperandNo) {
2658 // Advance to the next operand.
2659 unsigned NumOps =
2660 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00002661 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
2662 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002663 "Skipped past definitions?");
2664 CurOp += (NumOps>>3)+1;
2665 }
2666
2667 unsigned NumOps =
2668 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00002669 if ((NumOps & 7) == 2 /*REGDEF*/) {
2670 // Add NumOps>>3 registers to MatchedRegs.
2671 RegsForValue MatchedRegs;
2672 MatchedRegs.ValueVT = InOperandVal.getValueType();
2673 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
2674 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
2675 unsigned Reg =
2676 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
2677 MatchedRegs.Regs.push_back(Reg);
2678 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002679
Chris Lattner527fae12007-02-01 01:21:12 +00002680 // Use the produced MatchedRegs object to
2681 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag,
2682 TLI.getPointerTy());
2683 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
2684 break;
2685 } else {
2686 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
2687 assert(0 && "matching constraints for memory operands unimp");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002688 }
Chris Lattner2223aea2006-02-02 00:25:23 +00002689 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00002690
2691 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2692 if (ConstraintCode.size() == 1) // not a physreg name.
2693 CTy = TLI.getConstraintType(ConstraintCode[0]);
2694
2695 if (CTy == TargetLowering::C_Other) {
Chris Lattner53069fb2006-10-31 19:41:18 +00002696 InOperandVal = TLI.isOperandValidForConstraint(InOperandVal,
2697 ConstraintCode[0], DAG);
2698 if (!InOperandVal.Val) {
Bill Wendling832171c2006-12-07 20:04:42 +00002699 cerr << "Invalid operand for inline asm constraint '"
2700 << ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00002701 exit(1);
2702 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00002703
2704 // Add information to the INLINEASM node to know about this input.
2705 unsigned ResOpType = 3 /*IMM*/ | (1 << 3);
2706 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2707 AsmNodeOperands.push_back(InOperandVal);
2708 break;
2709 } else if (CTy == TargetLowering::C_Memory) {
2710 // Memory input.
2711
2712 // Check that the operand isn't a float.
2713 if (!MVT::isInteger(InOperandVal.getValueType()))
2714 assert(0 && "MATCH FAIL!");
2715
2716 // Extend/truncate to the right pointer type if needed.
2717 MVT::ValueType PtrType = TLI.getPointerTy();
2718 if (InOperandVal.getValueType() < PtrType)
2719 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2720 else if (InOperandVal.getValueType() > PtrType)
2721 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2722
2723 // Add information to the INLINEASM node to know about this input.
2724 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2725 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2726 AsmNodeOperands.push_back(InOperandVal);
2727 break;
2728 }
2729
2730 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2731
2732 // Copy the input into the appropriate registers.
2733 RegsForValue InRegs =
2734 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2735 false, true, OutputRegs, InputRegs);
2736 // FIXME: should be match fail.
2737 assert(!InRegs.Regs.empty() && "Couldn't allocate input reg!");
2738
Evan Chenga8441262006-06-15 08:11:54 +00002739 InRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag, TLI.getPointerTy());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00002740
2741 InRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00002742 break;
2743 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002744 case InlineAsm::isClobber: {
2745 RegsForValue ClobberedRegs =
2746 GetRegistersForValue(ConstraintCode, MVT::Other, false, false,
2747 OutputRegs, InputRegs);
2748 // Add the clobbered value to the operand list, so that the register
2749 // allocator is aware that the physreg got clobbered.
2750 if (!ClobberedRegs.Regs.empty())
2751 ClobberedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00002752 break;
2753 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002754 }
Chris Lattner6656dd12006-01-31 02:03:41 +00002755 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00002756
2757 // Finish up input operands.
2758 AsmNodeOperands[0] = Chain;
2759 if (Flag.Val) AsmNodeOperands.push_back(Flag);
2760
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002761 Chain = DAG.getNode(ISD::INLINEASM,
2762 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002763 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00002764 Flag = Chain.getValue(1);
2765
Chris Lattner6656dd12006-01-31 02:03:41 +00002766 // If this asm returns a register value, copy the result from that register
2767 // and set it as the value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00002768 if (!RetValRegs.Regs.empty())
2769 setValue(&I, RetValRegs.getCopyFromRegs(DAG, Chain, Flag));
Chris Lattnerce7518c2006-01-26 22:24:51 +00002770
Chris Lattner6656dd12006-01-31 02:03:41 +00002771 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
2772
2773 // Process indirect outputs, first output all of the flagged copies out of
2774 // physregs.
2775 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00002776 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00002777 Value *Ptr = IndirectStoresToEmit[i].second;
Chris Lattner864635a2006-02-22 22:37:12 +00002778 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, Flag);
2779 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00002780 }
2781
2782 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002783 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00002784 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Evan Cheng786225a2006-10-05 23:01:46 +00002785 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00002786 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002787 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00002788 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002789 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2790 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00002791 DAG.setRoot(Chain);
2792}
2793
2794
Chris Lattner1c08c712005-01-07 07:47:53 +00002795void SelectionDAGLowering::visitMalloc(MallocInst &I) {
2796 SDOperand Src = getValue(I.getOperand(0));
2797
2798 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00002799
2800 if (IntPtr < Src.getValueType())
2801 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
2802 else if (IntPtr > Src.getValueType())
2803 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00002804
2805 // Scale the source by the type size.
Owen Andersona69571c2006-05-03 01:29:57 +00002806 uint64_t ElementSize = TD->getTypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00002807 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
2808 Src, getIntPtrConstant(ElementSize));
2809
Reid Spencer47857812006-12-31 05:55:36 +00002810 TargetLowering::ArgListTy Args;
2811 TargetLowering::ArgListEntry Entry;
2812 Entry.Node = Src;
2813 Entry.Ty = TLI.getTargetData()->getIntPtrType();
2814 Entry.isSigned = false;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002815 Entry.isInReg = false;
2816 Entry.isSRet = false;
Reid Spencer47857812006-12-31 05:55:36 +00002817 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00002818
2819 std::pair<SDOperand,SDOperand> Result =
Reid Spencer47857812006-12-31 05:55:36 +00002820 TLI.LowerCallTo(getRoot(), I.getType(), false, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00002821 DAG.getExternalSymbol("malloc", IntPtr),
2822 Args, DAG);
2823 setValue(&I, Result.first); // Pointers always fit in registers
2824 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00002825}
2826
2827void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00002828 TargetLowering::ArgListTy Args;
2829 TargetLowering::ArgListEntry Entry;
2830 Entry.Node = getValue(I.getOperand(0));
2831 Entry.Ty = TLI.getTargetData()->getIntPtrType();
2832 Entry.isSigned = false;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002833 Entry.isInReg = false;
2834 Entry.isSRet = false;
Reid Spencer47857812006-12-31 05:55:36 +00002835 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00002836 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00002837 std::pair<SDOperand,SDOperand> Result =
Reid Spencer47857812006-12-31 05:55:36 +00002838 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00002839 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
2840 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00002841}
2842
Chris Lattner025c39b2005-08-26 20:54:47 +00002843// InsertAtEndOfBasicBlock - This method should be implemented by targets that
2844// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
2845// instructions are special in various ways, which require special support to
2846// insert. The specified MachineInstr is created but not inserted into any
2847// basic blocks, and the scheduler passes ownership of it to this method.
2848MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2849 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00002850 cerr << "If a target marks an instruction with "
2851 << "'usesCustomDAGSchedInserter', it must implement "
2852 << "TargetLowering::InsertAtEndOfBasicBlock!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00002853 abort();
2854 return 0;
2855}
2856
Chris Lattner39ae3622005-01-09 00:00:49 +00002857void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002858 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
2859 getValue(I.getOperand(1)),
2860 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00002861}
2862
2863void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002864 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
2865 getValue(I.getOperand(0)),
2866 DAG.getSrcValue(I.getOperand(0)));
2867 setValue(&I, V);
2868 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002869}
2870
2871void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002872 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
2873 getValue(I.getOperand(1)),
2874 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00002875}
2876
2877void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002878 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
2879 getValue(I.getOperand(1)),
2880 getValue(I.getOperand(2)),
2881 DAG.getSrcValue(I.getOperand(1)),
2882 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00002883}
2884
Evan Chengb15974a2006-12-12 07:27:38 +00002885/// ExpandScalarFormalArgs - Recursively expand the formal_argument node, either
2886/// bit_convert it or join a pair of them with a BUILD_PAIR when appropriate.
2887static SDOperand ExpandScalarFormalArgs(MVT::ValueType VT, SDNode *Arg,
2888 unsigned &i, SelectionDAG &DAG,
2889 TargetLowering &TLI) {
2890 if (TLI.getTypeAction(VT) != TargetLowering::Expand)
2891 return SDOperand(Arg, i++);
2892
2893 MVT::ValueType EVT = TLI.getTypeToTransformTo(VT);
2894 unsigned NumVals = MVT::getSizeInBits(VT) / MVT::getSizeInBits(EVT);
2895 if (NumVals == 1) {
2896 return DAG.getNode(ISD::BIT_CONVERT, VT,
2897 ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI));
2898 } else if (NumVals == 2) {
2899 SDOperand Lo = ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI);
2900 SDOperand Hi = ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI);
2901 if (!TLI.isLittleEndian())
2902 std::swap(Lo, Hi);
2903 return DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi);
2904 } else {
2905 // Value scalarized into many values. Unimp for now.
2906 assert(0 && "Cannot expand i64 -> i16 yet!");
2907 }
2908 return SDOperand();
2909}
2910
Chris Lattnerfdfded52006-04-12 16:20:43 +00002911/// TargetLowering::LowerArguments - This is the default LowerArguments
2912/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002913/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
2914/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00002915std::vector<SDOperand>
2916TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002917 const FunctionType *FTy = F.getFunctionType();
Chris Lattnerfdfded52006-04-12 16:20:43 +00002918 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
2919 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00002920 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00002921 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
2922 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
2923
2924 // Add one result value for each formal argument.
2925 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00002926 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00002927 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
2928 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00002929 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00002930 bool isInReg = FTy->paramHasAttr(j, FunctionType::InRegAttribute);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002931 bool isSRet = FTy->paramHasAttr(j, FunctionType::StructRetAttribute);
2932 unsigned Flags = (isInReg << 1) | (isSRet << 2);
Chris Lattnerfdfded52006-04-12 16:20:43 +00002933
2934 switch (getTypeAction(VT)) {
2935 default: assert(0 && "Unknown type action!");
2936 case Legal:
2937 RetVals.push_back(VT);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002938 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00002939 break;
2940 case Promote:
2941 RetVals.push_back(getTypeToTransformTo(VT));
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002942 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00002943 break;
2944 case Expand:
2945 if (VT != MVT::Vector) {
2946 // If this is a large integer, it needs to be broken up into small
2947 // integers. Figure out what the destination type is and how many small
2948 // integers it turns into.
Evan Cheng9f877882006-12-13 20:57:08 +00002949 MVT::ValueType NVT = getTypeToExpandTo(VT);
2950 unsigned NumVals = getNumElements(VT);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002951 for (unsigned i = 0; i != NumVals; ++i) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00002952 RetVals.push_back(NVT);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002953 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
2954 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00002955 } else {
2956 // Otherwise, this is a vector type. We only support legal vectors
2957 // right now.
2958 unsigned NumElems = cast<PackedType>(I->getType())->getNumElements();
2959 const Type *EltTy = cast<PackedType>(I->getType())->getElementType();
Evan Chengf7179bb2006-04-27 08:29:42 +00002960
Chris Lattnerfdfded52006-04-12 16:20:43 +00002961 // Figure out if there is a Packed type corresponding to this Vector
2962 // type. If so, convert to the packed type.
2963 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2964 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2965 RetVals.push_back(TVT);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002966 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00002967 } else {
2968 assert(0 && "Don't support illegal by-val vector arguments yet!");
2969 }
2970 }
2971 break;
2972 }
2973 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00002974
Chris Lattner8c0c10c2006-05-16 06:45:34 +00002975 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00002976
2977 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002978 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
2979 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002980 &Ops[0], Ops.size()).Val;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00002981
2982 DAG.setRoot(SDOperand(Result, Result->getNumValues()-1));
Chris Lattnerfdfded52006-04-12 16:20:43 +00002983
2984 // Set up the return result vector.
2985 Ops.clear();
2986 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00002987 unsigned Idx = 1;
2988 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
2989 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00002990 MVT::ValueType VT = getValueType(I->getType());
2991
2992 switch (getTypeAction(VT)) {
2993 default: assert(0 && "Unknown type action!");
2994 case Legal:
2995 Ops.push_back(SDOperand(Result, i++));
2996 break;
2997 case Promote: {
2998 SDOperand Op(Result, i++);
2999 if (MVT::isInteger(VT)) {
Chris Lattnerf8e7a212007-01-04 22:22:37 +00003000 if (FTy->paramHasAttr(Idx, FunctionType::SExtAttribute))
3001 Op = DAG.getNode(ISD::AssertSext, Op.getValueType(), Op,
3002 DAG.getValueType(VT));
3003 else if (FTy->paramHasAttr(Idx, FunctionType::ZExtAttribute))
3004 Op = DAG.getNode(ISD::AssertZext, Op.getValueType(), Op,
3005 DAG.getValueType(VT));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003006 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
3007 } else {
3008 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3009 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
3010 }
3011 Ops.push_back(Op);
3012 break;
3013 }
3014 case Expand:
3015 if (VT != MVT::Vector) {
Evan Chengb15974a2006-12-12 07:27:38 +00003016 // If this is a large integer or a floating point node that needs to be
3017 // expanded, it needs to be reassembled from small integers. Figure out
3018 // what the source elt type is and how many small integers it is.
3019 Ops.push_back(ExpandScalarFormalArgs(VT, Result, i, DAG, *this));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003020 } else {
3021 // Otherwise, this is a vector type. We only support legal vectors
3022 // right now.
Evan Cheng020c41f2006-04-28 05:25:15 +00003023 const PackedType *PTy = cast<PackedType>(I->getType());
3024 unsigned NumElems = PTy->getNumElements();
3025 const Type *EltTy = PTy->getElementType();
Evan Chengf7179bb2006-04-27 08:29:42 +00003026
Chris Lattnerfdfded52006-04-12 16:20:43 +00003027 // Figure out if there is a Packed type corresponding to this Vector
3028 // type. If so, convert to the packed type.
3029 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattnerd202ca42006-05-17 20:49:36 +00003030 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Evan Cheng020c41f2006-04-28 05:25:15 +00003031 SDOperand N = SDOperand(Result, i++);
3032 // Handle copies from generic vectors to registers.
Chris Lattnerd202ca42006-05-17 20:49:36 +00003033 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
3034 DAG.getConstant(NumElems, MVT::i32),
3035 DAG.getValueType(getValueType(EltTy)));
3036 Ops.push_back(N);
3037 } else {
Chris Lattnerfdfded52006-04-12 16:20:43 +00003038 assert(0 && "Don't support illegal by-val vector arguments yet!");
Chris Lattnerda098e72006-05-16 23:39:44 +00003039 abort();
Chris Lattnerfdfded52006-04-12 16:20:43 +00003040 }
3041 }
3042 break;
3043 }
3044 }
3045 return Ops;
3046}
3047
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003048
Evan Chengb15974a2006-12-12 07:27:38 +00003049/// ExpandScalarCallArgs - Recursively expand call argument node by
3050/// bit_converting it or extract a pair of elements from the larger node.
3051static void ExpandScalarCallArgs(MVT::ValueType VT, SDOperand Arg,
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003052 unsigned Flags,
Evan Chengb15974a2006-12-12 07:27:38 +00003053 SmallVector<SDOperand, 32> &Ops,
3054 SelectionDAG &DAG,
3055 TargetLowering &TLI) {
3056 if (TLI.getTypeAction(VT) != TargetLowering::Expand) {
3057 Ops.push_back(Arg);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003058 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Evan Chengb15974a2006-12-12 07:27:38 +00003059 return;
3060 }
3061
3062 MVT::ValueType EVT = TLI.getTypeToTransformTo(VT);
3063 unsigned NumVals = MVT::getSizeInBits(VT) / MVT::getSizeInBits(EVT);
3064 if (NumVals == 1) {
3065 Arg = DAG.getNode(ISD::BIT_CONVERT, EVT, Arg);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003066 ExpandScalarCallArgs(EVT, Arg, Flags, Ops, DAG, TLI);
Evan Chengb15974a2006-12-12 07:27:38 +00003067 } else if (NumVals == 2) {
3068 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, EVT, Arg,
3069 DAG.getConstant(0, TLI.getPointerTy()));
3070 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, EVT, Arg,
3071 DAG.getConstant(1, TLI.getPointerTy()));
3072 if (!TLI.isLittleEndian())
3073 std::swap(Lo, Hi);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003074 ExpandScalarCallArgs(EVT, Lo, Flags, Ops, DAG, TLI);
3075 ExpandScalarCallArgs(EVT, Hi, Flags, Ops, DAG, TLI);
Evan Chengb15974a2006-12-12 07:27:38 +00003076 } else {
3077 // Value scalarized into many values. Unimp for now.
3078 assert(0 && "Cannot expand i64 -> i16 yet!");
3079 }
3080}
3081
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003082/// TargetLowering::LowerCallTo - This is the default LowerCallTo
3083/// implementation, which just inserts an ISD::CALL node, which is later custom
3084/// lowered by the target to something concrete. FIXME: When all targets are
3085/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
3086std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +00003087TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
3088 bool RetTyIsSigned, bool isVarArg,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003089 unsigned CallingConv, bool isTailCall,
3090 SDOperand Callee,
3091 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00003092 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003093 Ops.push_back(Chain); // Op#0 - Chain
3094 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
3095 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
3096 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
3097 Ops.push_back(Callee);
3098
3099 // Handle all of the outgoing arguments.
3100 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00003101 MVT::ValueType VT = getValueType(Args[i].Ty);
3102 SDOperand Op = Args[i].Node;
3103 bool isSigned = Args[i].isSigned;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003104 bool isInReg = Args[i].isInReg;
3105 bool isSRet = Args[i].isSRet;
3106 unsigned Flags = (isSRet << 2) | (isInReg << 1) | isSigned;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003107 switch (getTypeAction(VT)) {
3108 default: assert(0 && "Unknown type action!");
3109 case Legal:
3110 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003111 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003112 break;
3113 case Promote:
3114 if (MVT::isInteger(VT)) {
Evan Chengf6d62c22006-05-25 00:55:32 +00003115 unsigned ExtOp = isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003116 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
3117 } else {
3118 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3119 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
3120 }
3121 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003122 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003123 break;
3124 case Expand:
3125 if (VT != MVT::Vector) {
3126 // If this is a large integer, it needs to be broken down into small
3127 // integers. Figure out what the source elt type is and how many small
3128 // integers it is.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003129 ExpandScalarCallArgs(VT, Op, Flags, Ops, DAG, *this);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003130 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00003131 // Otherwise, this is a vector type. We only support legal vectors
3132 // right now.
Reid Spencer47857812006-12-31 05:55:36 +00003133 const PackedType *PTy = cast<PackedType>(Args[i].Ty);
Chris Lattnerda098e72006-05-16 23:39:44 +00003134 unsigned NumElems = PTy->getNumElements();
3135 const Type *EltTy = PTy->getElementType();
3136
3137 // Figure out if there is a Packed type corresponding to this Vector
3138 // type. If so, convert to the packed type.
3139 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner1b8daae2006-05-17 20:43:21 +00003140 if (TVT != MVT::Other && isTypeLegal(TVT)) {
3141 // Insert a VBIT_CONVERT of the MVT::Vector type to the packed type.
3142 Op = DAG.getNode(ISD::VBIT_CONVERT, TVT, Op);
3143 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003144 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattner1b8daae2006-05-17 20:43:21 +00003145 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00003146 assert(0 && "Don't support illegal by-val vector call args yet!");
3147 abort();
3148 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003149 }
3150 break;
3151 }
3152 }
3153
3154 // Figure out the result value types.
Chris Lattnerbe384162006-08-16 22:57:46 +00003155 SmallVector<MVT::ValueType, 4> RetTys;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003156
3157 if (RetTy != Type::VoidTy) {
3158 MVT::ValueType VT = getValueType(RetTy);
3159 switch (getTypeAction(VT)) {
3160 default: assert(0 && "Unknown type action!");
3161 case Legal:
3162 RetTys.push_back(VT);
3163 break;
3164 case Promote:
3165 RetTys.push_back(getTypeToTransformTo(VT));
3166 break;
3167 case Expand:
3168 if (VT != MVT::Vector) {
3169 // If this is a large integer, it needs to be reassembled from small
3170 // integers. Figure out what the source elt type is and how many small
3171 // integers it is.
Evan Cheng9f877882006-12-13 20:57:08 +00003172 MVT::ValueType NVT = getTypeToExpandTo(VT);
3173 unsigned NumVals = getNumElements(VT);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003174 for (unsigned i = 0; i != NumVals; ++i)
3175 RetTys.push_back(NVT);
3176 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00003177 // Otherwise, this is a vector type. We only support legal vectors
3178 // right now.
3179 const PackedType *PTy = cast<PackedType>(RetTy);
3180 unsigned NumElems = PTy->getNumElements();
3181 const Type *EltTy = PTy->getElementType();
3182
3183 // Figure out if there is a Packed type corresponding to this Vector
3184 // type. If so, convert to the packed type.
3185 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
3186 if (TVT != MVT::Other && isTypeLegal(TVT)) {
3187 RetTys.push_back(TVT);
3188 } else {
3189 assert(0 && "Don't support illegal by-val vector call results yet!");
3190 abort();
3191 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003192 }
3193 }
3194 }
3195
3196 RetTys.push_back(MVT::Other); // Always has a chain.
3197
3198 // Finally, create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00003199 SDOperand Res = DAG.getNode(ISD::CALL,
3200 DAG.getVTList(&RetTys[0], RetTys.size()),
3201 &Ops[0], Ops.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003202
3203 // This returns a pair of operands. The first element is the
3204 // return value for the function (if RetTy is not VoidTy). The second
3205 // element is the outgoing token chain.
3206 SDOperand ResVal;
3207 if (RetTys.size() != 1) {
3208 MVT::ValueType VT = getValueType(RetTy);
3209 if (RetTys.size() == 2) {
3210 ResVal = Res;
3211
3212 // If this value was promoted, truncate it down.
3213 if (ResVal.getValueType() != VT) {
Chris Lattnerda098e72006-05-16 23:39:44 +00003214 if (VT == MVT::Vector) {
3215 // Insert a VBITCONVERT to convert from the packed result type to the
3216 // MVT::Vector type.
3217 unsigned NumElems = cast<PackedType>(RetTy)->getNumElements();
3218 const Type *EltTy = cast<PackedType>(RetTy)->getElementType();
3219
3220 // Figure out if there is a Packed type corresponding to this Vector
3221 // type. If so, convert to the packed type.
Chris Lattnerfea997a2007-02-01 04:55:59 +00003222 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy),NumElems);
Chris Lattnerda098e72006-05-16 23:39:44 +00003223 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Chris Lattnerda098e72006-05-16 23:39:44 +00003224 // Insert a VBIT_CONVERT of the FORMAL_ARGUMENTS to a
3225 // "N x PTyElementVT" MVT::Vector type.
3226 ResVal = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, ResVal,
Chris Lattnerd202ca42006-05-17 20:49:36 +00003227 DAG.getConstant(NumElems, MVT::i32),
3228 DAG.getValueType(getValueType(EltTy)));
Chris Lattnerda098e72006-05-16 23:39:44 +00003229 } else {
3230 abort();
3231 }
3232 } else if (MVT::isInteger(VT)) {
Reid Spencer47857812006-12-31 05:55:36 +00003233 unsigned AssertOp = ISD::AssertSext;
3234 if (!RetTyIsSigned)
3235 AssertOp = ISD::AssertZext;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003236 ResVal = DAG.getNode(AssertOp, ResVal.getValueType(), ResVal,
3237 DAG.getValueType(VT));
3238 ResVal = DAG.getNode(ISD::TRUNCATE, VT, ResVal);
3239 } else {
3240 assert(MVT::isFloatingPoint(VT));
Evan Cheng1a8f1fe2006-12-09 02:42:38 +00003241 if (getTypeAction(VT) == Expand)
3242 ResVal = DAG.getNode(ISD::BIT_CONVERT, VT, ResVal);
3243 else
3244 ResVal = DAG.getNode(ISD::FP_ROUND, VT, ResVal);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003245 }
3246 }
3247 } else if (RetTys.size() == 3) {
3248 ResVal = DAG.getNode(ISD::BUILD_PAIR, VT,
3249 Res.getValue(0), Res.getValue(1));
3250
3251 } else {
3252 assert(0 && "Case not handled yet!");
3253 }
3254 }
3255
3256 return std::make_pair(ResVal, Res.getValue(Res.Val->getNumValues()-1));
3257}
3258
Chris Lattner50381b62005-05-14 05:50:48 +00003259SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00003260 assert(0 && "LowerOperation not implemented for this target!");
3261 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00003262 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00003263}
3264
Nate Begeman0aed7842006-01-28 03:14:31 +00003265SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
3266 SelectionDAG &DAG) {
3267 assert(0 && "CustomPromoteOperation not implemented for this target!");
3268 abort();
3269 return SDOperand();
3270}
3271
Evan Cheng74d0aa92006-02-15 21:59:04 +00003272/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00003273/// operand.
3274static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00003275 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00003276 MVT::ValueType CurVT = VT;
3277 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
3278 uint64_t Val = C->getValue() & 255;
3279 unsigned Shift = 8;
3280 while (CurVT != MVT::i8) {
3281 Val = (Val << Shift) | Val;
3282 Shift <<= 1;
3283 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00003284 }
3285 return DAG.getConstant(Val, VT);
3286 } else {
3287 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
3288 unsigned Shift = 8;
3289 while (CurVT != MVT::i8) {
3290 Value =
3291 DAG.getNode(ISD::OR, VT,
3292 DAG.getNode(ISD::SHL, VT, Value,
3293 DAG.getConstant(Shift, MVT::i8)), Value);
3294 Shift <<= 1;
3295 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00003296 }
3297
3298 return Value;
3299 }
3300}
3301
Evan Cheng74d0aa92006-02-15 21:59:04 +00003302/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
3303/// used when a memcpy is turned into a memset when the source is a constant
3304/// string ptr.
3305static SDOperand getMemsetStringVal(MVT::ValueType VT,
3306 SelectionDAG &DAG, TargetLowering &TLI,
3307 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00003308 uint64_t Val = 0;
3309 unsigned MSB = getSizeInBits(VT) / 8;
3310 if (TLI.isLittleEndian())
3311 Offset = Offset + MSB - 1;
3312 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00003313 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00003314 Offset += TLI.isLittleEndian() ? -1 : 1;
3315 }
3316 return DAG.getConstant(Val, VT);
3317}
3318
Evan Cheng1db92f92006-02-14 08:22:34 +00003319/// getMemBasePlusOffset - Returns base and offset node for the
3320static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
3321 SelectionDAG &DAG, TargetLowering &TLI) {
3322 MVT::ValueType VT = Base.getValueType();
3323 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
3324}
3325
Evan Chengc4f8eee2006-02-14 20:12:38 +00003326/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00003327/// to replace the memset / memcpy is below the threshold. It also returns the
3328/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00003329static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
3330 unsigned Limit, uint64_t Size,
3331 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00003332 MVT::ValueType VT;
3333
3334 if (TLI.allowsUnalignedMemoryAccesses()) {
3335 VT = MVT::i64;
3336 } else {
3337 switch (Align & 7) {
3338 case 0:
3339 VT = MVT::i64;
3340 break;
3341 case 4:
3342 VT = MVT::i32;
3343 break;
3344 case 2:
3345 VT = MVT::i16;
3346 break;
3347 default:
3348 VT = MVT::i8;
3349 break;
3350 }
3351 }
3352
Evan Cheng80e89d72006-02-14 09:11:59 +00003353 MVT::ValueType LVT = MVT::i64;
3354 while (!TLI.isTypeLegal(LVT))
3355 LVT = (MVT::ValueType)((unsigned)LVT - 1);
3356 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00003357
Evan Cheng80e89d72006-02-14 09:11:59 +00003358 if (VT > LVT)
3359 VT = LVT;
3360
Evan Chengdea72452006-02-14 23:05:54 +00003361 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00003362 while (Size != 0) {
3363 unsigned VTSize = getSizeInBits(VT) / 8;
3364 while (VTSize > Size) {
3365 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00003366 VTSize >>= 1;
3367 }
Evan Cheng80e89d72006-02-14 09:11:59 +00003368 assert(MVT::isInteger(VT));
3369
3370 if (++NumMemOps > Limit)
3371 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00003372 MemOps.push_back(VT);
3373 Size -= VTSize;
3374 }
Evan Cheng80e89d72006-02-14 09:11:59 +00003375
3376 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00003377}
3378
Chris Lattner7041ee32005-01-11 05:56:49 +00003379void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00003380 SDOperand Op1 = getValue(I.getOperand(1));
3381 SDOperand Op2 = getValue(I.getOperand(2));
3382 SDOperand Op3 = getValue(I.getOperand(3));
3383 SDOperand Op4 = getValue(I.getOperand(4));
3384 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
3385 if (Align == 0) Align = 1;
3386
3387 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
3388 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00003389
3390 // Expand memset / memcpy to a series of load / store ops
3391 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003392 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00003393 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00003394 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00003395 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00003396 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
3397 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00003398 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00003399 unsigned Offset = 0;
3400 for (unsigned i = 0; i < NumMemOps; i++) {
3401 MVT::ValueType VT = MemOps[i];
3402 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00003403 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00003404 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00003405 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003406 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00003407 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00003408 Offset += VTSize;
3409 }
Evan Cheng1db92f92006-02-14 08:22:34 +00003410 }
Evan Chengc080d6f2006-02-15 01:54:51 +00003411 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00003412 }
Evan Chengc080d6f2006-02-15 01:54:51 +00003413 case ISD::MEMCPY: {
3414 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
3415 Size->getValue(), Align, TLI)) {
3416 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00003417 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00003418 GlobalAddressSDNode *G = NULL;
3419 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00003420 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00003421
3422 if (Op2.getOpcode() == ISD::GlobalAddress)
3423 G = cast<GlobalAddressSDNode>(Op2);
3424 else if (Op2.getOpcode() == ISD::ADD &&
3425 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
3426 Op2.getOperand(1).getOpcode() == ISD::Constant) {
3427 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00003428 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00003429 }
3430 if (G) {
3431 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00003432 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00003433 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00003434 if (!Str.empty()) {
3435 CopyFromStr = true;
3436 SrcOff += SrcDelta;
3437 }
3438 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00003439 }
3440
Evan Chengc080d6f2006-02-15 01:54:51 +00003441 for (unsigned i = 0; i < NumMemOps; i++) {
3442 MVT::ValueType VT = MemOps[i];
3443 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00003444 SDOperand Value, Chain, Store;
3445
Evan Chengcffbb512006-02-16 23:11:42 +00003446 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00003447 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
3448 Chain = getRoot();
3449 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00003450 DAG.getStore(Chain, Value,
3451 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003452 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00003453 } else {
3454 Value = DAG.getLoad(VT, getRoot(),
3455 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
Evan Cheng466685d2006-10-09 20:57:25 +00003456 I.getOperand(2), SrcOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00003457 Chain = Value.getValue(1);
3458 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00003459 DAG.getStore(Chain, Value,
3460 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003461 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00003462 }
Evan Chengc080d6f2006-02-15 01:54:51 +00003463 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00003464 SrcOff += VTSize;
3465 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00003466 }
3467 }
3468 break;
3469 }
3470 }
3471
3472 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003473 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
3474 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00003475 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00003476 }
3477 }
3478
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003479 DAG.setRoot(DAG.getNode(Op, MVT::Other, getRoot(), Op1, Op2, Op3, Op4));
Chris Lattner1c08c712005-01-07 07:47:53 +00003480}
3481
Chris Lattner7041ee32005-01-11 05:56:49 +00003482//===----------------------------------------------------------------------===//
3483// SelectionDAGISel code
3484//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00003485
3486unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
3487 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
3488}
3489
Chris Lattner495a0b52005-08-17 06:37:43 +00003490void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattner36b708f2005-08-18 17:35:14 +00003491 // FIXME: we only modify the CFG to split critical edges. This
3492 // updates dom and loop info.
Jim Laskeyc7c3f112006-10-16 20:52:31 +00003493 AU.addRequired<AliasAnalysis>();
Chris Lattner495a0b52005-08-17 06:37:43 +00003494}
Chris Lattner1c08c712005-01-07 07:47:53 +00003495
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003496
Chris Lattner90323642006-05-05 21:17:49 +00003497/// OptimizeNoopCopyExpression - We have determined that the specified cast
3498/// instruction is a noop copy (e.g. it's casting from one pointer type to
3499/// another, int->uint, or int->sbyte on PPC.
3500///
3501/// Return true if any changes are made.
3502static bool OptimizeNoopCopyExpression(CastInst *CI) {
3503 BasicBlock *DefBB = CI->getParent();
3504
3505 /// InsertedCasts - Only insert a cast in each block once.
3506 std::map<BasicBlock*, CastInst*> InsertedCasts;
3507
3508 bool MadeChange = false;
3509 for (Value::use_iterator UI = CI->use_begin(), E = CI->use_end();
3510 UI != E; ) {
3511 Use &TheUse = UI.getUse();
3512 Instruction *User = cast<Instruction>(*UI);
3513
3514 // Figure out which BB this cast is used in. For PHI's this is the
3515 // appropriate predecessor block.
3516 BasicBlock *UserBB = User->getParent();
3517 if (PHINode *PN = dyn_cast<PHINode>(User)) {
3518 unsigned OpVal = UI.getOperandNo()/2;
3519 UserBB = PN->getIncomingBlock(OpVal);
3520 }
3521
3522 // Preincrement use iterator so we don't invalidate it.
3523 ++UI;
3524
3525 // If this user is in the same block as the cast, don't change the cast.
3526 if (UserBB == DefBB) continue;
3527
3528 // If we have already inserted a cast into this block, use it.
3529 CastInst *&InsertedCast = InsertedCasts[UserBB];
3530
3531 if (!InsertedCast) {
3532 BasicBlock::iterator InsertPt = UserBB->begin();
3533 while (isa<PHINode>(InsertPt)) ++InsertPt;
3534
3535 InsertedCast =
Reid Spencer7b06bd52006-12-13 00:50:17 +00003536 CastInst::create(CI->getOpcode(), CI->getOperand(0), CI->getType(), "",
3537 InsertPt);
Chris Lattner90323642006-05-05 21:17:49 +00003538 MadeChange = true;
3539 }
3540
3541 // Replace a use of the cast with a use of the new casat.
3542 TheUse = InsertedCast;
3543 }
3544
3545 // If we removed all uses, nuke the cast.
3546 if (CI->use_empty())
3547 CI->eraseFromParent();
3548
3549 return MadeChange;
3550}
3551
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003552/// InsertGEPComputeCode - Insert code into BB to compute Ptr+PtrOffset,
3553/// casting to the type of GEPI.
Chris Lattnerf0df8822006-05-06 09:10:37 +00003554static Instruction *InsertGEPComputeCode(Instruction *&V, BasicBlock *BB,
3555 Instruction *GEPI, Value *Ptr,
3556 Value *PtrOffset) {
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003557 if (V) return V; // Already computed.
3558
Reid Spencer3da59db2006-11-27 01:05:10 +00003559 // Figure out the insertion point
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003560 BasicBlock::iterator InsertPt;
3561 if (BB == GEPI->getParent()) {
Reid Spencer3da59db2006-11-27 01:05:10 +00003562 // If GEP is already inserted into BB, insert right after the GEP.
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003563 InsertPt = GEPI;
3564 ++InsertPt;
3565 } else {
3566 // Otherwise, insert at the top of BB, after any PHI nodes
3567 InsertPt = BB->begin();
3568 while (isa<PHINode>(InsertPt)) ++InsertPt;
3569 }
3570
Chris Lattnerc78b0b72005-12-08 08:00:12 +00003571 // If Ptr is itself a cast, but in some other BB, emit a copy of the cast into
3572 // BB so that there is only one value live across basic blocks (the cast
3573 // operand).
3574 if (CastInst *CI = dyn_cast<CastInst>(Ptr))
3575 if (CI->getParent() != BB && isa<PointerType>(CI->getOperand(0)->getType()))
Reid Spencer7b06bd52006-12-13 00:50:17 +00003576 Ptr = CastInst::create(CI->getOpcode(), CI->getOperand(0), CI->getType(),
3577 "", InsertPt);
Chris Lattnerc78b0b72005-12-08 08:00:12 +00003578
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003579 // Add the offset, cast it to the right type.
3580 Ptr = BinaryOperator::createAdd(Ptr, PtrOffset, "", InsertPt);
Reid Spencer3da59db2006-11-27 01:05:10 +00003581 // Ptr is an integer type, GEPI is pointer type ==> IntToPtr
3582 return V = CastInst::create(Instruction::IntToPtr, Ptr, GEPI->getType(),
3583 "", InsertPt);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003584}
3585
Chris Lattner90323642006-05-05 21:17:49 +00003586/// ReplaceUsesOfGEPInst - Replace all uses of RepPtr with inserted code to
3587/// compute its value. The RepPtr value can be computed with Ptr+PtrOffset. One
3588/// trivial way of doing this would be to evaluate Ptr+PtrOffset in RepPtr's
3589/// block, then ReplaceAllUsesWith'ing everything. However, we would prefer to
3590/// sink PtrOffset into user blocks where doing so will likely allow us to fold
3591/// the constant add into a load or store instruction. Additionally, if a user
3592/// is a pointer-pointer cast, we look through it to find its users.
3593static void ReplaceUsesOfGEPInst(Instruction *RepPtr, Value *Ptr,
3594 Constant *PtrOffset, BasicBlock *DefBB,
3595 GetElementPtrInst *GEPI,
Chris Lattnerf0df8822006-05-06 09:10:37 +00003596 std::map<BasicBlock*,Instruction*> &InsertedExprs) {
Chris Lattner90323642006-05-05 21:17:49 +00003597 while (!RepPtr->use_empty()) {
3598 Instruction *User = cast<Instruction>(RepPtr->use_back());
Chris Lattner7e598092006-05-05 01:04:50 +00003599
Reid Spencer3da59db2006-11-27 01:05:10 +00003600 // If the user is a Pointer-Pointer cast, recurse. Only BitCast can be
3601 // used for a Pointer-Pointer cast.
3602 if (isa<BitCastInst>(User)) {
Chris Lattner90323642006-05-05 21:17:49 +00003603 ReplaceUsesOfGEPInst(User, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattner7e598092006-05-05 01:04:50 +00003604
Chris Lattner90323642006-05-05 21:17:49 +00003605 // Drop the use of RepPtr. The cast is dead. Don't delete it now, else we
3606 // could invalidate an iterator.
3607 User->setOperand(0, UndefValue::get(RepPtr->getType()));
3608 continue;
Chris Lattner7e598092006-05-05 01:04:50 +00003609 }
3610
Chris Lattner90323642006-05-05 21:17:49 +00003611 // If this is a load of the pointer, or a store through the pointer, emit
3612 // the increment into the load/store block.
Chris Lattnerf0df8822006-05-06 09:10:37 +00003613 Instruction *NewVal;
Chris Lattner90323642006-05-05 21:17:49 +00003614 if (isa<LoadInst>(User) ||
3615 (isa<StoreInst>(User) && User->getOperand(0) != RepPtr)) {
3616 NewVal = InsertGEPComputeCode(InsertedExprs[User->getParent()],
3617 User->getParent(), GEPI,
3618 Ptr, PtrOffset);
3619 } else {
3620 // If this use is not foldable into the addressing mode, use a version
3621 // emitted in the GEP block.
3622 NewVal = InsertGEPComputeCode(InsertedExprs[DefBB], DefBB, GEPI,
3623 Ptr, PtrOffset);
3624 }
3625
Chris Lattnerf0df8822006-05-06 09:10:37 +00003626 if (GEPI->getType() != RepPtr->getType()) {
3627 BasicBlock::iterator IP = NewVal;
3628 ++IP;
Reid Spencer3da59db2006-11-27 01:05:10 +00003629 // NewVal must be a GEP which must be pointer type, so BitCast
3630 NewVal = new BitCastInst(NewVal, RepPtr->getType(), "", IP);
Chris Lattnerf0df8822006-05-06 09:10:37 +00003631 }
Chris Lattner90323642006-05-05 21:17:49 +00003632 User->replaceUsesOfWith(RepPtr, NewVal);
Chris Lattner7e598092006-05-05 01:04:50 +00003633 }
3634}
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003635
Chris Lattner90323642006-05-05 21:17:49 +00003636
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003637/// OptimizeGEPExpression - Since we are doing basic-block-at-a-time instruction
3638/// selection, we want to be a bit careful about some things. In particular, if
3639/// we have a GEP instruction that is used in a different block than it is
3640/// defined, the addressing expression of the GEP cannot be folded into loads or
3641/// stores that use it. In this case, decompose the GEP and move constant
3642/// indices into blocks that use it.
Chris Lattner90323642006-05-05 21:17:49 +00003643static bool OptimizeGEPExpression(GetElementPtrInst *GEPI,
Owen Andersona69571c2006-05-03 01:29:57 +00003644 const TargetData *TD) {
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003645 // If this GEP is only used inside the block it is defined in, there is no
3646 // need to rewrite it.
3647 bool isUsedOutsideDefBB = false;
3648 BasicBlock *DefBB = GEPI->getParent();
3649 for (Value::use_iterator UI = GEPI->use_begin(), E = GEPI->use_end();
3650 UI != E; ++UI) {
3651 if (cast<Instruction>(*UI)->getParent() != DefBB) {
3652 isUsedOutsideDefBB = true;
3653 break;
3654 }
3655 }
Chris Lattner90323642006-05-05 21:17:49 +00003656 if (!isUsedOutsideDefBB) return false;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003657
3658 // If this GEP has no non-zero constant indices, there is nothing we can do,
3659 // ignore it.
3660 bool hasConstantIndex = false;
Chris Lattner90323642006-05-05 21:17:49 +00003661 bool hasVariableIndex = false;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003662 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3663 E = GEPI->op_end(); OI != E; ++OI) {
Chris Lattner90323642006-05-05 21:17:49 +00003664 if (ConstantInt *CI = dyn_cast<ConstantInt>(*OI)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00003665 if (CI->getZExtValue()) {
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003666 hasConstantIndex = true;
3667 break;
3668 }
Chris Lattner90323642006-05-05 21:17:49 +00003669 } else {
3670 hasVariableIndex = true;
3671 }
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003672 }
Chris Lattner90323642006-05-05 21:17:49 +00003673
3674 // If this is a "GEP X, 0, 0, 0", turn this into a cast.
3675 if (!hasConstantIndex && !hasVariableIndex) {
Reid Spencer3da59db2006-11-27 01:05:10 +00003676 /// The GEP operand must be a pointer, so must its result -> BitCast
3677 Value *NC = new BitCastInst(GEPI->getOperand(0), GEPI->getType(),
Chris Lattner90323642006-05-05 21:17:49 +00003678 GEPI->getName(), GEPI);
3679 GEPI->replaceAllUsesWith(NC);
3680 GEPI->eraseFromParent();
3681 return true;
3682 }
3683
Chris Lattner3802c252005-12-11 09:05:13 +00003684 // If this is a GEP &Alloca, 0, 0, forward subst the frame index into uses.
Chris Lattner90323642006-05-05 21:17:49 +00003685 if (!hasConstantIndex && !isa<AllocaInst>(GEPI->getOperand(0)))
3686 return false;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003687
3688 // Otherwise, decompose the GEP instruction into multiplies and adds. Sum the
3689 // constant offset (which we now know is non-zero) and deal with it later.
3690 uint64_t ConstantOffset = 0;
Owen Andersona69571c2006-05-03 01:29:57 +00003691 const Type *UIntPtrTy = TD->getIntPtrType();
Reid Spencer3da59db2006-11-27 01:05:10 +00003692 Value *Ptr = new PtrToIntInst(GEPI->getOperand(0), UIntPtrTy, "", GEPI);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003693 const Type *Ty = GEPI->getOperand(0)->getType();
3694
3695 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3696 E = GEPI->op_end(); OI != E; ++OI) {
3697 Value *Idx = *OI;
3698 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00003699 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003700 if (Field)
Owen Andersona69571c2006-05-03 01:29:57 +00003701 ConstantOffset += TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003702 Ty = StTy->getElementType(Field);
3703 } else {
3704 Ty = cast<SequentialType>(Ty)->getElementType();
3705
3706 // Handle constant subscripts.
3707 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00003708 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00003709 ConstantOffset += (int64_t)TD->getTypeSize(Ty)*CI->getSExtValue();
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003710 continue;
3711 }
3712
3713 // Ptr = Ptr + Idx * ElementSize;
3714
3715 // Cast Idx to UIntPtrTy if needed.
Reid Spencer7b06bd52006-12-13 00:50:17 +00003716 Idx = CastInst::createIntegerCast(Idx, UIntPtrTy, true/*SExt*/, "", GEPI);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003717
Owen Andersona69571c2006-05-03 01:29:57 +00003718 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003719 // Mask off bits that should not be set.
3720 ElementSize &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
Reid Spencerb83eb642006-10-20 07:07:24 +00003721 Constant *SizeCst = ConstantInt::get(UIntPtrTy, ElementSize);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003722
3723 // Multiply by the element size and add to the base.
3724 Idx = BinaryOperator::createMul(Idx, SizeCst, "", GEPI);
3725 Ptr = BinaryOperator::createAdd(Ptr, Idx, "", GEPI);
3726 }
3727 }
3728
3729 // Make sure that the offset fits in uintptr_t.
3730 ConstantOffset &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
Reid Spencerb83eb642006-10-20 07:07:24 +00003731 Constant *PtrOffset = ConstantInt::get(UIntPtrTy, ConstantOffset);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003732
3733 // Okay, we have now emitted all of the variable index parts to the BB that
3734 // the GEP is defined in. Loop over all of the using instructions, inserting
3735 // an "add Ptr, ConstantOffset" into each block that uses it and update the
Chris Lattnerc78b0b72005-12-08 08:00:12 +00003736 // instruction to use the newly computed value, making GEPI dead. When the
3737 // user is a load or store instruction address, we emit the add into the user
3738 // block, otherwise we use a canonical version right next to the gep (these
3739 // won't be foldable as addresses, so we might as well share the computation).
3740
Chris Lattnerf0df8822006-05-06 09:10:37 +00003741 std::map<BasicBlock*,Instruction*> InsertedExprs;
Chris Lattner90323642006-05-05 21:17:49 +00003742 ReplaceUsesOfGEPInst(GEPI, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003743
3744 // Finally, the GEP is dead, remove it.
3745 GEPI->eraseFromParent();
Chris Lattner90323642006-05-05 21:17:49 +00003746
3747 return true;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003748}
3749
Chris Lattnerbad7f482006-10-28 19:22:10 +00003750
3751/// SplitEdgeNicely - Split the critical edge from TI to it's specified
3752/// successor if it will improve codegen. We only do this if the successor has
3753/// phi nodes (otherwise critical edges are ok). If there is already another
3754/// predecessor of the succ that is empty (and thus has no phi nodes), use it
3755/// instead of introducing a new block.
3756static void SplitEdgeNicely(TerminatorInst *TI, unsigned SuccNum, Pass *P) {
3757 BasicBlock *TIBB = TI->getParent();
3758 BasicBlock *Dest = TI->getSuccessor(SuccNum);
3759 assert(isa<PHINode>(Dest->begin()) &&
3760 "This should only be called if Dest has a PHI!");
3761
3762 /// TIPHIValues - This array is lazily computed to determine the values of
3763 /// PHIs in Dest that TI would provide.
3764 std::vector<Value*> TIPHIValues;
3765
3766 // Check to see if Dest has any blocks that can be used as a split edge for
3767 // this terminator.
3768 for (pred_iterator PI = pred_begin(Dest), E = pred_end(Dest); PI != E; ++PI) {
3769 BasicBlock *Pred = *PI;
3770 // To be usable, the pred has to end with an uncond branch to the dest.
3771 BranchInst *PredBr = dyn_cast<BranchInst>(Pred->getTerminator());
3772 if (!PredBr || !PredBr->isUnconditional() ||
3773 // Must be empty other than the branch.
3774 &Pred->front() != PredBr)
3775 continue;
3776
3777 // Finally, since we know that Dest has phi nodes in it, we have to make
3778 // sure that jumping to Pred will have the same affect as going to Dest in
3779 // terms of PHI values.
3780 PHINode *PN;
3781 unsigned PHINo = 0;
3782 bool FoundMatch = true;
3783 for (BasicBlock::iterator I = Dest->begin();
3784 (PN = dyn_cast<PHINode>(I)); ++I, ++PHINo) {
3785 if (PHINo == TIPHIValues.size())
3786 TIPHIValues.push_back(PN->getIncomingValueForBlock(TIBB));
3787
3788 // If the PHI entry doesn't work, we can't use this pred.
3789 if (TIPHIValues[PHINo] != PN->getIncomingValueForBlock(Pred)) {
3790 FoundMatch = false;
3791 break;
3792 }
3793 }
3794
3795 // If we found a workable predecessor, change TI to branch to Succ.
3796 if (FoundMatch) {
3797 Dest->removePredecessor(TIBB);
3798 TI->setSuccessor(SuccNum, Pred);
3799 return;
3800 }
3801 }
3802
3803 SplitCriticalEdge(TI, SuccNum, P, true);
3804}
3805
3806
Chris Lattner1c08c712005-01-07 07:47:53 +00003807bool SelectionDAGISel::runOnFunction(Function &Fn) {
3808 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
3809 RegMap = MF.getSSARegMap();
Bill Wendling832171c2006-12-07 20:04:42 +00003810 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00003811
Chris Lattner47e32e62006-10-28 17:04:37 +00003812 // First, split all critical edges.
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003813 //
Chris Lattner7e598092006-05-05 01:04:50 +00003814 // In this pass we also look for GEP and cast instructions that are used
3815 // across basic blocks and rewrite them to improve basic-block-at-a-time
3816 // selection.
3817 //
Chris Lattner90323642006-05-05 21:17:49 +00003818 bool MadeChange = true;
3819 while (MadeChange) {
3820 MadeChange = false;
Chris Lattner36b708f2005-08-18 17:35:14 +00003821 for (Function::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
Chris Lattnerbad7f482006-10-28 19:22:10 +00003822 // Split all critical edges where the dest block has a PHI.
Chris Lattner47e32e62006-10-28 17:04:37 +00003823 TerminatorInst *BBTI = BB->getTerminator();
3824 if (BBTI->getNumSuccessors() > 1) {
3825 for (unsigned i = 0, e = BBTI->getNumSuccessors(); i != e; ++i)
Chris Lattnerbad7f482006-10-28 19:22:10 +00003826 if (isa<PHINode>(BBTI->getSuccessor(i)->begin()) &&
3827 isCriticalEdge(BBTI, i, true))
3828 SplitEdgeNicely(BBTI, i, this);
Chris Lattner47e32e62006-10-28 17:04:37 +00003829 }
3830
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003831
Chris Lattner57f9a432006-09-28 06:17:10 +00003832 for (BasicBlock::iterator BBI = BB->begin(), E = BB->end(); BBI != E; ) {
Chris Lattner7e598092006-05-05 01:04:50 +00003833 Instruction *I = BBI++;
Chris Lattner3f7927c2006-11-29 01:12:32 +00003834
3835 if (CallInst *CI = dyn_cast<CallInst>(I)) {
3836 // If we found an inline asm expession, and if the target knows how to
3837 // lower it to normal LLVM code, do so now.
3838 if (isa<InlineAsm>(CI->getCalledValue()))
3839 if (const TargetAsmInfo *TAI =
3840 TLI.getTargetMachine().getTargetAsmInfo()) {
3841 if (TAI->ExpandInlineAsm(CI))
3842 BBI = BB->begin();
3843 }
3844 } else if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(I)) {
Chris Lattner90323642006-05-05 21:17:49 +00003845 MadeChange |= OptimizeGEPExpression(GEPI, TLI.getTargetData());
Chris Lattner7e598092006-05-05 01:04:50 +00003846 } else if (CastInst *CI = dyn_cast<CastInst>(I)) {
Chris Lattnerc970f062006-09-13 06:02:42 +00003847 // If the source of the cast is a constant, then this should have
3848 // already been constant folded. The only reason NOT to constant fold
3849 // it is if something (e.g. LSR) was careful to place the constant
3850 // evaluation in a block other than then one that uses it (e.g. to hoist
3851 // the address of globals out of a loop). If this is the case, we don't
3852 // want to forward-subst the cast.
3853 if (isa<Constant>(CI->getOperand(0)))
3854 continue;
3855
Chris Lattner7e598092006-05-05 01:04:50 +00003856 // If this is a noop copy, sink it into user blocks to reduce the number
3857 // of virtual registers that must be created and coallesced.
3858 MVT::ValueType SrcVT = TLI.getValueType(CI->getOperand(0)->getType());
3859 MVT::ValueType DstVT = TLI.getValueType(CI->getType());
3860
3861 // This is an fp<->int conversion?
3862 if (MVT::isInteger(SrcVT) != MVT::isInteger(DstVT))
3863 continue;
3864
3865 // If this is an extension, it will be a zero or sign extension, which
3866 // isn't a noop.
3867 if (SrcVT < DstVT) continue;
3868
3869 // If these values will be promoted, find out what they will be promoted
3870 // to. This helps us consider truncates on PPC as noop copies when they
3871 // are.
3872 if (TLI.getTypeAction(SrcVT) == TargetLowering::Promote)
3873 SrcVT = TLI.getTypeToTransformTo(SrcVT);
3874 if (TLI.getTypeAction(DstVT) == TargetLowering::Promote)
3875 DstVT = TLI.getTypeToTransformTo(DstVT);
3876
3877 // If, after promotion, these are the same types, this is a noop copy.
3878 if (SrcVT == DstVT)
Chris Lattner90323642006-05-05 21:17:49 +00003879 MadeChange |= OptimizeNoopCopyExpression(CI);
Chris Lattner7e598092006-05-05 01:04:50 +00003880 }
3881 }
Chris Lattner36b708f2005-08-18 17:35:14 +00003882 }
Chris Lattner90323642006-05-05 21:17:49 +00003883 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003884
Chris Lattner1c08c712005-01-07 07:47:53 +00003885 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
3886
3887 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
3888 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00003889
Chris Lattner1c08c712005-01-07 07:47:53 +00003890 return true;
3891}
3892
Chris Lattner571e4342006-10-27 21:36:01 +00003893SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
3894 unsigned Reg) {
3895 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00003896 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003897 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00003898 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003899
3900 // If this type is not legal, we must make sure to not create an invalid
3901 // register use.
3902 MVT::ValueType SrcVT = Op.getValueType();
3903 MVT::ValueType DestVT = TLI.getTypeToTransformTo(SrcVT);
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003904 if (SrcVT == DestVT) {
Chris Lattner571e4342006-10-27 21:36:01 +00003905 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattner1c6191f2006-03-21 19:20:37 +00003906 } else if (SrcVT == MVT::Vector) {
Chris Lattner70c2a612006-03-31 02:06:56 +00003907 // Handle copies from generic vectors to registers.
3908 MVT::ValueType PTyElementVT, PTyLegalElementVT;
3909 unsigned NE = TLI.getPackedTypeBreakdown(cast<PackedType>(V->getType()),
3910 PTyElementVT, PTyLegalElementVT);
Chris Lattner1c6191f2006-03-21 19:20:37 +00003911
Chris Lattner70c2a612006-03-31 02:06:56 +00003912 // Insert a VBIT_CONVERT of the input vector to a "N x PTyElementVT"
3913 // MVT::Vector type.
3914 Op = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Op,
3915 DAG.getConstant(NE, MVT::i32),
3916 DAG.getValueType(PTyElementVT));
Chris Lattner1c6191f2006-03-21 19:20:37 +00003917
Chris Lattner70c2a612006-03-31 02:06:56 +00003918 // Loop over all of the elements of the resultant vector,
3919 // VEXTRACT_VECTOR_ELT'ing them, converting them to PTyLegalElementVT, then
3920 // copying them into output registers.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003921 SmallVector<SDOperand, 8> OutChains;
Chris Lattner571e4342006-10-27 21:36:01 +00003922 SDOperand Root = getRoot();
Chris Lattner70c2a612006-03-31 02:06:56 +00003923 for (unsigned i = 0; i != NE; ++i) {
3924 SDOperand Elt = DAG.getNode(ISD::VEXTRACT_VECTOR_ELT, PTyElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00003925 Op, DAG.getConstant(i, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00003926 if (PTyElementVT == PTyLegalElementVT) {
3927 // Elements are legal.
3928 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3929 } else if (PTyLegalElementVT > PTyElementVT) {
3930 // Elements are promoted.
3931 if (MVT::isFloatingPoint(PTyLegalElementVT))
3932 Elt = DAG.getNode(ISD::FP_EXTEND, PTyLegalElementVT, Elt);
3933 else
3934 Elt = DAG.getNode(ISD::ANY_EXTEND, PTyLegalElementVT, Elt);
3935 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3936 } else {
3937 // Elements are expanded.
3938 // The src value is expanded into multiple registers.
3939 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00003940 Elt, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00003941 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00003942 Elt, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00003943 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Lo));
3944 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Hi));
3945 }
Chris Lattner1c6191f2006-03-21 19:20:37 +00003946 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003947 return DAG.getNode(ISD::TokenFactor, MVT::Other,
3948 &OutChains[0], OutChains.size());
Evan Cheng9f877882006-12-13 20:57:08 +00003949 } else if (TLI.getTypeAction(SrcVT) == TargetLowering::Promote) {
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003950 // The src value is promoted to the register.
Chris Lattnerfae59b92005-08-17 06:06:25 +00003951 if (MVT::isFloatingPoint(SrcVT))
3952 Op = DAG.getNode(ISD::FP_EXTEND, DestVT, Op);
3953 else
Chris Lattnerfab08872005-09-02 00:19:37 +00003954 Op = DAG.getNode(ISD::ANY_EXTEND, DestVT, Op);
Chris Lattner571e4342006-10-27 21:36:01 +00003955 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003956 } else {
Evan Cheng9f877882006-12-13 20:57:08 +00003957 DestVT = TLI.getTypeToExpandTo(SrcVT);
3958 unsigned NumVals = TLI.getNumElements(SrcVT);
3959 if (NumVals == 1)
3960 return DAG.getCopyToReg(getRoot(), Reg,
3961 DAG.getNode(ISD::BIT_CONVERT, DestVT, Op));
3962 assert(NumVals == 2 && "1 to 4 (and more) expansion not implemented!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003963 // The src value is expanded into multiple registers.
3964 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chenga8441262006-06-15 08:11:54 +00003965 Op, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003966 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chenga8441262006-06-15 08:11:54 +00003967 Op, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner571e4342006-10-27 21:36:01 +00003968 Op = DAG.getCopyToReg(getRoot(), Reg, Lo);
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003969 return DAG.getCopyToReg(Op, Reg+1, Hi);
3970 }
Chris Lattner1c08c712005-01-07 07:47:53 +00003971}
3972
Chris Lattner068a81e2005-01-17 17:15:02 +00003973void SelectionDAGISel::
3974LowerArguments(BasicBlock *BB, SelectionDAGLowering &SDL,
3975 std::vector<SDOperand> &UnorderedChains) {
3976 // If this is the entry block, emit arguments.
3977 Function &F = *BB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00003978 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00003979 SDOperand OldRoot = SDL.DAG.getRoot();
3980 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00003981
Chris Lattnerbf209482005-10-30 19:42:35 +00003982 unsigned a = 0;
3983 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
3984 AI != E; ++AI, ++a)
3985 if (!AI->use_empty()) {
3986 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00003987
Chris Lattnerbf209482005-10-30 19:42:35 +00003988 // If this argument is live outside of the entry block, insert a copy from
3989 // whereever we got it to the vreg that other BB's will reference it as.
3990 if (FuncInfo.ValueMap.count(AI)) {
3991 SDOperand Copy =
Chris Lattner571e4342006-10-27 21:36:01 +00003992 SDL.CopyValueToVirtualRegister(AI, FuncInfo.ValueMap[AI]);
Chris Lattnerbf209482005-10-30 19:42:35 +00003993 UnorderedChains.push_back(Copy);
3994 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00003995 }
Chris Lattnerbf209482005-10-30 19:42:35 +00003996
Chris Lattnerbf209482005-10-30 19:42:35 +00003997 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00003998 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00003999 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004000}
4001
Chris Lattner1c08c712005-01-07 07:47:53 +00004002void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4003 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004004 FunctionLoweringInfo &FuncInfo) {
Chris Lattner1c08c712005-01-07 07:47:53 +00004005 SelectionDAGLowering SDL(DAG, TLI, FuncInfo);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004006
4007 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00004008
Chris Lattnerbf209482005-10-30 19:42:35 +00004009 // Lower any arguments needed in this block if this is the entry block.
4010 if (LLVMBB == &LLVMBB->getParent()->front())
4011 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00004012
4013 BB = FuncInfo.MBBMap[LLVMBB];
4014 SDL.setCurrentBasicBlock(BB);
4015
4016 // Lower all of the non-terminator instructions.
4017 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4018 I != E; ++I)
4019 SDL.visit(*I);
Nate Begemanf15485a2006-03-27 01:32:24 +00004020
Chris Lattner1c08c712005-01-07 07:47:53 +00004021 // Ensure that all instructions which are used outside of their defining
4022 // blocks are available as virtual registers.
4023 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Chris Lattnerf1fdaca2005-01-11 22:03:46 +00004024 if (!I->use_empty() && !isa<PHINode>(I)) {
Chris Lattneree749d72005-01-09 01:16:24 +00004025 std::map<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004026 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00004027 UnorderedChains.push_back(
Chris Lattner571e4342006-10-27 21:36:01 +00004028 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00004029 }
4030
4031 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4032 // ensure constants are generated when needed. Remember the virtual registers
4033 // that need to be added to the Machine PHI nodes as input. We cannot just
4034 // directly add them, because expansion might result in multiple MBB's for one
4035 // BB. As such, the start of the BB might correspond to a different MBB than
4036 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004037 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004038 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004039
4040 // Emit constants only once even if used by multiple PHI nodes.
4041 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004042
Chris Lattner8c494ab2006-10-27 23:50:33 +00004043 // Vector bool would be better, but vector<bool> is really slow.
4044 std::vector<unsigned char> SuccsHandled;
4045 if (TI->getNumSuccessors())
4046 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4047
Chris Lattner1c08c712005-01-07 07:47:53 +00004048 // Check successor nodes PHI nodes that expect a constant to be available from
4049 // this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004050 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4051 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004052 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004053 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004054
Chris Lattner8c494ab2006-10-27 23:50:33 +00004055 // If this terminator has multiple identical successors (common for
4056 // switches), only handle each succ once.
4057 unsigned SuccMBBNo = SuccMBB->getNumber();
4058 if (SuccsHandled[SuccMBBNo]) continue;
4059 SuccsHandled[SuccMBBNo] = true;
4060
4061 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004062 PHINode *PN;
4063
4064 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4065 // nodes and Machine PHI nodes, but the incoming operands have not been
4066 // emitted yet.
4067 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004068 (PN = dyn_cast<PHINode>(I)); ++I) {
4069 // Ignore dead phi's.
4070 if (PN->use_empty()) continue;
4071
4072 unsigned Reg;
4073 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004074
Chris Lattner8c494ab2006-10-27 23:50:33 +00004075 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4076 unsigned &RegOut = ConstantsOut[C];
4077 if (RegOut == 0) {
4078 RegOut = FuncInfo.CreateRegForValue(C);
4079 UnorderedChains.push_back(
4080 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner1c08c712005-01-07 07:47:53 +00004081 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004082 Reg = RegOut;
4083 } else {
4084 Reg = FuncInfo.ValueMap[PHIOp];
4085 if (Reg == 0) {
4086 assert(isa<AllocaInst>(PHIOp) &&
4087 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4088 "Didn't codegen value into a register!??");
4089 Reg = FuncInfo.CreateRegForValue(PHIOp);
4090 UnorderedChains.push_back(
4091 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattner7e021512006-03-31 02:12:18 +00004092 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004093 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004094
4095 // Remember that this register needs to added to the machine PHI node as
4096 // the input for this MBB.
4097 MVT::ValueType VT = TLI.getValueType(PN->getType());
4098 unsigned NumElements;
4099 if (VT != MVT::Vector)
4100 NumElements = TLI.getNumElements(VT);
4101 else {
4102 MVT::ValueType VT1,VT2;
4103 NumElements =
4104 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
4105 VT1, VT2);
4106 }
4107 for (unsigned i = 0, e = NumElements; i != e; ++i)
4108 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4109 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004110 }
4111 ConstantsOut.clear();
4112
Chris Lattnerddb870b2005-01-13 17:59:43 +00004113 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00004114 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00004115 SDOperand Root = SDL.getRoot();
4116 if (Root.getOpcode() != ISD::EntryToken) {
4117 unsigned i = 0, e = UnorderedChains.size();
4118 for (; i != e; ++i) {
4119 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4120 if (UnorderedChains[i].Val->getOperand(0) == Root)
4121 break; // Don't add the root if we already indirectly depend on it.
4122 }
4123
4124 if (i == e)
4125 UnorderedChains.push_back(Root);
4126 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004127 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4128 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00004129 }
4130
Chris Lattner1c08c712005-01-07 07:47:53 +00004131 // Lower the terminator after the copies are emitted.
4132 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004133
Nate Begemanf15485a2006-03-27 01:32:24 +00004134 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004135 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004136 SwitchCases.clear();
4137 SwitchCases = SDL.SwitchCases;
Nate Begeman37efe672006-04-22 18:53:45 +00004138 JT = SDL.JT;
Nate Begemanf15485a2006-03-27 01:32:24 +00004139
Chris Lattnera651cf62005-01-17 19:43:36 +00004140 // Make sure the root of the DAG is up-to-date.
4141 DAG.setRoot(SDL.getRoot());
Chris Lattner1c08c712005-01-07 07:47:53 +00004142}
4143
Nate Begemanf15485a2006-03-27 01:32:24 +00004144void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004145 // Get alias analysis for load/store combining.
4146 AliasAnalysis &AA = getAnalysis<AliasAnalysis>();
4147
Chris Lattneraf21d552005-10-10 16:47:10 +00004148 // Run the DAG combiner in pre-legalize mode.
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004149 DAG.Combine(false, AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004150
Bill Wendling832171c2006-12-07 20:04:42 +00004151 DOUT << "Lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004152 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004153
Chris Lattner1c08c712005-01-07 07:47:53 +00004154 // Second step, hack on the DAG until it only uses operations and types that
4155 // the target supports.
Chris Lattnerac9dc082005-01-23 04:36:26 +00004156 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004157
Bill Wendling832171c2006-12-07 20:04:42 +00004158 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004159 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004160
Chris Lattneraf21d552005-10-10 16:47:10 +00004161 // Run the DAG combiner in post-legalize mode.
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004162 DAG.Combine(true, AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004163
Evan Chenga9c20912006-01-21 02:32:06 +00004164 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004165
Chris Lattnera33ef482005-03-30 01:10:47 +00004166 // Third, instruction select all of the operations to machine code, adding the
4167 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004168 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004169
Bill Wendling832171c2006-12-07 20:04:42 +00004170 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004171 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004172}
Chris Lattner1c08c712005-01-07 07:47:53 +00004173
Nate Begemanf15485a2006-03-27 01:32:24 +00004174void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4175 FunctionLoweringInfo &FuncInfo) {
4176 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4177 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004178 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004179 CurDAG = &DAG;
4180
4181 // First step, lower LLVM code to some DAG. This DAG may use operations and
4182 // types that are not supported by the target.
4183 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4184
4185 // Second step, emit the lowered DAG as machine code.
4186 CodeGenAndEmitDAG(DAG);
4187 }
4188
Chris Lattnera33ef482005-03-30 01:10:47 +00004189 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004190 // PHI nodes in successors.
Nate Begeman37efe672006-04-22 18:53:45 +00004191 if (SwitchCases.empty() && JT.Reg == 0) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004192 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4193 MachineInstr *PHI = PHINodesToUpdate[i].first;
4194 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4195 "This is not a machine PHI node that we are updating!");
Chris Lattner09e46062006-09-05 02:31:13 +00004196 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
Nate Begemanf15485a2006-03-27 01:32:24 +00004197 PHI->addMachineBasicBlockOperand(BB);
4198 }
4199 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004200 }
Nate Begemanf15485a2006-03-27 01:32:24 +00004201
Nate Begeman9453eea2006-04-23 06:26:20 +00004202 // If the JumpTable record is filled in, then we need to emit a jump table.
4203 // Updating the PHI nodes is tricky in this case, since we need to determine
4204 // whether the PHI is a successor of the range check MBB or the jump table MBB
Nate Begeman37efe672006-04-22 18:53:45 +00004205 if (JT.Reg) {
4206 assert(SwitchCases.empty() && "Cannot have jump table and lowered switch");
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004207 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begeman37efe672006-04-22 18:53:45 +00004208 CurDAG = &SDAG;
4209 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Nate Begeman9453eea2006-04-23 06:26:20 +00004210 MachineBasicBlock *RangeBB = BB;
Nate Begeman37efe672006-04-22 18:53:45 +00004211 // Set the current basic block to the mbb we wish to insert the code into
4212 BB = JT.MBB;
4213 SDL.setCurrentBasicBlock(BB);
4214 // Emit the code
4215 SDL.visitJumpTable(JT);
4216 SDAG.setRoot(SDL.getRoot());
4217 CodeGenAndEmitDAG(SDAG);
4218 // Update PHI Nodes
4219 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4220 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4221 MachineBasicBlock *PHIBB = PHI->getParent();
4222 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4223 "This is not a machine PHI node that we are updating!");
Nate Begemanf4360a42006-05-03 03:48:02 +00004224 if (PHIBB == JT.Default) {
Chris Lattner09e46062006-09-05 02:31:13 +00004225 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemanf4360a42006-05-03 03:48:02 +00004226 PHI->addMachineBasicBlockOperand(RangeBB);
4227 }
4228 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner09e46062006-09-05 02:31:13 +00004229 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemanf4360a42006-05-03 03:48:02 +00004230 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00004231 }
4232 }
4233 return;
4234 }
4235
Chris Lattnerb2e806e2006-10-22 23:00:53 +00004236 // If the switch block involved a branch to one of the actual successors, we
4237 // need to update PHI nodes in that block.
4238 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4239 MachineInstr *PHI = PHINodesToUpdate[i].first;
4240 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4241 "This is not a machine PHI node that we are updating!");
4242 if (BB->isSuccessor(PHI->getParent())) {
4243 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
4244 PHI->addMachineBasicBlockOperand(BB);
4245 }
4246 }
4247
Nate Begemanf15485a2006-03-27 01:32:24 +00004248 // If we generated any switch lowering information, build and codegen any
4249 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004250 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004251 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004252 CurDAG = &SDAG;
4253 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004254
Nate Begemanf15485a2006-03-27 01:32:24 +00004255 // Set the current basic block to the mbb we wish to insert the code into
4256 BB = SwitchCases[i].ThisBB;
4257 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004258
Nate Begemanf15485a2006-03-27 01:32:24 +00004259 // Emit the code
4260 SDL.visitSwitchCase(SwitchCases[i]);
4261 SDAG.setRoot(SDL.getRoot());
4262 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004263
4264 // Handle any PHI nodes in successors of this chunk, as if we were coming
4265 // from the original BB before switch expansion. Note that PHI nodes can
4266 // occur multiple times in PHINodesToUpdate. We have to be very careful to
4267 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00004268 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004269 for (MachineBasicBlock::iterator Phi = BB->begin();
4270 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
4271 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
4272 for (unsigned pn = 0; ; ++pn) {
4273 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
4274 if (PHINodesToUpdate[pn].first == Phi) {
4275 Phi->addRegOperand(PHINodesToUpdate[pn].second, false);
4276 Phi->addMachineBasicBlockOperand(SwitchCases[i].ThisBB);
4277 break;
4278 }
4279 }
Nate Begemanf15485a2006-03-27 01:32:24 +00004280 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004281
4282 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00004283 if (BB == SwitchCases[i].FalseBB)
4284 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004285
4286 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00004287 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00004288 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00004289 }
Chris Lattner57ab6592006-10-24 17:57:59 +00004290 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00004291 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004292}
Evan Chenga9c20912006-01-21 02:32:06 +00004293
Jim Laskey13ec7022006-08-01 14:21:23 +00004294
Evan Chenga9c20912006-01-21 02:32:06 +00004295//===----------------------------------------------------------------------===//
4296/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
4297/// target node in the graph.
4298void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
4299 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00004300
Jim Laskeyeb577ba2006-08-02 12:30:23 +00004301 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00004302
4303 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00004304 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00004305 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00004306 }
Jim Laskey13ec7022006-08-01 14:21:23 +00004307
Jim Laskey9ff542f2006-08-01 18:29:48 +00004308 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00004309 BB = SL->Run();
Evan Chengcccf1232006-02-04 06:49:00 +00004310 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00004311}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004312
Chris Lattner03fc53c2006-03-06 00:22:00 +00004313
Jim Laskey9ff542f2006-08-01 18:29:48 +00004314HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
4315 return new HazardRecognizer();
4316}
4317
Chris Lattner75548062006-10-11 03:58:02 +00004318//===----------------------------------------------------------------------===//
4319// Helper functions used by the generated instruction selector.
4320//===----------------------------------------------------------------------===//
4321// Calls to these methods are generated by tblgen.
4322
4323/// CheckAndMask - The isel is trying to match something like (and X, 255). If
4324/// the dag combiner simplified the 255, we still want to match. RHS is the
4325/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
4326/// specified in the .td file (e.g. 255).
4327bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
4328 int64_t DesiredMaskS) {
4329 uint64_t ActualMask = RHS->getValue();
4330 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4331
4332 // If the actual mask exactly matches, success!
4333 if (ActualMask == DesiredMask)
4334 return true;
4335
4336 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4337 if (ActualMask & ~DesiredMask)
4338 return false;
4339
4340 // Otherwise, the DAG Combiner may have proven that the value coming in is
4341 // either already zero or is not demanded. Check for known zero input bits.
4342 uint64_t NeededMask = DesiredMask & ~ActualMask;
4343 if (getTargetLowering().MaskedValueIsZero(LHS, NeededMask))
4344 return true;
4345
4346 // TODO: check to see if missing bits are just not demanded.
4347
4348 // Otherwise, this pattern doesn't match.
4349 return false;
4350}
4351
4352/// CheckOrMask - The isel is trying to match something like (or X, 255). If
4353/// the dag combiner simplified the 255, we still want to match. RHS is the
4354/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
4355/// specified in the .td file (e.g. 255).
4356bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
4357 int64_t DesiredMaskS) {
4358 uint64_t ActualMask = RHS->getValue();
4359 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4360
4361 // If the actual mask exactly matches, success!
4362 if (ActualMask == DesiredMask)
4363 return true;
4364
4365 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4366 if (ActualMask & ~DesiredMask)
4367 return false;
4368
4369 // Otherwise, the DAG Combiner may have proven that the value coming in is
4370 // either already zero or is not demanded. Check for known zero input bits.
4371 uint64_t NeededMask = DesiredMask & ~ActualMask;
4372
4373 uint64_t KnownZero, KnownOne;
4374 getTargetLowering().ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
4375
4376 // If all the missing bits in the or are already known to be set, match!
4377 if ((NeededMask & KnownOne) == NeededMask)
4378 return true;
4379
4380 // TODO: check to see if missing bits are just not demanded.
4381
4382 // Otherwise, this pattern doesn't match.
4383 return false;
4384}
4385
Jim Laskey9ff542f2006-08-01 18:29:48 +00004386
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004387/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
4388/// by tblgen. Others should not call it.
4389void SelectionDAGISel::
4390SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
4391 std::vector<SDOperand> InOps;
4392 std::swap(InOps, Ops);
4393
4394 Ops.push_back(InOps[0]); // input chain.
4395 Ops.push_back(InOps[1]); // input asm string.
4396
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004397 unsigned i = 2, e = InOps.size();
4398 if (InOps[e-1].getValueType() == MVT::Flag)
4399 --e; // Don't process a flag operand if it is here.
4400
4401 while (i != e) {
4402 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
4403 if ((Flags & 7) != 4 /*MEM*/) {
4404 // Just skip over this operand, copying the operands verbatim.
4405 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
4406 i += (Flags >> 3) + 1;
4407 } else {
4408 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
4409 // Otherwise, this is a memory operand. Ask the target to select it.
4410 std::vector<SDOperand> SelOps;
4411 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00004412 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004413 exit(1);
4414 }
4415
4416 // Add this to the output node.
Chris Lattner36d43962006-12-16 21:14:48 +00004417 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
4418 MVT::i32));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004419 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
4420 i += 2;
4421 }
4422 }
4423
4424 // Add the flag input back if present.
4425 if (e != InOps.size())
4426 Ops.push_back(InOps.back());
4427}