blob: cb7b7b98c7c95b64ca6d2ac70cf76efe3dc51514 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
17
18// Type profiles.
Bill Wendling7173da52007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
42def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
45// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
47def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendling7173da52007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6c02cd22008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6c02cd22008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
56def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
58def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner3d254552008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
78def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
79 [SDNPOutFlag]>;
80
81def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
86
87def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089
90//===----------------------------------------------------------------------===//
91// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovcba02692009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Bob Wilsone60fee02009-06-22 23:27:02 +000096def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
97def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
98def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
99def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000100def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Cheng36173712009-06-23 17:48:47 +0000101def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000102def HasThumb2 : Predicate<"Subtarget->hasThumb2()">;
103def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson243b37c2009-06-22 21:01:46 +0000104def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
105def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng3e9a99e2009-06-26 06:10:18 +0000106def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000107def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
109//===----------------------------------------------------------------------===//
110// ARM Flag Definitions.
111
112class RegConstraint<string C> {
113 string Constraints = C;
114}
115
116//===----------------------------------------------------------------------===//
117// ARM specific transformation functions and pattern fragments.
118//
119
120// so_imm_XFORM - Return a so_imm value packed into the format described for
121// so_imm def below.
122def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000123 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 MVT::i32);
125}]>;
126
127// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
128// so_imm_neg def below.
129def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000130 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 MVT::i32);
132}]>;
133
134// so_imm_not_XFORM - Return a so_imm value packed into the format described for
135// so_imm_not def below.
136def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000137 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 MVT::i32);
139}]>;
140
141// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
142def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000143 int32_t v = (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 return v == 8 || v == 16 || v == 24;
145}]>;
146
147/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
148def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000149 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150}]>;
151
152/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
153def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000154 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155}]>;
156
157def so_imm_neg :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000158 PatLeaf<(imm), [{
159 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
160 }], so_imm_neg_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161
162def so_imm_not :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000163 PatLeaf<(imm), [{
164 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
165 }], so_imm_not_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166
167// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
168def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman8181bd12008-07-27 21:46:04 +0000169 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170}]>;
171
Evan Cheng7b0249b2008-08-28 23:39:26 +0000172class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
173class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174
175//===----------------------------------------------------------------------===//
176// Operand Definitions.
177//
178
179// Branch target.
180def brtarget : Operand<OtherVT>;
181
182// A list of registers separated by comma. Used by load/store multiple.
183def reglist : Operand<i32> {
184 let PrintMethod = "printRegisterList";
185}
186
187// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
188def cpinst_operand : Operand<i32> {
189 let PrintMethod = "printCPInstOperand";
190}
191
192def jtblock_operand : Operand<i32> {
193 let PrintMethod = "printJTBlockOperand";
194}
195
196// Local PC labels.
197def pclabel : Operand<i32> {
198 let PrintMethod = "printPCLabel";
199}
200
201// shifter_operand operands: so_reg and so_imm.
202def so_reg : Operand<i32>, // reg reg imm
203 ComplexPattern<i32, 3, "SelectShifterOperandReg",
204 [shl,srl,sra,rotr]> {
205 let PrintMethod = "printSORegOperand";
206 let MIOperandInfo = (ops GPR, GPR, i32imm);
207}
208
209// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
210// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
211// represented in the imm field in the same 12-bit form that they are encoded
212// into so_imm instructions: the 8-bit immediate is the least significant bits
213// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
214def so_imm : Operand<i32>,
215 PatLeaf<(imm),
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000216 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 so_imm_XFORM> {
218 let PrintMethod = "printSOImmOperand";
219}
220
221// Break so_imm's up into two pieces. This handles immediates with up to 16
222// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
223// get the first/second pieces.
224def so_imm2part : Operand<i32>,
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000225 PatLeaf<(imm), [{
226 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
227 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 let PrintMethod = "printSOImm2PartOperand";
229}
230
231def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000232 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
234}]>;
235
236def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000237 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
239}]>;
240
241
242// Define ARM specific addressing modes.
243
244// addrmode2 := reg +/- reg shop imm
245// addrmode2 := reg +/- imm12
246//
247def addrmode2 : Operand<i32>,
248 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
249 let PrintMethod = "printAddrMode2Operand";
250 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
251}
252
253def am2offset : Operand<i32>,
254 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
255 let PrintMethod = "printAddrMode2OffsetOperand";
256 let MIOperandInfo = (ops GPR, i32imm);
257}
258
259// addrmode3 := reg +/- reg
260// addrmode3 := reg +/- imm8
261//
262def addrmode3 : Operand<i32>,
263 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
264 let PrintMethod = "printAddrMode3Operand";
265 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
266}
267
268def am3offset : Operand<i32>,
269 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
270 let PrintMethod = "printAddrMode3OffsetOperand";
271 let MIOperandInfo = (ops GPR, i32imm);
272}
273
274// addrmode4 := reg, <mode|W>
275//
276def addrmode4 : Operand<i32>,
277 ComplexPattern<i32, 2, "", []> {
278 let PrintMethod = "printAddrMode4Operand";
279 let MIOperandInfo = (ops GPR, i32imm);
280}
281
282// addrmode5 := reg +/- imm8*4
283//
284def addrmode5 : Operand<i32>,
285 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
286 let PrintMethod = "printAddrMode5Operand";
287 let MIOperandInfo = (ops GPR, i32imm);
288}
289
290// addrmodepc := pc + reg
291//
292def addrmodepc : Operand<i32>,
293 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
294 let PrintMethod = "printAddrModePCOperand";
295 let MIOperandInfo = (ops GPR, i32imm);
296}
297
298// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
299// register whose default is 0 (no register).
300def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
301 (ops (i32 14), (i32 zero_reg))> {
302 let PrintMethod = "printPredicateOperand";
303}
304
305// Conditional code result for instructions whose 's' bit is set, e.g. subs.
306//
307def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
308 let PrintMethod = "printSBitModifierOperand";
309}
310
311//===----------------------------------------------------------------------===//
312// ARM Instruction flags. These need to match ARMInstrInfo.h.
313//
314
315// Addressing mode.
316class AddrMode<bits<4> val> {
317 bits<4> Value = val;
318}
319def AddrModeNone : AddrMode<0>;
320def AddrMode1 : AddrMode<1>;
321def AddrMode2 : AddrMode<2>;
322def AddrMode3 : AddrMode<3>;
323def AddrMode4 : AddrMode<4>;
324def AddrMode5 : AddrMode<5>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000325def AddrModeT1 : AddrMode<6>;
326def AddrModeT2 : AddrMode<7>;
327def AddrModeT4 : AddrMode<8>;
328def AddrModeTs : AddrMode<9>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329
330// Instruction size.
331class SizeFlagVal<bits<3> val> {
332 bits<3> Value = val;
333}
334def SizeInvalid : SizeFlagVal<0>; // Unset.
335def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
336def Size8Bytes : SizeFlagVal<2>;
337def Size4Bytes : SizeFlagVal<3>;
338def Size2Bytes : SizeFlagVal<4>;
339
340// Load / store index mode.
341class IndexMode<bits<2> val> {
342 bits<2> Value = val;
343}
344def IndexModeNone : IndexMode<0>;
345def IndexModePre : IndexMode<1>;
346def IndexModePost : IndexMode<2>;
347
348//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000349
Evan Cheng7b0249b2008-08-28 23:39:26 +0000350include "ARMInstrFormats.td"
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000351
352//===----------------------------------------------------------------------===//
Evan Cheng7b0249b2008-08-28 23:39:26 +0000353// Multiclass helpers...
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354//
355
Evan Cheng40d64532008-08-29 07:36:24 +0000356/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357/// binop that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000358multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
359 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000360 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 opc, " $dst, $a, $b",
362 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000363 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 opc, " $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000365 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
366 let isCommutable = Commutable;
367 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000368 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 opc, " $dst, $a, $b",
370 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
371}
372
Evan Chengd4e2f052009-06-25 20:59:23 +0000373/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374/// instruction modifies the CSPR register.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000375let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000376multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
377 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000378 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000380 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000381 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 opc, "s $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000383 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
384 let isCommutable = Commutable;
385 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000386 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000388 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
389}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390}
391
392/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
393/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
394/// a explicit result, only implicitly set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000395let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000396multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
397 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000398 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000400 [(opnode GPR:$a, so_imm:$b)]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000401 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 opc, " $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000403 [(opnode GPR:$a, GPR:$b)]> {
404 let isCommutable = Commutable;
405 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000406 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000408 [(opnode GPR:$a, so_reg:$b)]>;
409}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410}
411
412/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
413/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000414/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
415multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
416 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 opc, " $dst, $Src",
Evan Cheng37afa432008-11-06 22:15:19 +0000418 [(set GPR:$dst, (opnode GPR:$Src))]>,
419 Requires<[IsARM, HasV6]> {
420 let Inst{19-16} = 0b1111;
421 }
422 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 opc, " $dst, $Src, ror $rot",
424 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng37afa432008-11-06 22:15:19 +0000425 Requires<[IsARM, HasV6]> {
426 let Inst{19-16} = 0b1111;
427 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428}
429
430/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
431/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000432multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
433 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
434 opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
436 Requires<[IsARM, HasV6]>;
Evan Cheng37afa432008-11-06 22:15:19 +0000437 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
438 opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 [(set GPR:$dst, (opnode GPR:$LHS,
440 (rotr GPR:$RHS, rot_imm:$rot)))]>,
441 Requires<[IsARM, HasV6]>;
442}
443
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000444/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
445let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000446multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
447 bit Commutable = 0> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000448 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
449 DPFrm, opc, " $dst, $a, $b",
450 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
451 Requires<[IsARM, CarryDefIsUnused]>;
452 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
453 DPFrm, opc, " $dst, $a, $b",
454 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Chengbdd679a2009-06-26 00:19:44 +0000455 Requires<[IsARM, CarryDefIsUnused]> {
456 let isCommutable = Commutable;
457 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000458 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
459 DPSoRegFrm, opc, " $dst, $a, $b",
460 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
461 Requires<[IsARM, CarryDefIsUnused]>;
462 // Carry setting variants
463 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Chengd4e2f052009-06-25 20:59:23 +0000464 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000465 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
466 Requires<[IsARM, CarryDefIsUsed]> {
467 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000468 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000469 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Chengd4e2f052009-06-25 20:59:23 +0000470 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000471 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
472 Requires<[IsARM, CarryDefIsUsed]> {
473 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000474 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000475 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Chengd4e2f052009-06-25 20:59:23 +0000476 DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000477 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
478 Requires<[IsARM, CarryDefIsUsed]> {
479 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000480 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000481}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482}
483
484//===----------------------------------------------------------------------===//
485// Instructions
486//===----------------------------------------------------------------------===//
487
488//===----------------------------------------------------------------------===//
489// Miscellaneous Instructions.
490//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491
492/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
493/// the function. The first operand is the ID# for this instruction, the second
494/// is the index into the MachineConstantPool that this is, the third is the
495/// size in bytes of this constant pool entry.
Evan Chengd97d7142009-06-12 20:46:18 +0000496let neverHasSideEffects = 1, isNotDuplicable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000498PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Chengf8e8b622008-11-06 17:48:05 +0000499 i32imm:$size),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500 "${instid:label} ${cpidx:cpentry}", []>;
501
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000502let Defs = [SP], Uses = [SP] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503def ADJCALLSTACKUP :
Bill Wendling22f8deb2007-11-13 00:44:25 +0000504PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
505 "@ ADJCALLSTACKUP $amt1",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000506 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507
508def ADJCALLSTACKDOWN :
Evan Chengb783fa32007-07-19 01:14:50 +0000509PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000511 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000512}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513
514def DWARF_LOC :
Evan Chengb783fa32007-07-19 01:14:50 +0000515PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 ".loc $file, $line, $col",
517 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
518
Evan Chengf8e8b622008-11-06 17:48:05 +0000519
520// Address computation and loads and stores in PIC mode.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521let isNotDuplicable = 1 in {
Evan Cheng0d28b382008-10-31 19:11:09 +0000522def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000523 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
525
Evan Cheng8610a3b2008-01-07 23:56:57 +0000526let AddedComplexity = 10 in {
Dan Gohman5574cc72008-12-03 18:15:48 +0000527let canFoldAsLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000528def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000529 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530 [(set GPR:$dst, (load addrmodepc:$addr))]>;
531
Evan Chengbe998242008-11-06 08:47:38 +0000532def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000533 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
535
Evan Chengbe998242008-11-06 08:47:38 +0000536def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000537 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
539
Evan Chengbe998242008-11-06 08:47:38 +0000540def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000541 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
543
Evan Chengbe998242008-11-06 08:47:38 +0000544def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000545 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
547}
Chris Lattnerf823faf2008-01-06 05:55:01 +0000548let AddedComplexity = 10 in {
Evan Chengbe998242008-11-06 08:47:38 +0000549def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000550 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 [(store GPR:$src, addrmodepc:$addr)]>;
552
Evan Chengbe998242008-11-06 08:47:38 +0000553def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000554 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
556
Evan Chengbe998242008-11-06 08:47:38 +0000557def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000558 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
560}
Evan Chengf8e8b622008-11-06 17:48:05 +0000561} // isNotDuplicable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562
Evan Chenga1366cd2009-06-23 05:25:29 +0000563
564// LEApcrel - Load a pc-relative address into a register without offending the
565// assembler.
566def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
567 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
568 "${:private}PCRELL${:uid}+8))\n"),
569 !strconcat("${:private}PCRELL${:uid}:\n\t",
570 "add$p $dst, pc, #PCRELV${:uid}")),
571 []>;
572
Evan Chengba83d7c2009-06-24 23:14:45 +0000573def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
574 (ins i32imm:$label, i32imm:$id, pred:$p),
Evan Chenga1366cd2009-06-23 05:25:29 +0000575 Pseudo,
576 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
577 "${:private}PCRELL${:uid}+8))\n"),
578 !strconcat("${:private}PCRELL${:uid}:\n\t",
579 "add$p $dst, pc, #PCRELV${:uid}")),
580 []>;
581
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582//===----------------------------------------------------------------------===//
583// Control Flow Instructions.
584//
585
586let isReturn = 1, isTerminator = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000587 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000588 let Inst{7-4} = 0b0001;
589 let Inst{19-8} = 0b111111111111;
590 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000591}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592
593// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengb783fa32007-07-19 01:14:50 +0000594// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
595// operand list.
Evan Chengf8e8b622008-11-06 17:48:05 +0000596// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng8610a3b2008-01-07 23:56:57 +0000597let isReturn = 1, isTerminator = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000598 def LDM_RET : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000599 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng11838a82008-11-12 07:18:38 +0000600 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 []>;
602
Bob Wilson243b37c2009-06-22 21:01:46 +0000603// On non-Darwin platforms R9 is callee-saved.
Evan Cheng88e78d22009-06-19 01:51:50 +0000604let isCall = 1, Itinerary = IIC_Br,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 Defs = [R0, R1, R2, R3, R12, LR,
606 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +0000607 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608 "bl ${func:call}",
Bob Wilson243b37c2009-06-22 21:01:46 +0000609 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610
Evan Chengf8e8b622008-11-06 17:48:05 +0000611 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng10a9eb82008-09-01 08:25:56 +0000612 "bl", " ${func:call}",
Bob Wilson243b37c2009-06-22 21:01:46 +0000613 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614
615 // ARMv5T and above
Evan Chengf8e8b622008-11-06 17:48:05 +0000616 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000617 "blx $func",
Bob Wilson243b37c2009-06-22 21:01:46 +0000618 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000619 let Inst{7-4} = 0b0011;
620 let Inst{19-8} = 0b111111111111;
621 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000622 }
623
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 let Uses = [LR] in {
625 // ARMv4T
Evan Chengf8e8b622008-11-06 17:48:05 +0000626 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
627 "mov lr, pc\n\tbx $func",
Bob Wilson243b37c2009-06-22 21:01:46 +0000628 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]>;
629 }
630}
631
632// On Darwin R9 is call-clobbered.
633let isCall = 1, Itinerary = IIC_Br,
634 Defs = [R0, R1, R2, R3, R9, R12, LR,
635 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
636 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
637 "bl ${func:call}",
638 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
639
640 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
641 "bl", " ${func:call}",
642 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
643
644 // ARMv5T and above
645 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
646 "blx $func",
647 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
648 let Inst{7-4} = 0b0011;
649 let Inst{19-8} = 0b111111111111;
650 let Inst{27-20} = 0b00010010;
651 }
652
653 let Uses = [LR] in {
654 // ARMv4T
655 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
656 "mov lr, pc\n\tbx $func",
657 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 }
659}
660
Evan Cheng88e78d22009-06-19 01:51:50 +0000661let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 // B is "predicable" since it can be xformed into a Bcc.
663 let isBarrier = 1 in {
664 let isPredicable = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000665 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Chengb783fa32007-07-19 01:14:50 +0000666 [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667
Owen Andersonf8053082007-11-12 07:39:39 +0000668 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng0f63ae12008-11-07 09:06:08 +0000669 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000670 "mov pc, $target \n$jt",
Evan Cheng0f63ae12008-11-07 09:06:08 +0000671 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
672 let Inst{20} = 0; // S Bit
673 let Inst{24-21} = 0b1101;
674 let Inst{27-26} = {0,0};
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000676 def BR_JTm : JTI<(outs),
677 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
678 "ldr pc, $target \n$jt",
679 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
680 imm:$id)]> {
681 let Inst{20} = 1; // L bit
682 let Inst{21} = 0; // W bit
683 let Inst{22} = 0; // B bit
684 let Inst{24} = 1; // P bit
685 let Inst{27-26} = {0,1};
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000687 def BR_JTadd : JTI<(outs),
688 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
689 "add pc, $target, $idx \n$jt",
690 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
691 imm:$id)]> {
692 let Inst{20} = 0; // S bit
693 let Inst{24-21} = 0b0100;
694 let Inst{27-26} = {0,0};
695 }
696 } // isNotDuplicable = 1, isIndirectBranch = 1
697 } // isBarrier = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698
699 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
700 // a two-value operand where a dag node expects two operands. :(
Evan Chengf8e8b622008-11-06 17:48:05 +0000701 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000702 "b", " $target",
703 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704}
705
706//===----------------------------------------------------------------------===//
707// Load / store Instructions.
708//
709
710// Load
Dan Gohman5574cc72008-12-03 18:15:48 +0000711let canFoldAsLoad = 1 in
Evan Cheng81794bb2008-11-13 07:34:59 +0000712def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 "ldr", " $dst, $addr",
714 [(set GPR:$dst, (load addrmode2:$addr))]>;
715
716// Special LDR for loads from non-pc-relative constpools.
Dan Gohman5574cc72008-12-03 18:15:48 +0000717let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng81794bb2008-11-13 07:34:59 +0000718def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 "ldr", " $dst, $addr", []>;
720
721// Loads with zero extension
Evan Cheng81794bb2008-11-13 07:34:59 +0000722def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 "ldr", "h $dst, $addr",
724 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
725
Evan Cheng81794bb2008-11-13 07:34:59 +0000726def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000727 "ldr", "b $dst, $addr",
728 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
729
730// Loads with sign extension
Evan Cheng81794bb2008-11-13 07:34:59 +0000731def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 "ldr", "sh $dst, $addr",
733 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
734
Evan Cheng81794bb2008-11-13 07:34:59 +0000735def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 "ldr", "sb $dst, $addr",
737 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
738
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000739let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740// Load doubleword
Evan Cheng41169552009-06-15 08:28:29 +0000741def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
742 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743
744// Indexed loads
Evan Chengbe998242008-11-06 08:47:38 +0000745def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000746 (ins addrmode2:$addr), LdFrm,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000747 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748
Evan Chengbe998242008-11-06 08:47:38 +0000749def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000750 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000751 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752
Evan Chengbe998242008-11-06 08:47:38 +0000753def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000754 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
756
Evan Chengbe998242008-11-06 08:47:38 +0000757def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000758 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
760
Evan Chengbe998242008-11-06 08:47:38 +0000761def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000762 (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
764
Evan Chengbe998242008-11-06 08:47:38 +0000765def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000766 (ins GPR:$base,am2offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
768
Evan Chengbe998242008-11-06 08:47:38 +0000769def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000770 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
772
Evan Chengbe998242008-11-06 08:47:38 +0000773def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000774 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
775 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776
Evan Chengbe998242008-11-06 08:47:38 +0000777def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000778 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
780
Evan Chengbe998242008-11-06 08:47:38 +0000781def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000782 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000784}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785
786// Store
Evan Cheng81794bb2008-11-13 07:34:59 +0000787def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 "str", " $src, $addr",
789 [(store GPR:$src, addrmode2:$addr)]>;
790
791// Stores with truncate
Evan Cheng81794bb2008-11-13 07:34:59 +0000792def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793 "str", "h $src, $addr",
794 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
795
Evan Cheng81794bb2008-11-13 07:34:59 +0000796def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000797 "str", "b $src, $addr",
798 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
799
800// Store doubleword
Chris Lattner6887b142008-01-06 08:36:04 +0000801let mayStore = 1 in
Evan Cheng41169552009-06-15 08:28:29 +0000802def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
803 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
805// Indexed stores
Evan Chengbe998242008-11-06 08:47:38 +0000806def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000807 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000808 "str", " $src, [$base, $offset]!", "$base = $base_wb",
809 [(set GPR:$base_wb,
810 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
811
Evan Chengbe998242008-11-06 08:47:38 +0000812def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000813 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 "str", " $src, [$base], $offset", "$base = $base_wb",
815 [(set GPR:$base_wb,
816 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
817
Evan Chengbe998242008-11-06 08:47:38 +0000818def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000819 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
821 [(set GPR:$base_wb,
822 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
823
Evan Chengbe998242008-11-06 08:47:38 +0000824def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000825 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826 "str", "h $src, [$base], $offset", "$base = $base_wb",
827 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
828 GPR:$base, am3offset:$offset))]>;
829
Evan Chengbe998242008-11-06 08:47:38 +0000830def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000831 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
833 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
834 GPR:$base, am2offset:$offset))]>;
835
Evan Chengbe998242008-11-06 08:47:38 +0000836def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng81794bb2008-11-13 07:34:59 +0000837 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 "str", "b $src, [$base], $offset", "$base = $base_wb",
839 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
840 GPR:$base, am2offset:$offset))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841
842//===----------------------------------------------------------------------===//
843// Load / store multiple Instructions.
844//
845
Evan Chengb783fa32007-07-19 01:14:50 +0000846// FIXME: $dst1 should be a def.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000847let mayLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000848def LDM : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000849 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng11838a82008-11-12 07:18:38 +0000850 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 []>;
852
Chris Lattner6887b142008-01-06 08:36:04 +0000853let mayStore = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000854def STM : AXI4st<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000855 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng11838a82008-11-12 07:18:38 +0000856 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 []>;
858
859//===----------------------------------------------------------------------===//
860// Move Instructions.
861//
862
Evan Chengd97d7142009-06-12 20:46:18 +0000863let neverHasSideEffects = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +0000864def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
865 "mov", " $dst, $src", []>, UnaryDP;
866def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
867 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868
Evan Chengbd0ca9c2009-02-05 08:42:55 +0000869let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +0000870def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
871 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872
Evan Cheng7f240d22008-11-14 20:09:11 +0000873def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000874 "mov", " $dst, $src, rrx",
Evan Cheng86a926a2008-11-05 18:35:52 +0000875 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876
877// These aren't really mov instructions, but we have to define them this way
878// due to flag operands.
879
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000880let Defs = [CPSR] in {
Evan Cheng7f240d22008-11-14 20:09:11 +0000881def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 "mov", "s $dst, $src, lsr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000883 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Cheng7f240d22008-11-14 20:09:11 +0000884def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885 "mov", "s $dst, $src, asr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000886 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000887}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888
889//===----------------------------------------------------------------------===//
890// Extend Instructions.
891//
892
893// Sign extenders
894
Evan Cheng37afa432008-11-06 22:15:19 +0000895defm SXTB : AI_unary_rrot<0b01101010,
896 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
897defm SXTH : AI_unary_rrot<0b01101011,
898 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899
Evan Cheng37afa432008-11-06 22:15:19 +0000900defm SXTAB : AI_bin_rrot<0b01101010,
901 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
902defm SXTAH : AI_bin_rrot<0b01101011,
903 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904
905// TODO: SXT(A){B|H}16
906
907// Zero extenders
908
909let AddedComplexity = 16 in {
Evan Cheng37afa432008-11-06 22:15:19 +0000910defm UXTB : AI_unary_rrot<0b01101110,
911 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
912defm UXTH : AI_unary_rrot<0b01101111,
913 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
914defm UXTB16 : AI_unary_rrot<0b01101100,
915 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916
Bob Wilson74590a02009-06-22 22:08:29 +0000917def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson74590a02009-06-22 22:08:29 +0000919def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 (UXTB16r_rot GPR:$Src, 8)>;
921
Evan Cheng37afa432008-11-06 22:15:19 +0000922defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng37afa432008-11-06 22:15:19 +0000924defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
926}
927
928// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
929//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
930
931// TODO: UXT(A){B|H}16
932
933//===----------------------------------------------------------------------===//
934// Arithmetic Instructions.
935//
936
Jim Grosbach88c246f2008-10-14 20:36:24 +0000937defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengbdd679a2009-06-26 00:19:44 +0000938 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000939defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +0000940 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941
942// ADD and SUB with 's' bit set.
Evan Chengd4e2f052009-06-25 20:59:23 +0000943defm ADDS : AI1_bin_s_irs<0b0100, "add",
944 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
945defm SUBS : AI1_bin_s_irs<0b0010, "sub",
946 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000948defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Chengbdd679a2009-06-26 00:19:44 +0000949 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000950defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
951 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952
953// These don't define reg/reg forms, because they are handled above.
Evan Cheng86a926a2008-11-05 18:35:52 +0000954def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 "rsb", " $dst, $a, $b",
956 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
957
Evan Cheng86a926a2008-11-05 18:35:52 +0000958def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959 "rsb", " $dst, $a, $b",
960 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
961
962// RSB with 's' bit set.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000963let Defs = [CPSR] in {
Evan Cheng86a926a2008-11-05 18:35:52 +0000964def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000966 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000967def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000969 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
970}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000972let Uses = [CPSR] in {
973def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
974 DPFrm, "rsc", " $dst, $a, $b",
975 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
976 Requires<[IsARM, CarryDefIsUnused]>;
977def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
978 DPSoRegFrm, "rsc", " $dst, $a, $b",
979 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
980 Requires<[IsARM, CarryDefIsUnused]>;
981}
982
983// FIXME: Allow these to be predicated.
Evan Chengd4e2f052009-06-25 20:59:23 +0000984let Defs = [CPSR], Uses = [CPSR] in {
985def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
986 DPFrm, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000987 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
988 Requires<[IsARM, CarryDefIsUnused]>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000989def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
990 DPSoRegFrm, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000991 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
992 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000993}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994
995// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
996def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
997 (SUBri GPR:$src, so_imm_neg:$imm)>;
998
999//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1000// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1001//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1002// (SBCri GPR:$src, so_imm_neg:$imm)>;
1003
1004// Note: These are implemented in C++ code, because they have to generate
1005// ADD/SUBrs instructions, which use a complex pattern that a xform function
1006// cannot produce.
1007// (mul X, 2^n+1) -> (add (X << n), X)
1008// (mul X, 2^n-1) -> (rsb X, (X << n))
1009
1010
1011//===----------------------------------------------------------------------===//
1012// Bitwise Instructions.
1013//
1014
Jim Grosbach88c246f2008-10-14 20:36:24 +00001015defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengbdd679a2009-06-26 00:19:44 +00001016 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001017defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengbdd679a2009-06-26 00:19:44 +00001018 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001019defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengbdd679a2009-06-26 00:19:44 +00001020 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001021defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng469bc762008-09-17 07:53:38 +00001022 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023
Evan Cheng86a926a2008-11-05 18:35:52 +00001024def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
1025 "mvn", " $dst, $src",
1026 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1027def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
1028 "mvn", " $dst, $src",
1029 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001030let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +00001031def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1032 "mvn", " $dst, $imm",
1033 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034
1035def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1036 (BICri GPR:$src, so_imm_not:$imm)>;
1037
1038//===----------------------------------------------------------------------===//
1039// Multiply Instructions.
1040//
1041
Evan Chengbdd679a2009-06-26 00:19:44 +00001042let isCommutable = 1 in
Evan Chengee80fb72008-11-06 01:21:28 +00001043def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Chengf8e8b622008-11-06 17:48:05 +00001044 "mul", " $dst, $a, $b",
1045 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046
Evan Chengee80fb72008-11-06 01:21:28 +00001047def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Chengf8e8b622008-11-06 17:48:05 +00001048 "mla", " $dst, $a, $b, $c",
1049 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050
1051// Extra precision multiplies with low / high results
Evan Chengd97d7142009-06-12 20:46:18 +00001052let neverHasSideEffects = 1 in {
Evan Chengbdd679a2009-06-26 00:19:44 +00001053let isCommutable = 1 in {
Evan Chengee80fb72008-11-06 01:21:28 +00001054def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1055 (ins GPR:$a, GPR:$b),
1056 "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057
Evan Chengee80fb72008-11-06 01:21:28 +00001058def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1059 (ins GPR:$a, GPR:$b),
1060 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chengbdd679a2009-06-26 00:19:44 +00001061}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062
1063// Multiply + accumulate
Evan Chengee80fb72008-11-06 01:21:28 +00001064def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1065 (ins GPR:$a, GPR:$b),
1066 "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067
Evan Chengee80fb72008-11-06 01:21:28 +00001068def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1069 (ins GPR:$a, GPR:$b),
1070 "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071
Evan Chengee80fb72008-11-06 01:21:28 +00001072def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1073 (ins GPR:$a, GPR:$b),
1074 "umaal", " $ldst, $hdst, $a, $b", []>,
1075 Requires<[IsARM, HasV6]>;
Evan Chengd97d7142009-06-12 20:46:18 +00001076} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077
1078// Most significant word multiply
Evan Chengee80fb72008-11-06 01:21:28 +00001079def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 "smmul", " $dst, $a, $b",
1081 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001082 Requires<[IsARM, HasV6]> {
1083 let Inst{7-4} = 0b0001;
1084 let Inst{15-12} = 0b1111;
1085}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086
Evan Chengee80fb72008-11-06 01:21:28 +00001087def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 "smmla", " $dst, $a, $b, $c",
1089 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001090 Requires<[IsARM, HasV6]> {
1091 let Inst{7-4} = 0b0001;
1092}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093
1094
Evan Chengee80fb72008-11-06 01:21:28 +00001095def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 "smmls", " $dst, $a, $b, $c",
1097 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001098 Requires<[IsARM, HasV6]> {
1099 let Inst{7-4} = 0b1101;
1100}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001102multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001103 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 !strconcat(opc, "bb"), " $dst, $a, $b",
1105 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1106 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001107 Requires<[IsARM, HasV5TE]> {
1108 let Inst{5} = 0;
1109 let Inst{6} = 0;
1110 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001111
Evan Cheng38396be2008-11-06 03:35:07 +00001112 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 !strconcat(opc, "bt"), " $dst, $a, $b",
1114 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001115 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001116 Requires<[IsARM, HasV5TE]> {
1117 let Inst{5} = 0;
1118 let Inst{6} = 1;
1119 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001120
Evan Cheng38396be2008-11-06 03:35:07 +00001121 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001123 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001125 Requires<[IsARM, HasV5TE]> {
1126 let Inst{5} = 1;
1127 let Inst{6} = 0;
1128 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001129
Evan Cheng38396be2008-11-06 03:35:07 +00001130 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001132 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1133 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001134 Requires<[IsARM, HasV5TE]> {
1135 let Inst{5} = 1;
1136 let Inst{6} = 1;
1137 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001138
Evan Cheng38396be2008-11-06 03:35:07 +00001139 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 !strconcat(opc, "wb"), " $dst, $a, $b",
1141 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001142 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001143 Requires<[IsARM, HasV5TE]> {
1144 let Inst{5} = 1;
1145 let Inst{6} = 0;
1146 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001147
Evan Cheng38396be2008-11-06 03:35:07 +00001148 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149 !strconcat(opc, "wt"), " $dst, $a, $b",
1150 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001151 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001152 Requires<[IsARM, HasV5TE]> {
1153 let Inst{5} = 1;
1154 let Inst{6} = 1;
1155 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156}
1157
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001158
1159multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001160 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
1162 [(set GPR:$dst, (add GPR:$acc,
1163 (opnode (sext_inreg GPR:$a, i16),
1164 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001165 Requires<[IsARM, HasV5TE]> {
1166 let Inst{5} = 0;
1167 let Inst{6} = 0;
1168 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001169
Evan Cheng38396be2008-11-06 03:35:07 +00001170 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
1172 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001173 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001174 Requires<[IsARM, HasV5TE]> {
1175 let Inst{5} = 0;
1176 let Inst{6} = 1;
1177 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001178
Evan Cheng38396be2008-11-06 03:35:07 +00001179 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001181 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001183 Requires<[IsARM, HasV5TE]> {
1184 let Inst{5} = 1;
1185 let Inst{6} = 0;
1186 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001187
Evan Cheng38396be2008-11-06 03:35:07 +00001188 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001189 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001190 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1191 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001192 Requires<[IsARM, HasV5TE]> {
1193 let Inst{5} = 1;
1194 let Inst{6} = 1;
1195 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196
Evan Cheng38396be2008-11-06 03:35:07 +00001197 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
1199 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001200 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001201 Requires<[IsARM, HasV5TE]> {
1202 let Inst{5} = 0;
1203 let Inst{6} = 0;
1204 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001205
Evan Cheng38396be2008-11-06 03:35:07 +00001206 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
1208 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001209 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001210 Requires<[IsARM, HasV5TE]> {
1211 let Inst{5} = 0;
1212 let Inst{6} = 1;
1213 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214}
1215
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001216defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1217defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218
1219// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1220// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1221
1222//===----------------------------------------------------------------------===//
1223// Misc. Arithmetic Instructions.
1224//
1225
Evan Chengc2121a22008-11-07 01:41:35 +00001226def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 "clz", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001228 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1229 let Inst{7-4} = 0b0001;
1230 let Inst{11-8} = 0b1111;
1231 let Inst{19-16} = 0b1111;
1232}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233
Evan Chengc2121a22008-11-07 01:41:35 +00001234def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 "rev", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001236 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1237 let Inst{7-4} = 0b0011;
1238 let Inst{11-8} = 0b1111;
1239 let Inst{19-16} = 0b1111;
1240}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241
Evan Chengc2121a22008-11-07 01:41:35 +00001242def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 "rev16", " $dst, $src",
1244 [(set GPR:$dst,
Bob Wilson74590a02009-06-22 22:08:29 +00001245 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1246 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1247 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1248 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001249 Requires<[IsARM, HasV6]> {
1250 let Inst{7-4} = 0b1011;
1251 let Inst{11-8} = 0b1111;
1252 let Inst{19-16} = 0b1111;
1253}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254
Evan Chengc2121a22008-11-07 01:41:35 +00001255def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 "revsh", " $dst, $src",
1257 [(set GPR:$dst,
1258 (sext_inreg
Bob Wilson74590a02009-06-22 22:08:29 +00001259 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1260 (shl GPR:$src, (i32 8))), i16))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001261 Requires<[IsARM, HasV6]> {
1262 let Inst{7-4} = 0b1011;
1263 let Inst{11-8} = 0b1111;
1264 let Inst{19-16} = 0b1111;
1265}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266
Evan Chengc2121a22008-11-07 01:41:35 +00001267def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1268 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1269 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1271 (and (shl GPR:$src2, (i32 imm:$shamt)),
1272 0xFFFF0000)))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001273 Requires<[IsARM, HasV6]> {
1274 let Inst{6-4} = 0b001;
1275}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276
1277// Alternate cases for PKHBT where identities eliminate some nodes.
1278def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1279 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1280def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1281 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1282
1283
Evan Chengc2121a22008-11-07 01:41:35 +00001284def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1285 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1286 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1288 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Chengc2121a22008-11-07 01:41:35 +00001289 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1290 let Inst{6-4} = 0b101;
1291}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292
1293// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1294// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson74590a02009-06-22 22:08:29 +00001295def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1297def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1298 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1299 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1300
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301//===----------------------------------------------------------------------===//
1302// Comparison Instructions...
1303//
1304
Jim Grosbach88c246f2008-10-14 20:36:24 +00001305defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001306 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001307defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001308 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309
1310// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengbe998242008-11-06 08:47:38 +00001311defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Chengbdd679a2009-06-26 00:19:44 +00001312 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengbe998242008-11-06 08:47:38 +00001313defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Chengbdd679a2009-06-26 00:19:44 +00001314 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315
Jim Grosbach88c246f2008-10-14 20:36:24 +00001316defm CMPnz : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001317 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001318defm CMNnz : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001319 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320
1321def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1322 (CMNri GPR:$src, so_imm_neg:$imm)>;
1323
1324def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1325 (CMNri GPR:$src, so_imm_neg:$imm)>;
1326
1327
1328// Conditional moves
1329// FIXME: should be able to write a pattern for ARMcmov, but can't use
1330// a two-value operand where a dag node expects two operands. :(
Evan Chengbe998242008-11-06 08:47:38 +00001331def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001332 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengbe998242008-11-06 08:47:38 +00001334 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001335
Evan Chengbe998242008-11-06 08:47:38 +00001336def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1337 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001338 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001340 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341
Evan Chengbe998242008-11-06 08:47:38 +00001342def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1343 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001344 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001346 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347
1348
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349//===----------------------------------------------------------------------===//
1350// TLS Instructions
1351//
1352
1353// __aeabi_read_tp preserves the registers r1-r3.
1354let isCall = 1,
1355 Defs = [R0, R12, LR, CPSR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +00001356 def TPsoft : ABXI<0b1011, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 "bl __aeabi_read_tp",
1358 [(set R0, ARMthread_pointer)]>;
1359}
1360
1361//===----------------------------------------------------------------------===//
Jim Grosbachc10915b2009-05-12 23:59:14 +00001362// SJLJ Exception handling intrinsics
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001363// eh_sjlj_setjmp() is a three instruction sequence to store the return
1364// address and save #0 in R0 for the non-longjmp case.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001365// Since by its nature we may be coming from some other function to get
1366// here, and we're using the stack frame for the containing function to
1367// save/restore registers, we can't keep anything live in regs across
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001368// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbachc10915b2009-05-12 23:59:14 +00001369// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001370// except for our own input by listing the relevant registers in Defs. By
1371// doing so, we also cause the prologue/epilogue code to actively preserve
1372// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001373let Defs =
1374 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1375 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001376 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbachc10915b2009-05-12 23:59:14 +00001377 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1378 "add r0, pc, #4\n\t"
1379 "str r0, [$src, #+4]\n\t"
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001380 "mov r0, #0 @ eh_setjmp", "",
1381 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbachc10915b2009-05-12 23:59:14 +00001382}
1383
1384//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385// Non-Instruction Patterns
1386//
1387
1388// ConstantPool, GlobalAddress, and JumpTable
1389def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1390def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1391def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1392 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1393
1394// Large immediate handling.
1395
1396// Two piece so_imms.
1397let isReMaterializable = 1 in
Evan Chengbe998242008-11-06 08:47:38 +00001398def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001399 "mov", " $dst, $src",
Evan Cheng7cd4acb2008-11-06 02:25:39 +00001400 [(set GPR:$dst, so_imm2part:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401
1402def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1403 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1404 (so_imm2part_2 imm:$RHS))>;
1405def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1406 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1407 (so_imm2part_2 imm:$RHS))>;
1408
1409// TODO: add,sub,and, 3-instr forms?
1410
1411
1412// Direct calls
Bob Wilson243b37c2009-06-22 21:01:46 +00001413def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1414 Requires<[IsNotDarwin]>;
1415def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1416 Requires<[IsDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417
1418// zextload i1 -> zextload i8
1419def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1420
1421// extload -> zextload
1422def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1423def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1424def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1425
Evan Chengc41fb3152008-11-05 23:22:34 +00001426def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1427def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1428
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429// smul* and smla*
Bob Wilson74590a02009-06-22 22:08:29 +00001430def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1431 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432 (SMULBB GPR:$a, GPR:$b)>;
1433def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1434 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001435def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1436 (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001438def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001440def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1441 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001443def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001445def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1446 (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001448def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449 (SMULWB GPR:$a, GPR:$b)>;
1450
1451def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001452 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1453 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1455def : ARMV5TEPat<(add GPR:$acc,
1456 (mul sext_16_node:$a, sext_16_node:$b)),
1457 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1458def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001459 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1460 (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1462def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001463 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001464 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1465def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001466 (mul (sra GPR:$a, (i32 16)),
1467 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001468 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1469def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001470 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001471 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1472def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001473 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1474 (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1476def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001477 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1479
1480//===----------------------------------------------------------------------===//
1481// Thumb Support
1482//
1483
1484include "ARMInstrThumb.td"
1485
1486//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +00001487// Thumb2 Support
1488//
1489
1490include "ARMInstrThumb2.td"
1491
1492//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493// Floating Point Support
1494//
1495
1496include "ARMInstrVFP.td"
Bob Wilsone60fee02009-06-22 23:27:02 +00001497
1498//===----------------------------------------------------------------------===//
1499// Advanced SIMD (NEON) Support
1500//
1501
1502include "ARMInstrNEON.td"