Misha Brukman | 2a8350a | 2005-02-05 02:24:26 +0000 | [diff] [blame] | 1 | //===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===// |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 7 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Alpha implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "Alpha.h" |
| 15 | #include "AlphaInstrInfo.h" |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 16 | #include "AlphaMachineFunctionInfo.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 17 | #include "AlphaGenInstrInfo.inc" |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/SmallVector.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Torok Edwin | 804e0fe | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 22 | #include "llvm/Support/ErrorHandling.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
| 25 | AlphaInstrInfo::AlphaInstrInfo() |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 26 | : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)), |
Evan Cheng | 7ce4578 | 2006-11-13 23:36:35 +0000 | [diff] [blame] | 27 | RI(*this) { } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 28 | |
| 29 | |
| 30 | bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI, |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 31 | unsigned& sourceReg, unsigned& destReg, |
| 32 | unsigned& SrcSR, unsigned& DstSR) const { |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 33 | unsigned oc = MI.getOpcode(); |
Andrew Lenharth | 6bbf6b0 | 2006-10-31 23:46:56 +0000 | [diff] [blame] | 34 | if (oc == Alpha::BISr || |
Andrew Lenharth | ddc877c | 2006-03-09 18:18:51 +0000 | [diff] [blame] | 35 | oc == Alpha::CPYSS || |
| 36 | oc == Alpha::CPYST || |
| 37 | oc == Alpha::CPYSSt || |
| 38 | oc == Alpha::CPYSTs) { |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 39 | // or r1, r2, r2 |
| 40 | // cpys(s|t) r1 r2 r2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 41 | assert(MI.getNumOperands() >= 3 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 42 | MI.getOperand(0).isReg() && |
| 43 | MI.getOperand(1).isReg() && |
| 44 | MI.getOperand(2).isReg() && |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 45 | "invalid Alpha BIS instruction!"); |
| 46 | if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) { |
| 47 | sourceReg = MI.getOperand(1).getReg(); |
| 48 | destReg = MI.getOperand(0).getReg(); |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 49 | SrcSR = DstSR = 0; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 50 | return true; |
| 51 | } |
| 52 | } |
| 53 | return false; |
| 54 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 55 | |
| 56 | unsigned |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 57 | AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
| 58 | int &FrameIndex) const { |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 59 | switch (MI->getOpcode()) { |
| 60 | case Alpha::LDL: |
| 61 | case Alpha::LDQ: |
| 62 | case Alpha::LDBU: |
| 63 | case Alpha::LDWU: |
| 64 | case Alpha::LDS: |
| 65 | case Alpha::LDT: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 66 | if (MI->getOperand(1).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 67 | FrameIndex = MI->getOperand(1).getIndex(); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 68 | return MI->getOperand(0).getReg(); |
| 69 | } |
| 70 | break; |
| 71 | } |
| 72 | return 0; |
| 73 | } |
| 74 | |
Andrew Lenharth | 133d310 | 2006-02-03 03:07:37 +0000 | [diff] [blame] | 75 | unsigned |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 76 | AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
| 77 | int &FrameIndex) const { |
Andrew Lenharth | 133d310 | 2006-02-03 03:07:37 +0000 | [diff] [blame] | 78 | switch (MI->getOpcode()) { |
| 79 | case Alpha::STL: |
| 80 | case Alpha::STQ: |
| 81 | case Alpha::STB: |
| 82 | case Alpha::STW: |
| 83 | case Alpha::STS: |
| 84 | case Alpha::STT: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 85 | if (MI->getOperand(1).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 86 | FrameIndex = MI->getOperand(1).getIndex(); |
Andrew Lenharth | 133d310 | 2006-02-03 03:07:37 +0000 | [diff] [blame] | 87 | return MI->getOperand(0).getReg(); |
| 88 | } |
| 89 | break; |
| 90 | } |
| 91 | return 0; |
| 92 | } |
| 93 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 94 | static bool isAlphaIntCondCode(unsigned Opcode) { |
| 95 | switch (Opcode) { |
| 96 | case Alpha::BEQ: |
| 97 | case Alpha::BNE: |
| 98 | case Alpha::BGE: |
| 99 | case Alpha::BGT: |
| 100 | case Alpha::BLE: |
| 101 | case Alpha::BLT: |
| 102 | case Alpha::BLBC: |
| 103 | case Alpha::BLBS: |
| 104 | return true; |
| 105 | default: |
| 106 | return false; |
| 107 | } |
| 108 | } |
| 109 | |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 110 | unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB, |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 111 | MachineBasicBlock *TBB, |
| 112 | MachineBasicBlock *FBB, |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 113 | const SmallVectorImpl<MachineOperand> &Cond, |
| 114 | DebugLoc DL) const { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 115 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
| 116 | assert((Cond.size() == 2 || Cond.size() == 0) && |
| 117 | "Alpha branch conditions have two components!"); |
| 118 | |
| 119 | // One-way branch. |
| 120 | if (FBB == 0) { |
| 121 | if (Cond.empty()) // Unconditional branch |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 122 | BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(TBB); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 123 | else // Conditional branch |
| 124 | if (isAlphaIntCondCode(Cond[0].getImm())) |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 125 | BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 126 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
| 127 | else |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 128 | BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 129 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 130 | return 1; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 131 | } |
| 132 | |
| 133 | // Two-way Conditional Branch. |
| 134 | if (isAlphaIntCondCode(Cond[0].getImm())) |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 135 | BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 136 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
| 137 | else |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 138 | BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 139 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 140 | BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(FBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 141 | return 2; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 142 | } |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 143 | |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 144 | bool AlphaInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 145 | MachineBasicBlock::iterator MI, |
| 146 | unsigned DestReg, unsigned SrcReg, |
| 147 | const TargetRegisterClass *DestRC, |
Dan Gohman | 34dcc6f | 2010-05-06 20:33:48 +0000 | [diff] [blame] | 148 | const TargetRegisterClass *SrcRC, |
| 149 | DebugLoc DL) const { |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 150 | //cerr << "copyRegToReg " << DestReg << " <- " << SrcReg << "\n"; |
| 151 | if (DestRC != SrcRC) { |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 152 | // Not yet supported! |
| 153 | return false; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | if (DestRC == Alpha::GPRCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 157 | BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg) |
| 158 | .addReg(SrcReg) |
| 159 | .addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 160 | } else if (DestRC == Alpha::F4RCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 161 | BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg) |
| 162 | .addReg(SrcReg) |
| 163 | .addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 164 | } else if (DestRC == Alpha::F8RCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 165 | BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg) |
| 166 | .addReg(SrcReg) |
| 167 | .addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 168 | } else { |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 169 | // Attempt to copy register that is not GPR or FPR |
| 170 | return false; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 171 | } |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 172 | |
| 173 | return true; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 174 | } |
| 175 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 176 | void |
| 177 | AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 178 | MachineBasicBlock::iterator MI, |
| 179 | unsigned SrcReg, bool isKill, int FrameIdx, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 180 | const TargetRegisterClass *RC, |
| 181 | const TargetRegisterInfo *TRI) const { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 182 | //cerr << "Trying to store " << getPrettyName(SrcReg) << " to " |
| 183 | // << FrameIdx << "\n"; |
| 184 | //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 185 | |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 186 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 187 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 188 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 189 | if (RC == Alpha::F4RCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 190 | BuildMI(MBB, MI, DL, get(Alpha::STS)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 191 | .addReg(SrcReg, getKillRegState(isKill)) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 192 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 193 | else if (RC == Alpha::F8RCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 194 | BuildMI(MBB, MI, DL, get(Alpha::STT)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 195 | .addReg(SrcReg, getKillRegState(isKill)) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 196 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 197 | else if (RC == Alpha::GPRCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 198 | BuildMI(MBB, MI, DL, get(Alpha::STQ)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 199 | .addReg(SrcReg, getKillRegState(isKill)) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 200 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 201 | else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 202 | llvm_unreachable("Unhandled register class"); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 203 | } |
| 204 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 205 | void |
| 206 | AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 207 | MachineBasicBlock::iterator MI, |
| 208 | unsigned DestReg, int FrameIdx, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 209 | const TargetRegisterClass *RC, |
| 210 | const TargetRegisterInfo *TRI) const { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 211 | //cerr << "Trying to load " << getPrettyName(DestReg) << " to " |
| 212 | // << FrameIdx << "\n"; |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 213 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 214 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 215 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 216 | if (RC == Alpha::F4RCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 217 | BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 218 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 219 | else if (RC == Alpha::F8RCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 220 | BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 221 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 222 | else if (RC == Alpha::GPRCRegisterClass) |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 223 | BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 224 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 225 | else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 226 | llvm_unreachable("Unhandled register class"); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 227 | } |
| 228 | |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 229 | MachineInstr *AlphaInstrInfo::foldMemoryOperandImpl(MachineFunction &MF, |
| 230 | MachineInstr *MI, |
Dan Gohman | 8e8b8a2 | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 231 | const SmallVectorImpl<unsigned> &Ops, |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 232 | int FrameIndex) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 233 | if (Ops.size() != 1) return NULL; |
| 234 | |
| 235 | // Make sure this is a reg-reg copy. |
| 236 | unsigned Opc = MI->getOpcode(); |
| 237 | |
| 238 | MachineInstr *NewMI = NULL; |
| 239 | switch(Opc) { |
| 240 | default: |
| 241 | break; |
| 242 | case Alpha::BISr: |
| 243 | case Alpha::CPYSS: |
| 244 | case Alpha::CPYST: |
| 245 | if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) { |
| 246 | if (Ops[0] == 0) { // move -> store |
| 247 | unsigned InReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 248 | bool isKill = MI->getOperand(1).isKill(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 249 | bool isUndef = MI->getOperand(1).isUndef(); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 250 | Opc = (Opc == Alpha::BISr) ? Alpha::STQ : |
| 251 | ((Opc == Alpha::CPYSS) ? Alpha::STS : Alpha::STT); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 252 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc)) |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 253 | .addReg(InReg, getKillRegState(isKill) | getUndefRegState(isUndef)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 254 | .addFrameIndex(FrameIndex) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 255 | .addReg(Alpha::F31); |
| 256 | } else { // load -> move |
| 257 | unsigned OutReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 258 | bool isDead = MI->getOperand(0).isDead(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 259 | bool isUndef = MI->getOperand(0).isUndef(); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 260 | Opc = (Opc == Alpha::BISr) ? Alpha::LDQ : |
| 261 | ((Opc == Alpha::CPYSS) ? Alpha::LDS : Alpha::LDT); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 262 | NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc)) |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 263 | .addReg(OutReg, RegState::Define | getDeadRegState(isDead) | |
| 264 | getUndefRegState(isUndef)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 265 | .addFrameIndex(FrameIndex) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 266 | .addReg(Alpha::F31); |
| 267 | } |
| 268 | } |
| 269 | break; |
| 270 | } |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 271 | return NewMI; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 272 | } |
| 273 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 274 | static unsigned AlphaRevCondCode(unsigned Opcode) { |
| 275 | switch (Opcode) { |
| 276 | case Alpha::BEQ: return Alpha::BNE; |
| 277 | case Alpha::BNE: return Alpha::BEQ; |
| 278 | case Alpha::BGE: return Alpha::BLT; |
| 279 | case Alpha::BGT: return Alpha::BLE; |
| 280 | case Alpha::BLE: return Alpha::BGT; |
| 281 | case Alpha::BLT: return Alpha::BGE; |
| 282 | case Alpha::BLBC: return Alpha::BLBS; |
| 283 | case Alpha::BLBS: return Alpha::BLBC; |
| 284 | case Alpha::FBEQ: return Alpha::FBNE; |
| 285 | case Alpha::FBNE: return Alpha::FBEQ; |
| 286 | case Alpha::FBGE: return Alpha::FBLT; |
| 287 | case Alpha::FBGT: return Alpha::FBLE; |
| 288 | case Alpha::FBLE: return Alpha::FBGT; |
| 289 | case Alpha::FBLT: return Alpha::FBGE; |
| 290 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 291 | llvm_unreachable("Unknown opcode"); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 292 | } |
Chris Lattner | d27c991 | 2008-03-30 18:22:13 +0000 | [diff] [blame] | 293 | return 0; // Not reached |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | // Branch analysis. |
| 297 | bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 298 | MachineBasicBlock *&FBB, |
| 299 | SmallVectorImpl<MachineOperand> &Cond, |
| 300 | bool AllowModify) const { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 301 | // If the block has no terminators, it just falls into the block after it. |
| 302 | MachineBasicBlock::iterator I = MBB.end(); |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 303 | if (I == MBB.begin()) |
| 304 | return false; |
| 305 | --I; |
| 306 | while (I->isDebugValue()) { |
| 307 | if (I == MBB.begin()) |
| 308 | return false; |
| 309 | --I; |
| 310 | } |
| 311 | if (!isUnpredicatedTerminator(I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 312 | return false; |
| 313 | |
| 314 | // Get the last instruction in the block. |
| 315 | MachineInstr *LastInst = I; |
| 316 | |
| 317 | // If there is only one terminator instruction, process it. |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 318 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 319 | if (LastInst->getOpcode() == Alpha::BR) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 320 | TBB = LastInst->getOperand(0).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 321 | return false; |
| 322 | } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I || |
| 323 | LastInst->getOpcode() == Alpha::COND_BRANCH_F) { |
| 324 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 325 | TBB = LastInst->getOperand(2).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 326 | Cond.push_back(LastInst->getOperand(0)); |
| 327 | Cond.push_back(LastInst->getOperand(1)); |
| 328 | return false; |
| 329 | } |
| 330 | // Otherwise, don't know what this is. |
| 331 | return true; |
| 332 | } |
| 333 | |
| 334 | // Get the instruction before it if it's a terminator. |
| 335 | MachineInstr *SecondLastInst = I; |
| 336 | |
| 337 | // If there are three terminators, we don't know what sort of block this is. |
| 338 | if (SecondLastInst && I != MBB.begin() && |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 339 | isUnpredicatedTerminator(--I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 340 | return true; |
| 341 | |
| 342 | // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it. |
| 343 | if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I || |
| 344 | SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) && |
| 345 | LastInst->getOpcode() == Alpha::BR) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 346 | TBB = SecondLastInst->getOperand(2).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 347 | Cond.push_back(SecondLastInst->getOperand(0)); |
| 348 | Cond.push_back(SecondLastInst->getOperand(1)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 349 | FBB = LastInst->getOperand(0).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 350 | return false; |
| 351 | } |
| 352 | |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 353 | // If the block ends with two Alpha::BRs, handle it. The second one is not |
| 354 | // executed, so remove it. |
| 355 | if (SecondLastInst->getOpcode() == Alpha::BR && |
| 356 | LastInst->getOpcode() == Alpha::BR) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 357 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 358 | I = LastInst; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 359 | if (AllowModify) |
| 360 | I->eraseFromParent(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 361 | return false; |
| 362 | } |
| 363 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 364 | // Otherwise, can't handle this. |
| 365 | return true; |
| 366 | } |
| 367 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 368 | unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 369 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 370 | if (I == MBB.begin()) return 0; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 371 | --I; |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 372 | while (I->isDebugValue()) { |
| 373 | if (I == MBB.begin()) |
| 374 | return 0; |
| 375 | --I; |
| 376 | } |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 377 | if (I->getOpcode() != Alpha::BR && |
| 378 | I->getOpcode() != Alpha::COND_BRANCH_I && |
| 379 | I->getOpcode() != Alpha::COND_BRANCH_F) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 380 | return 0; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 381 | |
| 382 | // Remove the branch. |
| 383 | I->eraseFromParent(); |
| 384 | |
| 385 | I = MBB.end(); |
| 386 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 387 | if (I == MBB.begin()) return 1; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 388 | --I; |
| 389 | if (I->getOpcode() != Alpha::COND_BRANCH_I && |
| 390 | I->getOpcode() != Alpha::COND_BRANCH_F) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 391 | return 1; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 392 | |
| 393 | // Remove the branch. |
| 394 | I->eraseFromParent(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 395 | return 2; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 396 | } |
| 397 | |
| 398 | void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB, |
| 399 | MachineBasicBlock::iterator MI) const { |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 400 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 401 | BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31) |
| 402 | .addReg(Alpha::R31) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 403 | .addReg(Alpha::R31); |
| 404 | } |
| 405 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 406 | bool AlphaInstrInfo:: |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 407 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 408 | assert(Cond.size() == 2 && "Invalid Alpha branch opcode!"); |
| 409 | Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm())); |
| 410 | return false; |
| 411 | } |
| 412 | |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 413 | /// getGlobalBaseReg - Return a virtual register initialized with the |
| 414 | /// the global base register value. Output instructions required to |
| 415 | /// initialize the register in the function entry block, if necessary. |
| 416 | /// |
| 417 | unsigned AlphaInstrInfo::getGlobalBaseReg(MachineFunction *MF) const { |
| 418 | AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>(); |
| 419 | unsigned GlobalBaseReg = AlphaFI->getGlobalBaseReg(); |
| 420 | if (GlobalBaseReg != 0) |
| 421 | return GlobalBaseReg; |
| 422 | |
| 423 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 424 | MachineBasicBlock &FirstMBB = MF->front(); |
| 425 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 426 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
| 427 | const TargetInstrInfo *TII = MF->getTarget().getInstrInfo(); |
| 428 | |
| 429 | GlobalBaseReg = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass); |
| 430 | bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalBaseReg, Alpha::R29, |
Dan Gohman | 34dcc6f | 2010-05-06 20:33:48 +0000 | [diff] [blame] | 431 | &Alpha::GPRCRegClass, &Alpha::GPRCRegClass, |
| 432 | DebugLoc()); |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 433 | assert(Ok && "Couldn't assign to global base register!"); |
Duncan Sands | 8d8628a | 2009-07-03 16:03:33 +0000 | [diff] [blame] | 434 | Ok = Ok; // Silence warning when assertions are turned off. |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 435 | RegInfo.addLiveIn(Alpha::R29); |
| 436 | |
| 437 | AlphaFI->setGlobalBaseReg(GlobalBaseReg); |
| 438 | return GlobalBaseReg; |
| 439 | } |
| 440 | |
| 441 | /// getGlobalRetAddr - Return a virtual register initialized with the |
| 442 | /// the global base register value. Output instructions required to |
| 443 | /// initialize the register in the function entry block, if necessary. |
| 444 | /// |
| 445 | unsigned AlphaInstrInfo::getGlobalRetAddr(MachineFunction *MF) const { |
| 446 | AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>(); |
| 447 | unsigned GlobalRetAddr = AlphaFI->getGlobalRetAddr(); |
| 448 | if (GlobalRetAddr != 0) |
| 449 | return GlobalRetAddr; |
| 450 | |
| 451 | // Insert the set of GlobalRetAddr into the first MBB of the function |
| 452 | MachineBasicBlock &FirstMBB = MF->front(); |
| 453 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 454 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
| 455 | const TargetInstrInfo *TII = MF->getTarget().getInstrInfo(); |
| 456 | |
| 457 | GlobalRetAddr = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass); |
| 458 | bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalRetAddr, Alpha::R26, |
Dan Gohman | 34dcc6f | 2010-05-06 20:33:48 +0000 | [diff] [blame] | 459 | &Alpha::GPRCRegClass, &Alpha::GPRCRegClass, |
| 460 | DebugLoc()); |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 461 | assert(Ok && "Couldn't assign to global return address register!"); |
Duncan Sands | 8d8628a | 2009-07-03 16:03:33 +0000 | [diff] [blame] | 462 | Ok = Ok; // Silence warning when assertions are turned off. |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 463 | RegInfo.addLiveIn(Alpha::R26); |
| 464 | |
| 465 | AlphaFI->setGlobalRetAddr(GlobalRetAddr); |
| 466 | return GlobalRetAddr; |
| 467 | } |