blob: eaf7b09cb0c6243f35bc77436a412764b80a77cb [file] [log] [blame]
Nate Begemana9795f82005-03-24 04:41:43 +00001//===-- PPC32ISelPattern.cpp - A pattern matching inst selector for PPC32 -===//
2//
3// The LLVM Compiler Infrastructure
4//
Nate Begeman5e966612005-03-24 06:28:42 +00005// This file was developed by Nate Begeman and is distributed under
Nate Begemana9795f82005-03-24 04:41:43 +00006// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Nate Begemana9795f82005-03-24 04:41:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC.
Nate Begeman815d6da2005-04-06 00:25:27 +000011// Magic number generation for integer divide from the PowerPC Compiler Writer's
12// Guide, section 3.2.3.5
Nate Begemana9795f82005-03-24 04:41:43 +000013//
14//===----------------------------------------------------------------------===//
15
16#include "PowerPC.h"
17#include "PowerPCInstrBuilder.h"
18#include "PowerPCInstrInfo.h"
Nate Begemancd08e4c2005-04-09 20:09:12 +000019#include "PPC32TargetMachine.h"
Nate Begemana9795f82005-03-24 04:41:43 +000020#include "llvm/Constants.h" // FIXME: REMOVE
21#include "llvm/Function.h"
22#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/TargetData.h"
29#include "llvm/Target/TargetLowering.h"
Nate Begeman93075ec2005-04-04 23:40:36 +000030#include "llvm/Target/TargetOptions.h"
Nate Begemana9795f82005-03-24 04:41:43 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/MathExtras.h"
33#include "llvm/ADT/Statistic.h"
34#include <set>
35#include <algorithm>
36using namespace llvm;
37
38//===----------------------------------------------------------------------===//
39// PPC32TargetLowering - PPC32 Implementation of the TargetLowering interface
40namespace {
41 class PPC32TargetLowering : public TargetLowering {
42 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
43 int ReturnAddrIndex; // FrameIndex for return slot.
44 public:
45 PPC32TargetLowering(TargetMachine &TM) : TargetLowering(TM) {
Chris Lattner9bce0f92005-05-12 02:06:00 +000046 // Fold away setcc operations if possible.
47 setSetCCIsExpensive();
48
Nate Begemana9795f82005-03-24 04:41:43 +000049 // Set up the register classes.
50 addRegisterClass(MVT::i32, PPC32::GPRCRegisterClass);
Nate Begeman7532e2f2005-03-26 08:25:22 +000051 addRegisterClass(MVT::f32, PPC32::FPRCRegisterClass);
Nate Begemana9795f82005-03-24 04:41:43 +000052 addRegisterClass(MVT::f64, PPC32::FPRCRegisterClass);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000053
Nate Begeman74d73452005-03-31 00:15:26 +000054 // PowerPC has no intrinsics for these particular operations
Nate Begeman01d05262005-03-30 01:45:43 +000055 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
56 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
57 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
58
Nate Begeman74d73452005-03-31 00:15:26 +000059 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
60 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
61 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000062
Nate Begeman815d6da2005-04-06 00:25:27 +000063 // PowerPC has no SREM/UREM instructions
64 setOperationAction(ISD::SREM, MVT::i32, Expand);
65 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner43fdea02005-04-02 05:03:24 +000066
Chris Lattner32f3cf62005-05-13 16:20:22 +000067 // We don't support sin/cos/sqrt/fmod
Chris Lattner17234b72005-04-30 04:26:06 +000068 setOperationAction(ISD::FSIN , MVT::f64, Expand);
69 setOperationAction(ISD::FCOS , MVT::f64, Expand);
70 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Chris Lattner32f3cf62005-05-13 16:20:22 +000071 setOperationAction(ISD::SREM , MVT::f64, Expand);
Chris Lattner17234b72005-04-30 04:26:06 +000072 setOperationAction(ISD::FSIN , MVT::f32, Expand);
73 setOperationAction(ISD::FCOS , MVT::f32, Expand);
74 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner32f3cf62005-05-13 16:20:22 +000075 setOperationAction(ISD::SREM , MVT::f32, Expand);
Chris Lattner17234b72005-04-30 04:26:06 +000076
Nate Begemand7c4a4a2005-05-11 23:43:56 +000077 //PowerPC does not have CTPOP or CTTZ
Andrew Lenharth691ef2b2005-05-03 17:19:30 +000078 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
79 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Andrew Lenharth691ef2b2005-05-03 17:19:30 +000080
Chris Lattnercbd06fc2005-04-07 19:41:49 +000081 setSetCCResultContents(ZeroOrOneSetCCResult);
Nate Begeman3e897162005-03-31 23:55:40 +000082 addLegalFPImmediate(+0.0); // Necessary for FSEL
Misha Brukmanb5f662f2005-04-21 23:30:14 +000083 addLegalFPImmediate(-0.0); //
Nate Begeman3e897162005-03-31 23:55:40 +000084
Nate Begemana9795f82005-03-24 04:41:43 +000085 computeRegisterProperties();
86 }
87
88 /// LowerArguments - This hook must be implemented to indicate how we should
89 /// lower the arguments for the specified function, into the specified DAG.
90 virtual std::vector<SDOperand>
91 LowerArguments(Function &F, SelectionDAG &DAG);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000092
Nate Begemana9795f82005-03-24 04:41:43 +000093 /// LowerCallTo - This hook lowers an abstract call to a function into an
94 /// actual call.
95 virtual std::pair<SDOperand, SDOperand>
Chris Lattnerc57f6822005-05-12 19:56:45 +000096 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
Chris Lattneradf6a962005-05-13 18:50:42 +000097 bool isTailCall, SDOperand Callee, ArgListTy &Args,
98 SelectionDAG &DAG);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000099
Nate Begemana9795f82005-03-24 04:41:43 +0000100 virtual std::pair<SDOperand, SDOperand>
101 LowerVAStart(SDOperand Chain, SelectionDAG &DAG);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000102
Nate Begemana9795f82005-03-24 04:41:43 +0000103 virtual std::pair<SDOperand,SDOperand>
104 LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
105 const Type *ArgTy, SelectionDAG &DAG);
106
107 virtual std::pair<SDOperand, SDOperand>
108 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
109 SelectionDAG &DAG);
110 };
111}
112
113
114std::vector<SDOperand>
115PPC32TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
116 //
117 // add beautiful description of PPC stack frame format, or at least some docs
118 //
119 MachineFunction &MF = DAG.getMachineFunction();
120 MachineFrameInfo *MFI = MF.getFrameInfo();
121 MachineBasicBlock& BB = MF.front();
122 std::vector<SDOperand> ArgValues;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000123
124 // Due to the rather complicated nature of the PowerPC ABI, rather than a
Nate Begemana9795f82005-03-24 04:41:43 +0000125 // fixed size array of physical args, for the sake of simplicity let the STL
126 // handle tracking them for us.
127 std::vector<unsigned> argVR, argPR, argOp;
128 unsigned ArgOffset = 24;
129 unsigned GPR_remaining = 8;
130 unsigned FPR_remaining = 13;
131 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000132 static const unsigned GPR[] = {
Nate Begemana9795f82005-03-24 04:41:43 +0000133 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
134 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
135 };
136 static const unsigned FPR[] = {
137 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
138 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
139 };
140
141 // Add DAG nodes to load the arguments... On entry to a function on PPC,
142 // the arguments start at offset 24, although they are likely to be passed
143 // in registers.
144 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
145 SDOperand newroot, argt;
146 unsigned ObjSize;
147 bool needsLoad = false;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000148 bool ArgLive = !I->use_empty();
Nate Begemana9795f82005-03-24 04:41:43 +0000149 MVT::ValueType ObjectVT = getValueType(I->getType());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000150
Nate Begemana9795f82005-03-24 04:41:43 +0000151 switch (ObjectVT) {
152 default: assert(0 && "Unhandled argument type!");
153 case MVT::i1:
154 case MVT::i8:
155 case MVT::i16:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000156 case MVT::i32:
Nate Begemana9795f82005-03-24 04:41:43 +0000157 ObjSize = 4;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000158 if (!ArgLive) break;
Nate Begemana9795f82005-03-24 04:41:43 +0000159 if (GPR_remaining > 0) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000160 MF.addLiveIn(GPR[GPR_idx]);
Nate Begemanf70b5762005-03-28 23:08:54 +0000161 argt = newroot = DAG.getCopyFromReg(GPR[GPR_idx], MVT::i32,
162 DAG.getRoot());
Nate Begemana9795f82005-03-24 04:41:43 +0000163 if (ObjectVT != MVT::i32)
164 argt = DAG.getNode(ISD::TRUNCATE, ObjectVT, newroot);
Nate Begemana9795f82005-03-24 04:41:43 +0000165 } else {
166 needsLoad = true;
167 }
168 break;
Nate Begemanf7e43382005-03-26 07:46:36 +0000169 case MVT::i64: ObjSize = 8;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000170 if (!ArgLive) break;
Nate Begemanc5b1cd22005-04-10 05:53:14 +0000171 if (GPR_remaining > 0) {
172 SDOperand argHi, argLo;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000173 MF.addLiveIn(GPR[GPR_idx]);
Nate Begemanc5b1cd22005-04-10 05:53:14 +0000174 argHi = DAG.getCopyFromReg(GPR[GPR_idx], MVT::i32, DAG.getRoot());
175 // If we have two or more remaining argument registers, then both halves
176 // of the i64 can be sourced from there. Otherwise, the lower half will
177 // have to come off the stack. This can happen when an i64 is preceded
178 // by 28 bytes of arguments.
179 if (GPR_remaining > 1) {
180 MF.addLiveIn(GPR[GPR_idx+1]);
181 argLo = DAG.getCopyFromReg(GPR[GPR_idx+1], MVT::i32, argHi);
182 } else {
183 int FI = MFI->CreateFixedObject(4, ArgOffset+4);
184 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
Chris Lattner022ed322005-05-15 19:54:37 +0000185 argLo = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
186 DAG.getSrcValue(NULL));
Nate Begemanc5b1cd22005-04-10 05:53:14 +0000187 }
Nate Begemanca12a2b2005-03-28 22:28:37 +0000188 // Build the outgoing arg thingy
Nate Begemanf70b5762005-03-28 23:08:54 +0000189 argt = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, argLo, argHi);
190 newroot = argLo;
Nate Begemana9795f82005-03-24 04:41:43 +0000191 } else {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000192 needsLoad = true;
Nate Begemana9795f82005-03-24 04:41:43 +0000193 }
194 break;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000195 case MVT::f32:
196 case MVT::f64:
197 ObjSize = (ObjectVT == MVT::f64) ? 8 : 4;
198 if (!ArgLive) break;
Nate Begemana9795f82005-03-24 04:41:43 +0000199 if (FPR_remaining > 0) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000200 MF.addLiveIn(FPR[FPR_idx]);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000201 argt = newroot = DAG.getCopyFromReg(FPR[FPR_idx], ObjectVT,
Nate Begemanf70b5762005-03-28 23:08:54 +0000202 DAG.getRoot());
Nate Begemana9795f82005-03-24 04:41:43 +0000203 --FPR_remaining;
204 ++FPR_idx;
205 } else {
206 needsLoad = true;
207 }
208 break;
209 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000210
Nate Begemana9795f82005-03-24 04:41:43 +0000211 // We need to load the argument to a virtual register if we determined above
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000212 // that we ran out of physical registers of the appropriate type
Nate Begemana9795f82005-03-24 04:41:43 +0000213 if (needsLoad) {
Nate Begemane5846682005-04-04 06:52:38 +0000214 unsigned SubregOffset = 0;
Nate Begemanc3e2db42005-04-04 09:09:00 +0000215 if (ObjectVT == MVT::i8 || ObjectVT == MVT::i1) SubregOffset = 3;
Nate Begemane5846682005-04-04 06:52:38 +0000216 if (ObjectVT == MVT::i16) SubregOffset = 2;
Nate Begemana9795f82005-03-24 04:41:43 +0000217 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
218 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000219 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN,
Nate Begemane5846682005-04-04 06:52:38 +0000220 DAG.getConstant(SubregOffset, MVT::i32));
Chris Lattner022ed322005-05-15 19:54:37 +0000221 argt = newroot = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
222 DAG.getSrcValue(NULL));
Nate Begemana9795f82005-03-24 04:41:43 +0000223 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000224
Nate Begemana9795f82005-03-24 04:41:43 +0000225 // Every 4 bytes of argument space consumes one of the GPRs available for
226 // argument passing.
227 if (GPR_remaining > 0) {
228 unsigned delta = (GPR_remaining > 1 && ObjSize == 8) ? 2 : 1;
229 GPR_remaining -= delta;
230 GPR_idx += delta;
231 }
232 ArgOffset += ObjSize;
Chris Lattner91277ea2005-04-09 21:23:24 +0000233 if (newroot.Val)
234 DAG.setRoot(newroot.getValue(1));
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000235
Nate Begemana9795f82005-03-24 04:41:43 +0000236 ArgValues.push_back(argt);
237 }
238
Nate Begemana9795f82005-03-24 04:41:43 +0000239 // If the function takes variable number of arguments, make a frame index for
240 // the start of the first vararg value... for expansion of llvm.va_start.
Nate Begemanfa554702005-04-03 22:13:27 +0000241 if (F.isVarArg()) {
Nate Begemana9795f82005-03-24 04:41:43 +0000242 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
Nate Begemanfa554702005-04-03 22:13:27 +0000243 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
Nate Begeman6644d4c2005-04-03 23:11:17 +0000244 // If this function is vararg, store any remaining integer argument regs
245 // to their spots on the stack so that they may be loaded by deferencing the
246 // result of va_next.
247 std::vector<SDOperand> MemOps;
248 for (; GPR_remaining > 0; --GPR_remaining, ++GPR_idx) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000249 MF.addLiveIn(GPR[GPR_idx]);
Nate Begeman6644d4c2005-04-03 23:11:17 +0000250 SDOperand Val = DAG.getCopyFromReg(GPR[GPR_idx], MVT::i32, DAG.getRoot());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000251 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
Andrew Lenharth2d86ea22005-04-27 20:10:01 +0000252 Val, FIN, DAG.getSrcValue(NULL));
Nate Begeman6644d4c2005-04-03 23:11:17 +0000253 MemOps.push_back(Store);
254 // Increment the address by four for the next argument to store
255 SDOperand PtrOff = DAG.getConstant(4, getPointerTy());
256 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
257 }
258 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps));
Nate Begemanfa554702005-04-03 22:13:27 +0000259 }
Nate Begemana9795f82005-03-24 04:41:43 +0000260
Nate Begemancd08e4c2005-04-09 20:09:12 +0000261 // Finally, inform the code generator which regs we return values in.
262 switch (getValueType(F.getReturnType())) {
263 default: assert(0 && "Unknown type!");
264 case MVT::isVoid: break;
265 case MVT::i1:
266 case MVT::i8:
267 case MVT::i16:
268 case MVT::i32:
269 MF.addLiveOut(PPC::R3);
270 break;
271 case MVT::i64:
272 MF.addLiveOut(PPC::R3);
273 MF.addLiveOut(PPC::R4);
274 break;
275 case MVT::f32:
276 case MVT::f64:
277 MF.addLiveOut(PPC::F1);
278 break;
279 }
280
Nate Begemana9795f82005-03-24 04:41:43 +0000281 return ArgValues;
282}
283
284std::pair<SDOperand, SDOperand>
285PPC32TargetLowering::LowerCallTo(SDOperand Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000286 const Type *RetTy, bool isVarArg,
Chris Lattneradf6a962005-05-13 18:50:42 +0000287 unsigned CallingConv, bool isTailCall,
Misha Brukman7847fca2005-04-22 17:54:37 +0000288 SDOperand Callee, ArgListTy &Args,
289 SelectionDAG &DAG) {
Nate Begeman307e7442005-03-26 01:28:53 +0000290 // args_to_use will accumulate outgoing args for the ISD::CALL case in
291 // SelectExpr to use to put the arguments in the appropriate registers.
Nate Begemana9795f82005-03-24 04:41:43 +0000292 std::vector<SDOperand> args_to_use;
Nate Begeman307e7442005-03-26 01:28:53 +0000293
294 // Count how many bytes are to be pushed on the stack, including the linkage
295 // area, and parameter passing area.
296 unsigned NumBytes = 24;
297
298 if (Args.empty()) {
Chris Lattner16cd04d2005-05-12 23:24:06 +0000299 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Nate Begemana7e11a42005-04-01 05:57:17 +0000300 DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman307e7442005-03-26 01:28:53 +0000301 } else {
302 for (unsigned i = 0, e = Args.size(); i != e; ++i)
303 switch (getValueType(Args[i].second)) {
304 default: assert(0 && "Unknown value type!");
305 case MVT::i1:
306 case MVT::i8:
307 case MVT::i16:
308 case MVT::i32:
309 case MVT::f32:
310 NumBytes += 4;
311 break;
312 case MVT::i64:
313 case MVT::f64:
314 NumBytes += 8;
315 break;
316 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000317
318 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
Nate Begeman307e7442005-03-26 01:28:53 +0000319 // plus 32 bytes of argument space in case any called code gets funky on us.
320 if (NumBytes < 56) NumBytes = 56;
321
322 // Adjust the stack pointer for the new arguments...
323 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattner16cd04d2005-05-12 23:24:06 +0000324 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Nate Begeman307e7442005-03-26 01:28:53 +0000325 DAG.getConstant(NumBytes, getPointerTy()));
326
327 // Set up a copy of the stack pointer for use loading and storing any
328 // arguments that may not fit in the registers available for argument
329 // passing.
330 SDOperand StackPtr = DAG.getCopyFromReg(PPC::R1, MVT::i32,
331 DAG.getEntryNode());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000332
Nate Begeman307e7442005-03-26 01:28:53 +0000333 // Figure out which arguments are going to go in registers, and which in
334 // memory. Also, if this is a vararg function, floating point operations
335 // must be stored to our stack, and loaded into integer regs as well, if
336 // any integer regs are available for argument passing.
337 unsigned ArgOffset = 24;
338 unsigned GPR_remaining = 8;
339 unsigned FPR_remaining = 13;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000340
Nate Begeman74d73452005-03-31 00:15:26 +0000341 std::vector<SDOperand> MemOps;
Nate Begeman307e7442005-03-26 01:28:53 +0000342 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
343 // PtrOff will be used to store the current argument to the stack if a
344 // register cannot be found for it.
345 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
346 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Nate Begemanf7e43382005-03-26 07:46:36 +0000347 MVT::ValueType ArgVT = getValueType(Args[i].second);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000348
Nate Begemanf7e43382005-03-26 07:46:36 +0000349 switch (ArgVT) {
Nate Begeman307e7442005-03-26 01:28:53 +0000350 default: assert(0 && "Unexpected ValueType for argument!");
351 case MVT::i1:
352 case MVT::i8:
353 case MVT::i16:
354 // Promote the integer to 32 bits. If the input type is signed use a
355 // sign extend, otherwise use a zero extend.
356 if (Args[i].second->isSigned())
357 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
358 else
359 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
360 // FALL THROUGH
361 case MVT::i32:
362 if (GPR_remaining > 0) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000363 args_to_use.push_back(Args[i].first);
Nate Begeman307e7442005-03-26 01:28:53 +0000364 --GPR_remaining;
365 } else {
Nate Begeman74d73452005-03-31 00:15:26 +0000366 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000367 Args[i].first, PtrOff,
368 DAG.getSrcValue(NULL)));
Nate Begeman307e7442005-03-26 01:28:53 +0000369 }
370 ArgOffset += 4;
371 break;
372 case MVT::i64:
Nate Begemanf7e43382005-03-26 07:46:36 +0000373 // If we have one free GPR left, we can place the upper half of the i64
374 // in it, and store the other half to the stack. If we have two or more
375 // free GPRs, then we can pass both halves of the i64 in registers.
376 if (GPR_remaining > 0) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000377 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
Nate Begemanf2622612005-03-26 02:17:46 +0000378 Args[i].first, DAG.getConstant(1, MVT::i32));
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000379 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
Nate Begemanf2622612005-03-26 02:17:46 +0000380 Args[i].first, DAG.getConstant(0, MVT::i32));
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000381 args_to_use.push_back(Hi);
Nate Begeman74d73452005-03-31 00:15:26 +0000382 --GPR_remaining;
Nate Begeman74d73452005-03-31 00:15:26 +0000383 if (GPR_remaining > 0) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000384 args_to_use.push_back(Lo);
Nate Begeman74d73452005-03-31 00:15:26 +0000385 --GPR_remaining;
Nate Begemanf7e43382005-03-26 07:46:36 +0000386 } else {
387 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
388 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Nate Begeman74d73452005-03-31 00:15:26 +0000389 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Andrew Lenharth2d86ea22005-04-27 20:10:01 +0000390 Lo, PtrOff, DAG.getSrcValue(NULL)));
Nate Begemanf7e43382005-03-26 07:46:36 +0000391 }
Nate Begeman307e7442005-03-26 01:28:53 +0000392 } else {
Nate Begeman74d73452005-03-31 00:15:26 +0000393 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000394 Args[i].first, PtrOff,
395 DAG.getSrcValue(NULL)));
Nate Begeman307e7442005-03-26 01:28:53 +0000396 }
397 ArgOffset += 8;
398 break;
399 case MVT::f32:
Nate Begeman307e7442005-03-26 01:28:53 +0000400 case MVT::f64:
Nate Begemanf7e43382005-03-26 07:46:36 +0000401 if (FPR_remaining > 0) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000402 args_to_use.push_back(Args[i].first);
403 --FPR_remaining;
Nate Begemanf7e43382005-03-26 07:46:36 +0000404 if (isVarArg) {
Nate Begeman96fc6812005-03-31 02:05:53 +0000405 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000406 Args[i].first, PtrOff,
407 DAG.getSrcValue(NULL));
Nate Begeman96fc6812005-03-31 02:05:53 +0000408 MemOps.push_back(Store);
Nate Begeman74d73452005-03-31 00:15:26 +0000409 // Float varargs are always shadowed in available integer registers
410 if (GPR_remaining > 0) {
Chris Lattner022ed322005-05-15 19:54:37 +0000411 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
412 DAG.getSrcValue(NULL));
Nate Begeman74d73452005-03-31 00:15:26 +0000413 MemOps.push_back(Load);
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000414 args_to_use.push_back(Load);
415 --GPR_remaining;
Nate Begeman74d73452005-03-31 00:15:26 +0000416 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000417 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
Nate Begeman74d73452005-03-31 00:15:26 +0000418 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
419 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner022ed322005-05-15 19:54:37 +0000420 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
421 DAG.getSrcValue(NULL));
Nate Begeman74d73452005-03-31 00:15:26 +0000422 MemOps.push_back(Load);
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000423 args_to_use.push_back(Load);
424 --GPR_remaining;
Nate Begeman74d73452005-03-31 00:15:26 +0000425 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000426 } else {
427 // If we have any FPRs remaining, we may also have GPRs remaining.
428 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
429 // GPRs.
430 if (GPR_remaining > 0) {
431 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
432 --GPR_remaining;
433 }
434 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
435 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
436 --GPR_remaining;
437 }
Nate Begeman74d73452005-03-31 00:15:26 +0000438 }
Nate Begeman307e7442005-03-26 01:28:53 +0000439 } else {
Nate Begeman74d73452005-03-31 00:15:26 +0000440 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000441 Args[i].first, PtrOff,
442 DAG.getSrcValue(NULL)));
Nate Begeman307e7442005-03-26 01:28:53 +0000443 }
Nate Begemanf7e43382005-03-26 07:46:36 +0000444 ArgOffset += (ArgVT == MVT::f32) ? 4 : 8;
Nate Begeman307e7442005-03-26 01:28:53 +0000445 break;
446 }
Nate Begemana9795f82005-03-24 04:41:43 +0000447 }
Nate Begeman74d73452005-03-31 00:15:26 +0000448 if (!MemOps.empty())
449 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
Nate Begemana9795f82005-03-24 04:41:43 +0000450 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000451
Nate Begemana9795f82005-03-24 04:41:43 +0000452 std::vector<MVT::ValueType> RetVals;
453 MVT::ValueType RetTyVT = getValueType(RetTy);
454 if (RetTyVT != MVT::isVoid)
455 RetVals.push_back(RetTyVT);
456 RetVals.push_back(MVT::Other);
457
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000458 SDOperand TheCall = SDOperand(DAG.getCall(RetVals,
Nate Begemana9795f82005-03-24 04:41:43 +0000459 Chain, Callee, args_to_use), 0);
460 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattner16cd04d2005-05-12 23:24:06 +0000461 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Nate Begemana9795f82005-03-24 04:41:43 +0000462 DAG.getConstant(NumBytes, getPointerTy()));
463 return std::make_pair(TheCall, Chain);
464}
465
466std::pair<SDOperand, SDOperand>
467PPC32TargetLowering::LowerVAStart(SDOperand Chain, SelectionDAG &DAG) {
468 //vastart just returns the address of the VarArgsFrameIndex slot.
469 return std::make_pair(DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32), Chain);
470}
471
472std::pair<SDOperand,SDOperand> PPC32TargetLowering::
473LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
474 const Type *ArgTy, SelectionDAG &DAG) {
Nate Begemanc7b09f12005-03-25 08:34:25 +0000475 MVT::ValueType ArgVT = getValueType(ArgTy);
476 SDOperand Result;
477 if (!isVANext) {
Chris Lattner022ed322005-05-15 19:54:37 +0000478 Result = DAG.getLoad(ArgVT, DAG.getEntryNode(), VAList,
479 DAG.getSrcValue(NULL));
Nate Begemanc7b09f12005-03-25 08:34:25 +0000480 } else {
481 unsigned Amt;
482 if (ArgVT == MVT::i32 || ArgVT == MVT::f32)
483 Amt = 4;
484 else {
485 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
486 "Other types should have been promoted for varargs!");
487 Amt = 8;
488 }
489 Result = DAG.getNode(ISD::ADD, VAList.getValueType(), VAList,
490 DAG.getConstant(Amt, VAList.getValueType()));
491 }
492 return std::make_pair(Result, Chain);
Nate Begemana9795f82005-03-24 04:41:43 +0000493}
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000494
Nate Begemana9795f82005-03-24 04:41:43 +0000495
496std::pair<SDOperand, SDOperand> PPC32TargetLowering::
497LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
498 SelectionDAG &DAG) {
Nate Begeman01d05262005-03-30 01:45:43 +0000499 assert(0 && "LowerFrameReturnAddress unimplemented");
Nate Begemana9795f82005-03-24 04:41:43 +0000500 abort();
501}
502
503namespace {
Nate Begemanc7bd4822005-04-11 06:34:10 +0000504Statistic<>Recorded("ppc-codegen", "Number of recording ops emitted");
Nate Begeman93075ec2005-04-04 23:40:36 +0000505Statistic<>FusedFP("ppc-codegen", "Number of fused fp operations");
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000506Statistic<>MultiBranch("ppc-codegen", "Number of setcc logical ops collapsed");
Nate Begemana9795f82005-03-24 04:41:43 +0000507//===--------------------------------------------------------------------===//
508/// ISel - PPC32 specific code to select PPC32 machine instructions for
509/// SelectionDAG operations.
510//===--------------------------------------------------------------------===//
511class ISel : public SelectionDAGISel {
Nate Begemana9795f82005-03-24 04:41:43 +0000512 PPC32TargetLowering PPC32Lowering;
Nate Begeman815d6da2005-04-06 00:25:27 +0000513 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
514 // for sdiv and udiv until it is put into the future
515 // dag combiner.
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000516
Nate Begemana9795f82005-03-24 04:41:43 +0000517 /// ExprMap - As shared expressions are codegen'd, we keep track of which
518 /// vreg the value is produced in, so we only emit one copy of each compiled
519 /// tree.
520 std::map<SDOperand, unsigned> ExprMap;
Nate Begemanc7b09f12005-03-25 08:34:25 +0000521
522 unsigned GlobalBaseReg;
523 bool GlobalBaseInitialized;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000524 bool RecordSuccess;
Nate Begemana9795f82005-03-24 04:41:43 +0000525public:
Nate Begeman815d6da2005-04-06 00:25:27 +0000526 ISel(TargetMachine &TM) : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM),
527 ISelDAG(0) {}
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000528
Nate Begemanc7b09f12005-03-25 08:34:25 +0000529 /// runOnFunction - Override this function in order to reset our per-function
530 /// variables.
531 virtual bool runOnFunction(Function &Fn) {
532 // Make sure we re-emit a set of the global base reg if necessary
533 GlobalBaseInitialized = false;
534 return SelectionDAGISel::runOnFunction(Fn);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000535 }
536
Nate Begemana9795f82005-03-24 04:41:43 +0000537 /// InstructionSelectBasicBlock - This callback is invoked by
538 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
539 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
540 DEBUG(BB->dump());
541 // Codegen the basic block.
Nate Begeman815d6da2005-04-06 00:25:27 +0000542 ISelDAG = &DAG;
Nate Begemana9795f82005-03-24 04:41:43 +0000543 Select(DAG.getRoot());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000544
Nate Begemana9795f82005-03-24 04:41:43 +0000545 // Clear state used for selection.
546 ExprMap.clear();
Nate Begeman815d6da2005-04-06 00:25:27 +0000547 ISelDAG = 0;
Nate Begemana9795f82005-03-24 04:41:43 +0000548 }
Nate Begeman815d6da2005-04-06 00:25:27 +0000549
550 // dag -> dag expanders for integer divide by constant
551 SDOperand BuildSDIVSequence(SDOperand N);
552 SDOperand BuildUDIVSequence(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000553
Nate Begemandffcfcc2005-04-01 00:32:34 +0000554 unsigned getGlobalBaseReg();
Nate Begeman6b559972005-04-01 02:59:27 +0000555 unsigned getConstDouble(double floatVal, unsigned Result);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000556 void MoveCRtoGPR(unsigned CCReg, bool Inv, unsigned Idx, unsigned Result);
Nate Begeman7ddecb42005-04-06 23:51:40 +0000557 bool SelectBitfieldInsert(SDOperand OR, unsigned Result);
Nate Begeman3664cef2005-04-13 22:14:14 +0000558 unsigned FoldIfWideZeroExtend(SDOperand N);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000559 unsigned SelectCC(SDOperand CC, unsigned &Opc, bool &Inv, unsigned &Idx);
560 unsigned SelectCCExpr(SDOperand N, unsigned& Opc, bool &Inv, unsigned &Idx);
Nate Begemanc7bd4822005-04-11 06:34:10 +0000561 unsigned SelectExpr(SDOperand N, bool Recording=false);
Nate Begemana9795f82005-03-24 04:41:43 +0000562 unsigned SelectExprFP(SDOperand N, unsigned Result);
563 void Select(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000564
Nate Begeman04730362005-04-01 04:45:11 +0000565 bool SelectAddr(SDOperand N, unsigned& Reg, int& offset);
Nate Begemana9795f82005-03-24 04:41:43 +0000566 void SelectBranchCC(SDOperand N);
567};
568
Nate Begeman80196b12005-04-05 00:15:08 +0000569/// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
570/// returns zero when the input is not exactly a power of two.
571static unsigned ExactLog2(unsigned Val) {
572 if (Val == 0 || (Val & (Val-1))) return 0;
573 unsigned Count = 0;
574 while (Val != 1) {
575 Val >>= 1;
576 ++Count;
577 }
578 return Count;
579}
580
Nate Begeman7ddecb42005-04-06 23:51:40 +0000581// IsRunOfOnes - returns true if Val consists of one contiguous run of 1's with
582// any number of 0's on either side. the 1's are allowed to wrap from LSB to
583// MSB. so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
584// not, since all 1's are not contiguous.
585static bool IsRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
586 bool isRun = true;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000587 MB = 0;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000588 ME = 0;
589
590 // look for first set bit
591 int i = 0;
592 for (; i < 32; i++) {
593 if ((Val & (1 << (31 - i))) != 0) {
594 MB = i;
595 ME = i;
596 break;
597 }
598 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000599
Nate Begeman7ddecb42005-04-06 23:51:40 +0000600 // look for last set bit
601 for (; i < 32; i++) {
602 if ((Val & (1 << (31 - i))) == 0)
603 break;
604 ME = i;
605 }
606
607 // look for next set bit
608 for (; i < 32; i++) {
609 if ((Val & (1 << (31 - i))) != 0)
610 break;
611 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000612
Nate Begeman7ddecb42005-04-06 23:51:40 +0000613 // if we exhausted all the bits, we found a match at this point for 0*1*0*
614 if (i == 32)
615 return true;
616
617 // since we just encountered more 1's, if it doesn't wrap around to the
618 // most significant bit of the word, then we did not find a match to 1*0*1* so
619 // exit.
620 if (MB != 0)
621 return false;
622
623 // look for last set bit
624 for (MB = i; i < 32; i++) {
625 if ((Val & (1 << (31 - i))) == 0)
626 break;
627 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000628
Nate Begeman7ddecb42005-04-06 23:51:40 +0000629 // if we exhausted all the bits, then we found a match for 1*0*1*, otherwise,
630 // the value is not a run of ones.
631 if (i == 32)
632 return true;
633 return false;
634}
635
Nate Begeman439b4442005-04-05 04:22:58 +0000636/// getImmediateForOpcode - This method returns a value indicating whether
Nate Begemana9795f82005-03-24 04:41:43 +0000637/// the ConstantSDNode N can be used as an immediate to Opcode. The return
638/// values are either 0, 1 or 2. 0 indicates that either N is not a
Nate Begeman9f833d32005-04-12 00:10:02 +0000639/// ConstantSDNode, or is not suitable for use by that opcode.
640/// Return value codes for turning into an enum someday:
641/// 1: constant may be used in normal immediate form.
642/// 2: constant may be used in shifted immediate form.
643/// 3: log base 2 of the constant may be used.
644/// 4: constant is suitable for integer division conversion
645/// 5: constant is a bitfield mask
Nate Begemana9795f82005-03-24 04:41:43 +0000646///
Nate Begeman439b4442005-04-05 04:22:58 +0000647static unsigned getImmediateForOpcode(SDOperand N, unsigned Opcode,
648 unsigned& Imm, bool U = false) {
Nate Begemana9795f82005-03-24 04:41:43 +0000649 if (N.getOpcode() != ISD::Constant) return 0;
650
651 int v = (int)cast<ConstantSDNode>(N)->getSignExtended();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000652
Nate Begemana9795f82005-03-24 04:41:43 +0000653 switch(Opcode) {
654 default: return 0;
655 case ISD::ADD:
656 if (v <= 32767 && v >= -32768) { Imm = v & 0xFFFF; return 1; }
657 if ((v & 0x0000FFFF) == 0) { Imm = v >> 16; return 2; }
658 break;
Nate Begeman9f833d32005-04-12 00:10:02 +0000659 case ISD::AND: {
660 unsigned MB, ME;
661 if (IsRunOfOnes(v, MB, ME)) { Imm = MB << 16 | ME & 0xFFFF; return 5; }
662 if (v >= 0 && v <= 65535) { Imm = v & 0xFFFF; return 1; }
663 if ((v & 0x0000FFFF) == 0) { Imm = v >> 16; return 2; }
664 break;
665 }
Nate Begemana9795f82005-03-24 04:41:43 +0000666 case ISD::XOR:
667 case ISD::OR:
668 if (v >= 0 && v <= 65535) { Imm = v & 0xFFFF; return 1; }
669 if ((v & 0x0000FFFF) == 0) { Imm = v >> 16; return 2; }
670 break;
Nate Begeman307e7442005-03-26 01:28:53 +0000671 case ISD::MUL:
672 if (v <= 32767 && v >= -32768) { Imm = v & 0xFFFF; return 1; }
673 break;
Nate Begemand7c4a4a2005-05-11 23:43:56 +0000674 case ISD::SUB:
675 // handle subtract-from separately from subtract, since subi is really addi
676 if (U && v <= 32767 && v >= -32768) { Imm = v & 0xFFFF; return 1; }
677 if (!U && v <= 32768 && v >= -32767) { Imm = (-v) & 0xFFFF; return 1; }
678 break;
Nate Begeman3e897162005-03-31 23:55:40 +0000679 case ISD::SETCC:
680 if (U && (v >= 0 && v <= 65535)) { Imm = v & 0xFFFF; return 1; }
681 if (!U && (v <= 32767 && v >= -32768)) { Imm = v & 0xFFFF; return 1; }
682 break;
Nate Begeman80196b12005-04-05 00:15:08 +0000683 case ISD::SDIV:
Nate Begeman439b4442005-04-05 04:22:58 +0000684 if ((Imm = ExactLog2(v))) { return 3; }
Nate Begeman9f833d32005-04-12 00:10:02 +0000685 if ((Imm = ExactLog2(-v))) { Imm = -Imm; return 3; }
Nate Begeman815d6da2005-04-06 00:25:27 +0000686 if (v <= -2 || v >= 2) { return 4; }
687 break;
688 case ISD::UDIV:
Nate Begeman27b4c232005-04-06 06:44:57 +0000689 if (v > 1) { return 4; }
Nate Begeman80196b12005-04-05 00:15:08 +0000690 break;
Nate Begemana9795f82005-03-24 04:41:43 +0000691 }
692 return 0;
693}
Nate Begeman3e897162005-03-31 23:55:40 +0000694
Nate Begemanc7bd4822005-04-11 06:34:10 +0000695/// NodeHasRecordingVariant - If SelectExpr can always produce code for
696/// NodeOpcode that also sets CR0 as a side effect, return true. Otherwise,
697/// return false.
698static bool NodeHasRecordingVariant(unsigned NodeOpcode) {
699 switch(NodeOpcode) {
700 default: return false;
701 case ISD::AND:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000702 case ISD::OR:
Chris Lattner519f40b2005-04-13 02:46:17 +0000703 return true;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000704 }
705}
706
Nate Begeman3e897162005-03-31 23:55:40 +0000707/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
708/// to Condition. If the Condition is unordered or unsigned, the bool argument
709/// U is set to true, otherwise it is set to false.
710static unsigned getBCCForSetCC(unsigned Condition, bool& U) {
711 U = false;
712 switch (Condition) {
713 default: assert(0 && "Unknown condition!"); abort();
714 case ISD::SETEQ: return PPC::BEQ;
715 case ISD::SETNE: return PPC::BNE;
716 case ISD::SETULT: U = true;
717 case ISD::SETLT: return PPC::BLT;
718 case ISD::SETULE: U = true;
719 case ISD::SETLE: return PPC::BLE;
720 case ISD::SETUGT: U = true;
721 case ISD::SETGT: return PPC::BGT;
722 case ISD::SETUGE: U = true;
723 case ISD::SETGE: return PPC::BGE;
724 }
Nate Begeman04730362005-04-01 04:45:11 +0000725 return 0;
726}
727
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000728/// getCROpForOp - Return the condition register opcode (or inverted opcode)
729/// associated with the SelectionDAG opcode.
730static unsigned getCROpForSetCC(unsigned Opcode, bool Inv1, bool Inv2) {
731 switch (Opcode) {
732 default: assert(0 && "Unknown opcode!"); abort();
733 case ISD::AND:
734 if (Inv1 && Inv2) return PPC::CRNOR; // De Morgan's Law
735 if (!Inv1 && !Inv2) return PPC::CRAND;
736 if (Inv1 ^ Inv2) return PPC::CRANDC;
737 case ISD::OR:
738 if (Inv1 && Inv2) return PPC::CRNAND; // De Morgan's Law
739 if (!Inv1 && !Inv2) return PPC::CROR;
740 if (Inv1 ^ Inv2) return PPC::CRORC;
741 }
742 return 0;
743}
744
745/// getCRIdxForSetCC - Return the index of the condition register field
746/// associated with the SetCC condition, and whether or not the field is
747/// treated as inverted. That is, lt = 0; ge = 0 inverted.
748static unsigned getCRIdxForSetCC(unsigned Condition, bool& Inv) {
749 switch (Condition) {
750 default: assert(0 && "Unknown condition!"); abort();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000751 case ISD::SETULT:
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000752 case ISD::SETLT: Inv = false; return 0;
753 case ISD::SETUGE:
754 case ISD::SETGE: Inv = true; return 0;
755 case ISD::SETUGT:
756 case ISD::SETGT: Inv = false; return 1;
757 case ISD::SETULE:
758 case ISD::SETLE: Inv = true; return 1;
759 case ISD::SETEQ: Inv = false; return 2;
760 case ISD::SETNE: Inv = true; return 2;
761 }
762 return 0;
763}
764
Nate Begeman04730362005-04-01 04:45:11 +0000765/// IndexedOpForOp - Return the indexed variant for each of the PowerPC load
766/// and store immediate instructions.
767static unsigned IndexedOpForOp(unsigned Opcode) {
768 switch(Opcode) {
769 default: assert(0 && "Unknown opcode!"); abort();
770 case PPC::LBZ: return PPC::LBZX; case PPC::STB: return PPC::STBX;
771 case PPC::LHZ: return PPC::LHZX; case PPC::STH: return PPC::STHX;
772 case PPC::LHA: return PPC::LHAX; case PPC::STW: return PPC::STWX;
773 case PPC::LWZ: return PPC::LWZX; case PPC::STFS: return PPC::STFSX;
774 case PPC::LFS: return PPC::LFSX; case PPC::STFD: return PPC::STFDX;
775 case PPC::LFD: return PPC::LFDX;
776 }
777 return 0;
Nate Begeman3e897162005-03-31 23:55:40 +0000778}
Nate Begeman815d6da2005-04-06 00:25:27 +0000779
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000780// Structure used to return the necessary information to codegen an SDIV as
Nate Begeman815d6da2005-04-06 00:25:27 +0000781// a multiply.
782struct ms {
783 int m; // magic number
784 int s; // shift amount
785};
786
787struct mu {
788 unsigned int m; // magic number
789 int a; // add indicator
790 int s; // shift amount
791};
792
793/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000794/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Nate Begeman815d6da2005-04-06 00:25:27 +0000795/// or -1.
796static struct ms magic(int d) {
797 int p;
798 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
799 const unsigned int two31 = 2147483648U; // 2^31
800 struct ms mag;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000801
Nate Begeman815d6da2005-04-06 00:25:27 +0000802 ad = abs(d);
803 t = two31 + ((unsigned int)d >> 31);
804 anc = t - 1 - t%ad; // absolute value of nc
805 p = 31; // initialize p
806 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
807 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
808 q2 = two31/ad; // initialize q2 = 2p/abs(d)
809 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
810 do {
811 p = p + 1;
812 q1 = 2*q1; // update q1 = 2p/abs(nc)
813 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
814 if (r1 >= anc) { // must be unsigned comparison
815 q1 = q1 + 1;
816 r1 = r1 - anc;
817 }
818 q2 = 2*q2; // update q2 = 2p/abs(d)
819 r2 = 2*r2; // update r2 = rem(2p/abs(d))
820 if (r2 >= ad) { // must be unsigned comparison
821 q2 = q2 + 1;
822 r2 = r2 - ad;
823 }
824 delta = ad - r2;
825 } while (q1 < delta || (q1 == delta && r1 == 0));
826
827 mag.m = q2 + 1;
828 if (d < 0) mag.m = -mag.m; // resulting magic number
829 mag.s = p - 32; // resulting shift
830 return mag;
831}
832
833/// magicu - calculate the magic numbers required to codegen an integer udiv as
834/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
835static struct mu magicu(unsigned d)
836{
837 int p;
838 unsigned int nc, delta, q1, r1, q2, r2;
839 struct mu magu;
840 magu.a = 0; // initialize "add" indicator
841 nc = - 1 - (-d)%d;
842 p = 31; // initialize p
843 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
844 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
845 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
846 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
847 do {
848 p = p + 1;
849 if (r1 >= nc - r1 ) {
850 q1 = 2*q1 + 1; // update q1
851 r1 = 2*r1 - nc; // update r1
852 }
853 else {
854 q1 = 2*q1; // update q1
855 r1 = 2*r1; // update r1
856 }
857 if (r2 + 1 >= d - r2) {
858 if (q2 >= 0x7FFFFFFF) magu.a = 1;
859 q2 = 2*q2 + 1; // update q2
860 r2 = 2*r2 + 1 - d; // update r2
861 }
862 else {
863 if (q2 >= 0x80000000) magu.a = 1;
864 q2 = 2*q2; // update q2
865 r2 = 2*r2 + 1; // update r2
866 }
867 delta = d - 1 - r2;
868 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
869 magu.m = q2 + 1; // resulting magic number
870 magu.s = p - 32; // resulting shift
871 return magu;
872}
873}
874
875/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
876/// return a DAG expression to select that will generate the same value by
877/// multiplying by a magic number. See:
878/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
879SDOperand ISel::BuildSDIVSequence(SDOperand N) {
880 int d = (int)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
881 ms magics = magic(d);
882 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000883 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000884 ISelDAG->getConstant(magics.m, MVT::i32));
885 // If d > 0 and m < 0, add the numerator
886 if (d > 0 && magics.m < 0)
887 Q = ISelDAG->getNode(ISD::ADD, MVT::i32, Q, N.getOperand(0));
888 // If d < 0 and m > 0, subtract the numerator.
889 if (d < 0 && magics.m > 0)
890 Q = ISelDAG->getNode(ISD::SUB, MVT::i32, Q, N.getOperand(0));
891 // Shift right algebraic if shift value is nonzero
892 if (magics.s > 0)
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000893 Q = ISelDAG->getNode(ISD::SRA, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000894 ISelDAG->getConstant(magics.s, MVT::i32));
895 // Extract the sign bit and add it to the quotient
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000896 SDOperand T =
Nate Begeman815d6da2005-04-06 00:25:27 +0000897 ISelDAG->getNode(ISD::SRL, MVT::i32, Q, ISelDAG->getConstant(31, MVT::i32));
Nate Begeman27b4c232005-04-06 06:44:57 +0000898 return ISelDAG->getNode(ISD::ADD, MVT::i32, Q, T);
Nate Begeman815d6da2005-04-06 00:25:27 +0000899}
900
901/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
902/// return a DAG expression to select that will generate the same value by
903/// multiplying by a magic number. See:
904/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
905SDOperand ISel::BuildUDIVSequence(SDOperand N) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000906 unsigned d =
Nate Begeman815d6da2005-04-06 00:25:27 +0000907 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
908 mu magics = magicu(d);
909 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000910 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000911 ISelDAG->getConstant(magics.m, MVT::i32));
912 if (magics.a == 0) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000913 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000914 ISelDAG->getConstant(magics.s, MVT::i32));
915 } else {
916 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i32, N.getOperand(0), Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000917 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000918 ISelDAG->getConstant(1, MVT::i32));
919 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000920 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000921 ISelDAG->getConstant(magics.s-1, MVT::i32));
922 }
Nate Begeman27b4c232005-04-06 06:44:57 +0000923 return Q;
Nate Begemana9795f82005-03-24 04:41:43 +0000924}
925
Nate Begemanc7b09f12005-03-25 08:34:25 +0000926/// getGlobalBaseReg - Output the instructions required to put the
927/// base address to use for accessing globals into a register.
928///
929unsigned ISel::getGlobalBaseReg() {
930 if (!GlobalBaseInitialized) {
931 // Insert the set of GlobalBaseReg into the first MBB of the function
932 MachineBasicBlock &FirstMBB = BB->getParent()->front();
933 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
934 GlobalBaseReg = MakeReg(MVT::i32);
935 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
936 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg).addReg(PPC::LR);
937 GlobalBaseInitialized = true;
938 }
939 return GlobalBaseReg;
940}
941
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000942/// getConstDouble - Loads a floating point value into a register, via the
Nate Begeman6b559972005-04-01 02:59:27 +0000943/// Constant Pool. Optionally takes a register in which to load the value.
944unsigned ISel::getConstDouble(double doubleVal, unsigned Result=0) {
945 unsigned Tmp1 = MakeReg(MVT::i32);
946 if (0 == Result) Result = MakeReg(MVT::f64);
947 MachineConstantPool *CP = BB->getParent()->getConstantPool();
948 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, doubleVal);
949 unsigned CPI = CP->getConstantPoolIndex(CFP);
950 BuildMI(BB, PPC::LOADHiAddr, 2, Tmp1).addReg(getGlobalBaseReg())
951 .addConstantPoolIndex(CPI);
952 BuildMI(BB, PPC::LFD, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
953 return Result;
954}
955
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000956/// MoveCRtoGPR - Move CCReg[Idx] to the least significant bit of Result. If
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000957/// Inv is true, then invert the result.
958void ISel::MoveCRtoGPR(unsigned CCReg, bool Inv, unsigned Idx, unsigned Result){
959 unsigned IntCR = MakeReg(MVT::i32);
960 BuildMI(BB, PPC::MCRF, 1, PPC::CR7).addReg(CCReg);
961 BuildMI(BB, PPC::MFCR, 1, IntCR).addReg(PPC::CR7);
962 if (Inv) {
963 unsigned Tmp1 = MakeReg(MVT::i32);
964 BuildMI(BB, PPC::RLWINM, 4, Tmp1).addReg(IntCR).addImm(32-(3-Idx))
965 .addImm(31).addImm(31);
966 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp1).addImm(1);
967 } else {
968 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(IntCR).addImm(32-(3-Idx))
969 .addImm(31).addImm(31);
970 }
971}
972
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000973/// SelectBitfieldInsert - turn an or of two masked values into
Nate Begeman7ddecb42005-04-06 23:51:40 +0000974/// the rotate left word immediate then mask insert (rlwimi) instruction.
975/// Returns true on success, false if the caller still needs to select OR.
976///
977/// Patterns matched:
978/// 1. or shl, and 5. or and, and
979/// 2. or and, shl 6. or shl, shr
980/// 3. or shr, and 7. or shr, shl
981/// 4. or and, shr
982bool ISel::SelectBitfieldInsert(SDOperand OR, unsigned Result) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000983 bool IsRotate = false;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000984 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, Amount = 0;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000985
986 SDOperand Op0 = OR.getOperand(0);
987 SDOperand Op1 = OR.getOperand(1);
988
989 unsigned Op0Opc = Op0.getOpcode();
990 unsigned Op1Opc = Op1.getOpcode();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000991
Nate Begeman7ddecb42005-04-06 23:51:40 +0000992 // Verify that we have the correct opcodes
993 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
994 return false;
995 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
996 return false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000997
Nate Begeman7ddecb42005-04-06 23:51:40 +0000998 // Generate Mask value for Target
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000999 if (ConstantSDNode *CN =
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001000 dyn_cast<ConstantSDNode>(Op0.getOperand(1).Val)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +00001001 switch(Op0Opc) {
1002 case ISD::SHL: TgtMask <<= (unsigned)CN->getValue(); break;
1003 case ISD::SRL: TgtMask >>= (unsigned)CN->getValue(); break;
1004 case ISD::AND: TgtMask &= (unsigned)CN->getValue(); break;
1005 }
1006 } else {
1007 return false;
1008 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001009
Nate Begeman7ddecb42005-04-06 23:51:40 +00001010 // Generate Mask value for Insert
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001011 if (ConstantSDNode *CN =
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001012 dyn_cast<ConstantSDNode>(Op1.getOperand(1).Val)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +00001013 switch(Op1Opc) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001014 case ISD::SHL:
1015 Amount = CN->getValue();
Nate Begemancd08e4c2005-04-09 20:09:12 +00001016 InsMask <<= Amount;
1017 if (Op0Opc == ISD::SRL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001018 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001019 case ISD::SRL:
1020 Amount = CN->getValue();
1021 InsMask >>= Amount;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001022 Amount = 32-Amount;
Nate Begemancd08e4c2005-04-09 20:09:12 +00001023 if (Op0Opc == ISD::SHL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001024 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001025 case ISD::AND:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001026 InsMask &= (unsigned)CN->getValue();
1027 break;
1028 }
1029 } else {
1030 return false;
1031 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001032
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001033 unsigned Tmp3 = 0;
1034
1035 // If both of the inputs are ANDs and one of them has a logical shift by
1036 // constant as its input, make that the inserted value so that we can combine
1037 // the shift into the rotate part of the rlwimi instruction
1038 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
1039 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
1040 Op1.getOperand(0).getOpcode() == ISD::SRL) {
1041 if (ConstantSDNode *CN =
1042 dyn_cast<ConstantSDNode>(Op1.getOperand(0).getOperand(1).Val)) {
1043 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
1044 CN->getValue() : 32 - CN->getValue();
1045 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
1046 }
1047 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
1048 Op0.getOperand(0).getOpcode() == ISD::SRL) {
1049 if (ConstantSDNode *CN =
1050 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(1).Val)) {
1051 std::swap(Op0, Op1);
1052 std::swap(TgtMask, InsMask);
1053 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
1054 CN->getValue() : 32 - CN->getValue();
1055 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
1056 }
1057 }
1058 }
1059
Nate Begeman7ddecb42005-04-06 23:51:40 +00001060 // Verify that the Target mask and Insert mask together form a full word mask
1061 // and that the Insert mask is a run of set bits (which implies both are runs
1062 // of set bits). Given that, Select the arguments and generate the rlwimi
1063 // instruction.
1064 unsigned MB, ME;
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001065 if (((TgtMask & InsMask) == 0) && IsRunOfOnes(InsMask, MB, ME)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +00001066 unsigned Tmp1, Tmp2;
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001067 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
Nate Begemancd08e4c2005-04-09 20:09:12 +00001068 // Check for rotlwi / rotrwi here, a special case of bitfield insert
1069 // where both bitfield halves are sourced from the same value.
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001070 if (IsRotate && fullMask &&
Nate Begemancd08e4c2005-04-09 20:09:12 +00001071 OR.getOperand(0).getOperand(0) == OR.getOperand(1).getOperand(0)) {
Nate Begemancd08e4c2005-04-09 20:09:12 +00001072 Tmp1 = SelectExpr(OR.getOperand(0).getOperand(0));
1073 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Amount)
1074 .addImm(0).addImm(31);
1075 return true;
1076 }
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001077 if (Op0Opc == ISD::AND && fullMask)
1078 Tmp1 = SelectExpr(Op0.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001079 else
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001080 Tmp1 = SelectExpr(Op0);
1081 Tmp2 = Tmp3 ? Tmp3 : SelectExpr(Op1.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001082 BuildMI(BB, PPC::RLWIMI, 5, Result).addReg(Tmp1).addReg(Tmp2)
1083 .addImm(Amount).addImm(MB).addImm(ME);
1084 return true;
1085 }
1086 return false;
1087}
1088
Nate Begeman3664cef2005-04-13 22:14:14 +00001089/// FoldIfWideZeroExtend - 32 bit PowerPC implicit masks shift amounts to the
1090/// low six bits. If the shift amount is an ISD::AND node with a mask that is
1091/// wider than the implicit mask, then we can get rid of the AND and let the
1092/// shift do the mask.
1093unsigned ISel::FoldIfWideZeroExtend(SDOperand N) {
1094 unsigned C;
1095 if (N.getOpcode() == ISD::AND &&
1096 5 == getImmediateForOpcode(N.getOperand(1), ISD::AND, C) && // isMask
1097 31 == (C & 0xFFFF) && // ME
1098 26 >= (C >> 16)) // MB
1099 return SelectExpr(N.getOperand(0));
1100 else
1101 return SelectExpr(N);
1102}
1103
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001104unsigned ISel::SelectCC(SDOperand CC, unsigned& Opc, bool &Inv, unsigned& Idx) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001105 unsigned Result, Tmp1, Tmp2;
Nate Begeman9765c252005-04-12 21:22:28 +00001106 bool AlreadySelected = false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001107 static const unsigned CompareOpcodes[] =
Nate Begemandffcfcc2005-04-01 00:32:34 +00001108 { PPC::FCMPU, PPC::FCMPU, PPC::CMPW, PPC::CMPLW };
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001109
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001110 // Allocate a condition register for this expression
1111 Result = RegMap->createVirtualRegister(PPC32::CRRCRegisterClass);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001112
Nate Begemandffcfcc2005-04-01 00:32:34 +00001113 // If the first operand to the select is a SETCC node, then we can fold it
1114 // into the branch that selects which value to return.
Nate Begeman16ac7092005-04-18 02:43:24 +00001115 if (SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val)) {
Nate Begemandffcfcc2005-04-01 00:32:34 +00001116 bool U;
1117 Opc = getBCCForSetCC(SetCC->getCondition(), U);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001118 Idx = getCRIdxForSetCC(SetCC->getCondition(), Inv);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001119
Nate Begeman439b4442005-04-05 04:22:58 +00001120 // Pass the optional argument U to getImmediateForOpcode for SETCC,
Nate Begemandffcfcc2005-04-01 00:32:34 +00001121 // so that it knows whether the SETCC immediate range is signed or not.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001122 if (1 == getImmediateForOpcode(SetCC->getOperand(1), ISD::SETCC,
Nate Begeman439b4442005-04-05 04:22:58 +00001123 Tmp2, U)) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001124 // For comparisons against zero, we can implicity set CR0 if a recording
Nate Begemanc7bd4822005-04-11 06:34:10 +00001125 // variant (e.g. 'or.' instead of 'or') of the instruction that defines
1126 // operand zero of the SetCC node is available.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001127 if (0 == Tmp2 &&
Nate Begeman9765c252005-04-12 21:22:28 +00001128 NodeHasRecordingVariant(SetCC->getOperand(0).getOpcode()) &&
1129 SetCC->getOperand(0).Val->hasOneUse()) {
Nate Begemanc7bd4822005-04-11 06:34:10 +00001130 RecordSuccess = false;
1131 Tmp1 = SelectExpr(SetCC->getOperand(0), true);
1132 if (RecordSuccess) {
1133 ++Recorded;
Nate Begeman7bfba7d2005-04-14 09:45:08 +00001134 BuildMI(BB, PPC::MCRF, 1, Result).addReg(PPC::CR0);
1135 return Result;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001136 }
1137 AlreadySelected = true;
1138 }
1139 // If we could not implicitly set CR0, then emit a compare immediate
1140 // instead.
1141 if (!AlreadySelected) Tmp1 = SelectExpr(SetCC->getOperand(0));
Nate Begemandffcfcc2005-04-01 00:32:34 +00001142 if (U)
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001143 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001144 else
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001145 BuildMI(BB, PPC::CMPWI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001146 } else {
1147 bool IsInteger = MVT::isInteger(SetCC->getOperand(0).getValueType());
1148 unsigned CompareOpc = CompareOpcodes[2 * IsInteger + U];
Nate Begemanc7bd4822005-04-11 06:34:10 +00001149 Tmp1 = SelectExpr(SetCC->getOperand(0));
Nate Begemandffcfcc2005-04-01 00:32:34 +00001150 Tmp2 = SelectExpr(SetCC->getOperand(1));
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001151 BuildMI(BB, CompareOpc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001152 }
1153 } else {
Nate Begemanf8b02942005-04-15 22:12:16 +00001154 if (PPCCRopts)
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001155 return SelectCCExpr(CC, Opc, Inv, Idx);
1156 // If this isn't a SetCC, then select the value and compare it against zero,
1157 // treating it as if it were a boolean.
Nate Begeman9765c252005-04-12 21:22:28 +00001158 Opc = PPC::BNE;
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001159 Idx = getCRIdxForSetCC(ISD::SETNE, Inv);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001160 Tmp1 = SelectExpr(CC);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001161 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(0);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001162 }
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001163 return Result;
Nate Begemandffcfcc2005-04-01 00:32:34 +00001164}
1165
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001166unsigned ISel::SelectCCExpr(SDOperand N, unsigned& Opc, bool &Inv,
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001167 unsigned &Idx) {
1168 bool Inv0, Inv1;
1169 unsigned Idx0, Idx1, CROpc, Opc1, Tmp1, Tmp2;
1170
1171 // Allocate a condition register for this expression
1172 unsigned Result = RegMap->createVirtualRegister(PPC32::CRRCRegisterClass);
1173
1174 // Check for the operations we support:
1175 switch(N.getOpcode()) {
1176 default:
1177 Opc = PPC::BNE;
1178 Idx = getCRIdxForSetCC(ISD::SETNE, Inv);
1179 Tmp1 = SelectExpr(N);
1180 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(0);
1181 break;
1182 case ISD::OR:
1183 case ISD::AND:
1184 ++MultiBranch;
1185 Tmp1 = SelectCCExpr(N.getOperand(0), Opc, Inv0, Idx0);
1186 Tmp2 = SelectCCExpr(N.getOperand(1), Opc1, Inv1, Idx1);
1187 CROpc = getCROpForSetCC(N.getOpcode(), Inv0, Inv1);
1188 if (Inv0 && !Inv1) {
1189 std::swap(Tmp1, Tmp2);
1190 std::swap(Idx0, Idx1);
1191 Opc = Opc1;
1192 }
1193 if (Inv0 && Inv1) Opc = PPC32InstrInfo::invertPPCBranchOpcode(Opc);
1194 BuildMI(BB, CROpc, 5, Result).addImm(Idx0).addReg(Tmp1).addImm(Idx0)
1195 .addReg(Tmp2).addImm(Idx1);
1196 Inv = false;
1197 Idx = Idx0;
1198 break;
1199 case ISD::SETCC:
1200 Tmp1 = SelectCC(N, Opc, Inv, Idx);
1201 Result = Tmp1;
1202 break;
1203 }
1204 return Result;
1205}
1206
Nate Begemandffcfcc2005-04-01 00:32:34 +00001207/// Check to see if the load is a constant offset from a base register
Nate Begeman04730362005-04-01 04:45:11 +00001208bool ISel::SelectAddr(SDOperand N, unsigned& Reg, int& offset)
Nate Begemana9795f82005-03-24 04:41:43 +00001209{
Nate Begeman96fc6812005-03-31 02:05:53 +00001210 unsigned imm = 0, opcode = N.getOpcode();
Nate Begeman04730362005-04-01 04:45:11 +00001211 if (N.getOpcode() == ISD::ADD) {
1212 Reg = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00001213 if (1 == getImmediateForOpcode(N.getOperand(1), opcode, imm)) {
Nate Begeman96fc6812005-03-31 02:05:53 +00001214 offset = imm;
Nate Begeman04730362005-04-01 04:45:11 +00001215 return false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001216 }
Nate Begeman04730362005-04-01 04:45:11 +00001217 offset = SelectExpr(N.getOperand(1));
1218 return true;
1219 }
Nate Begemana9795f82005-03-24 04:41:43 +00001220 Reg = SelectExpr(N);
1221 offset = 0;
Nate Begeman04730362005-04-01 04:45:11 +00001222 return false;
Nate Begemana9795f82005-03-24 04:41:43 +00001223}
1224
1225void ISel::SelectBranchCC(SDOperand N)
1226{
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001227 MachineBasicBlock *Dest =
Nate Begemana9795f82005-03-24 04:41:43 +00001228 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
Nate Begeman3e897162005-03-31 23:55:40 +00001229
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001230 bool Inv;
1231 unsigned Opc, CCReg, Idx;
Nate Begemana9795f82005-03-24 04:41:43 +00001232 Select(N.getOperand(0)); //chain
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001233 CCReg = SelectCC(N.getOperand(1), Opc, Inv, Idx);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001234
Nate Begeman439009c2005-06-15 18:22:43 +00001235 // Iterate to the next basic block
1236 ilist<MachineBasicBlock>::iterator It = BB;
1237 ++It;
Nate Begemancd08e4c2005-04-09 20:09:12 +00001238
1239 // If this is a two way branch, then grab the fallthrough basic block argument
1240 // and build a PowerPC branch pseudo-op, suitable for long branch conversion
1241 // if necessary by the branch selection pass. Otherwise, emit a standard
1242 // conditional branch.
1243 if (N.getOpcode() == ISD::BRCONDTWOWAY) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001244 MachineBasicBlock *Fallthrough =
Nate Begemancd08e4c2005-04-09 20:09:12 +00001245 cast<BasicBlockSDNode>(N.getOperand(3))->getBasicBlock();
1246 if (Dest != It) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001247 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begemancd08e4c2005-04-09 20:09:12 +00001248 .addMBB(Dest).addMBB(Fallthrough);
1249 if (Fallthrough != It)
1250 BuildMI(BB, PPC::B, 1).addMBB(Fallthrough);
1251 } else {
1252 if (Fallthrough != It) {
1253 Opc = PPC32InstrInfo::invertPPCBranchOpcode(Opc);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001254 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begemancd08e4c2005-04-09 20:09:12 +00001255 .addMBB(Fallthrough).addMBB(Dest);
1256 }
1257 }
1258 } else {
Nate Begeman439009c2005-06-15 18:22:43 +00001259 // If the fallthrough path is off the end of the function, which would be
1260 // undefined behavior, set it to be the same as the current block because
1261 // we have nothing better to set it to, and leaving it alone will cause the
1262 // PowerPC Branch Selection pass to crash.
1263 if (It == BB->getParent()->end()) It = Dest;
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001264 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begeman27499e32005-04-10 01:48:29 +00001265 .addMBB(Dest).addMBB(It);
Nate Begemancd08e4c2005-04-09 20:09:12 +00001266 }
Nate Begemana9795f82005-03-24 04:41:43 +00001267 return;
1268}
1269
1270unsigned ISel::SelectExprFP(SDOperand N, unsigned Result)
1271{
1272 unsigned Tmp1, Tmp2, Tmp3;
1273 unsigned Opc = 0;
1274 SDNode *Node = N.Val;
1275 MVT::ValueType DestType = N.getValueType();
1276 unsigned opcode = N.getOpcode();
1277
1278 switch (opcode) {
1279 default:
1280 Node->dump();
1281 assert(0 && "Node not handled!\n");
1282
Nate Begeman23afcfb2005-03-29 22:48:55 +00001283 case ISD::SELECT: {
Nate Begeman3e897162005-03-31 23:55:40 +00001284 // Attempt to generate FSEL. We can do this whenever we have an FP result,
1285 // and an FP comparison in the SetCC node.
1286 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(N.getOperand(0).Val);
1287 if (SetCC && N.getOperand(0).getOpcode() == ISD::SETCC &&
1288 !MVT::isInteger(SetCC->getOperand(0).getValueType()) &&
1289 SetCC->getCondition() != ISD::SETEQ &&
1290 SetCC->getCondition() != ISD::SETNE) {
1291 MVT::ValueType VT = SetCC->getOperand(0).getValueType();
Nate Begeman3e897162005-03-31 23:55:40 +00001292 unsigned TV = SelectExpr(N.getOperand(1)); // Use if TRUE
1293 unsigned FV = SelectExpr(N.getOperand(2)); // Use if FALSE
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001294
Nate Begeman3e897162005-03-31 23:55:40 +00001295 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1));
1296 if (CN && (CN->isExactlyValue(-0.0) || CN->isExactlyValue(0.0))) {
1297 switch(SetCC->getCondition()) {
1298 default: assert(0 && "Invalid FSEL condition"); abort();
1299 case ISD::SETULT:
1300 case ISD::SETLT:
Nate Begemanaf4ab1b2005-04-09 09:33:07 +00001301 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Nate Begeman3e897162005-03-31 23:55:40 +00001302 case ISD::SETUGE:
1303 case ISD::SETGE:
Nate Begemanaf4ab1b2005-04-09 09:33:07 +00001304 Tmp1 = SelectExpr(SetCC->getOperand(0)); // Val to compare against
Nate Begeman3e897162005-03-31 23:55:40 +00001305 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp1).addReg(TV).addReg(FV);
1306 return Result;
1307 case ISD::SETUGT:
Nate Begemanaf4ab1b2005-04-09 09:33:07 +00001308 case ISD::SETGT:
1309 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Nate Begeman3e897162005-03-31 23:55:40 +00001310 case ISD::SETULE:
1311 case ISD::SETLE: {
Nate Begemanaf4ab1b2005-04-09 09:33:07 +00001312 if (SetCC->getOperand(0).getOpcode() == ISD::FNEG) {
1313 Tmp2 = SelectExpr(SetCC->getOperand(0).getOperand(0));
1314 } else {
1315 Tmp2 = MakeReg(VT);
1316 Tmp1 = SelectExpr(SetCC->getOperand(0)); // Val to compare against
1317 BuildMI(BB, PPC::FNEG, 1, Tmp2).addReg(Tmp1);
1318 }
Nate Begeman3e897162005-03-31 23:55:40 +00001319 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp2).addReg(TV).addReg(FV);
1320 return Result;
1321 }
1322 }
1323 } else {
1324 Opc = (MVT::f64 == VT) ? PPC::FSUB : PPC::FSUBS;
Nate Begemanaf4ab1b2005-04-09 09:33:07 +00001325 Tmp1 = SelectExpr(SetCC->getOperand(0)); // Val to compare against
Nate Begeman3e897162005-03-31 23:55:40 +00001326 Tmp2 = SelectExpr(SetCC->getOperand(1));
1327 Tmp3 = MakeReg(VT);
1328 switch(SetCC->getCondition()) {
1329 default: assert(0 && "Invalid FSEL condition"); abort();
1330 case ISD::SETULT:
1331 case ISD::SETLT:
1332 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
1333 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(FV).addReg(TV);
1334 return Result;
1335 case ISD::SETUGE:
1336 case ISD::SETGE:
1337 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
1338 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(TV).addReg(FV);
1339 return Result;
1340 case ISD::SETUGT:
1341 case ISD::SETGT:
1342 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1343 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(FV).addReg(TV);
1344 return Result;
1345 case ISD::SETULE:
1346 case ISD::SETLE:
1347 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1348 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(TV).addReg(FV);
1349 return Result;
1350 }
1351 }
1352 assert(0 && "Should never get here");
1353 return 0;
1354 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001355
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001356 bool Inv;
Nate Begeman31318e42005-04-01 07:21:30 +00001357 unsigned TrueValue = SelectExpr(N.getOperand(1)); //Use if TRUE
1358 unsigned FalseValue = SelectExpr(N.getOperand(2)); //Use if FALSE
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001359 unsigned CCReg = SelectCC(N.getOperand(0), Opc, Inv, Tmp3);
Nate Begeman31318e42005-04-01 07:21:30 +00001360
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001361 // Create an iterator with which to insert the MBB for copying the false
Nate Begeman23afcfb2005-03-29 22:48:55 +00001362 // value and the MBB to hold the PHI instruction for this SetCC.
1363 MachineBasicBlock *thisMBB = BB;
1364 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1365 ilist<MachineBasicBlock>::iterator It = BB;
1366 ++It;
1367
1368 // thisMBB:
1369 // ...
1370 // TrueVal = ...
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001371 // cmpTY ccX, r1, r2
Nate Begeman23afcfb2005-03-29 22:48:55 +00001372 // bCC copy1MBB
1373 // fallthrough --> copy0MBB
Nate Begeman23afcfb2005-03-29 22:48:55 +00001374 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1375 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001376 BuildMI(BB, Opc, 2).addReg(CCReg).addMBB(sinkMBB);
Nate Begeman23afcfb2005-03-29 22:48:55 +00001377 MachineFunction *F = BB->getParent();
1378 F->getBasicBlockList().insert(It, copy0MBB);
1379 F->getBasicBlockList().insert(It, sinkMBB);
1380 // Update machine-CFG edges
1381 BB->addSuccessor(copy0MBB);
1382 BB->addSuccessor(sinkMBB);
1383
1384 // copy0MBB:
1385 // %FalseValue = ...
1386 // # fallthrough to sinkMBB
1387 BB = copy0MBB;
Nate Begeman23afcfb2005-03-29 22:48:55 +00001388 // Update machine-CFG edges
1389 BB->addSuccessor(sinkMBB);
1390
1391 // sinkMBB:
1392 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1393 // ...
1394 BB = sinkMBB;
1395 BuildMI(BB, PPC::PHI, 4, Result).addReg(FalseValue)
1396 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
1397 return Result;
1398 }
Nate Begeman27eeb002005-04-02 05:59:34 +00001399
1400 case ISD::FNEG:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001401 if (!NoExcessFPPrecision &&
Nate Begeman93075ec2005-04-04 23:40:36 +00001402 ISD::ADD == N.getOperand(0).getOpcode() &&
1403 N.getOperand(0).Val->hasOneUse() &&
1404 ISD::MUL == N.getOperand(0).getOperand(0).getOpcode() &&
1405 N.getOperand(0).getOperand(0).Val->hasOneUse()) {
Nate Begeman80196b12005-04-05 00:15:08 +00001406 ++FusedFP; // Statistic
Nate Begeman93075ec2005-04-04 23:40:36 +00001407 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
1408 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(1));
1409 Tmp3 = SelectExpr(N.getOperand(0).getOperand(1));
1410 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
1411 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001412 } else if (!NoExcessFPPrecision &&
Nate Begemane88aa5b2005-04-09 03:05:51 +00001413 ISD::ADD == N.getOperand(0).getOpcode() &&
Nate Begeman93075ec2005-04-04 23:40:36 +00001414 N.getOperand(0).Val->hasOneUse() &&
Nate Begemane88aa5b2005-04-09 03:05:51 +00001415 ISD::MUL == N.getOperand(0).getOperand(1).getOpcode() &&
1416 N.getOperand(0).getOperand(1).Val->hasOneUse()) {
Nate Begeman80196b12005-04-05 00:15:08 +00001417 ++FusedFP; // Statistic
Nate Begemane88aa5b2005-04-09 03:05:51 +00001418 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
1419 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(1));
1420 Tmp3 = SelectExpr(N.getOperand(0).getOperand(0));
1421 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
Nate Begeman93075ec2005-04-04 23:40:36 +00001422 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1423 } else if (ISD::FABS == N.getOperand(0).getOpcode()) {
Nate Begeman27eeb002005-04-02 05:59:34 +00001424 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1425 BuildMI(BB, PPC::FNABS, 1, Result).addReg(Tmp1);
1426 } else {
1427 Tmp1 = SelectExpr(N.getOperand(0));
1428 BuildMI(BB, PPC::FNEG, 1, Result).addReg(Tmp1);
1429 }
1430 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001431
Nate Begeman27eeb002005-04-02 05:59:34 +00001432 case ISD::FABS:
1433 Tmp1 = SelectExpr(N.getOperand(0));
1434 BuildMI(BB, PPC::FABS, 1, Result).addReg(Tmp1);
1435 return Result;
1436
Nate Begemana9795f82005-03-24 04:41:43 +00001437 case ISD::FP_ROUND:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001438 assert (DestType == MVT::f32 &&
1439 N.getOperand(0).getValueType() == MVT::f64 &&
Nate Begemana9795f82005-03-24 04:41:43 +00001440 "only f64 to f32 conversion supported here");
1441 Tmp1 = SelectExpr(N.getOperand(0));
1442 BuildMI(BB, PPC::FRSP, 1, Result).addReg(Tmp1);
1443 return Result;
1444
1445 case ISD::FP_EXTEND:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001446 assert (DestType == MVT::f64 &&
1447 N.getOperand(0).getValueType() == MVT::f32 &&
Nate Begemana9795f82005-03-24 04:41:43 +00001448 "only f32 to f64 conversion supported here");
1449 Tmp1 = SelectExpr(N.getOperand(0));
1450 BuildMI(BB, PPC::FMR, 1, Result).addReg(Tmp1);
1451 return Result;
1452
1453 case ISD::CopyFromReg:
Nate Begemanf2622612005-03-26 02:17:46 +00001454 if (Result == 1)
1455 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1456 Tmp1 = dyn_cast<RegSDNode>(Node)->getReg();
1457 BuildMI(BB, PPC::FMR, 1, Result).addReg(Tmp1);
1458 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001459
Nate Begeman6d369cc2005-04-01 01:08:07 +00001460 case ISD::ConstantFP: {
Nate Begeman6d369cc2005-04-01 01:08:07 +00001461 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
Nate Begeman6b559972005-04-01 02:59:27 +00001462 Result = getConstDouble(CN->getValue(), Result);
Nate Begeman6d369cc2005-04-01 01:08:07 +00001463 return Result;
1464 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001465
Nate Begemana9795f82005-03-24 04:41:43 +00001466 case ISD::ADD:
Nate Begeman93075ec2005-04-04 23:40:36 +00001467 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::MUL &&
1468 N.getOperand(0).Val->hasOneUse()) {
1469 ++FusedFP; // Statistic
1470 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1471 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1472 Tmp3 = SelectExpr(N.getOperand(1));
1473 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1474 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1475 return Result;
1476 }
Nate Begemane88aa5b2005-04-09 03:05:51 +00001477 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::MUL &&
1478 N.getOperand(1).Val->hasOneUse()) {
1479 ++FusedFP; // Statistic
1480 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1481 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1482 Tmp3 = SelectExpr(N.getOperand(0));
1483 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1484 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1485 return Result;
1486 }
Nate Begeman93075ec2005-04-04 23:40:36 +00001487 Opc = DestType == MVT::f64 ? PPC::FADD : PPC::FADDS;
1488 Tmp1 = SelectExpr(N.getOperand(0));
1489 Tmp2 = SelectExpr(N.getOperand(1));
1490 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1491 return Result;
1492
Nate Begemana9795f82005-03-24 04:41:43 +00001493 case ISD::SUB:
Nate Begeman93075ec2005-04-04 23:40:36 +00001494 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::MUL &&
1495 N.getOperand(0).Val->hasOneUse()) {
1496 ++FusedFP; // Statistic
1497 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1498 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1499 Tmp3 = SelectExpr(N.getOperand(1));
1500 Opc = DestType == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS;
1501 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1502 return Result;
1503 }
Nate Begemane88aa5b2005-04-09 03:05:51 +00001504 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::MUL &&
1505 N.getOperand(1).Val->hasOneUse()) {
1506 ++FusedFP; // Statistic
1507 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1508 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1509 Tmp3 = SelectExpr(N.getOperand(0));
1510 Opc = DestType == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS;
1511 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1512 return Result;
1513 }
Nate Begeman93075ec2005-04-04 23:40:36 +00001514 Opc = DestType == MVT::f64 ? PPC::FSUB : PPC::FSUBS;
1515 Tmp1 = SelectExpr(N.getOperand(0));
1516 Tmp2 = SelectExpr(N.getOperand(1));
1517 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1518 return Result;
1519
1520 case ISD::MUL:
Nate Begemana9795f82005-03-24 04:41:43 +00001521 case ISD::SDIV:
1522 switch( opcode ) {
1523 case ISD::MUL: Opc = DestType == MVT::f64 ? PPC::FMUL : PPC::FMULS; break;
Nate Begemana9795f82005-03-24 04:41:43 +00001524 case ISD::SDIV: Opc = DestType == MVT::f64 ? PPC::FDIV : PPC::FDIVS; break;
1525 };
Nate Begemana9795f82005-03-24 04:41:43 +00001526 Tmp1 = SelectExpr(N.getOperand(0));
1527 Tmp2 = SelectExpr(N.getOperand(1));
1528 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1529 return Result;
1530
Nate Begemana9795f82005-03-24 04:41:43 +00001531 case ISD::UINT_TO_FP:
Nate Begemanfdcf3412005-03-30 19:38:35 +00001532 case ISD::SINT_TO_FP: {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001533 assert (N.getOperand(0).getValueType() == MVT::i32
Nate Begemanfdcf3412005-03-30 19:38:35 +00001534 && "int to float must operate on i32");
1535 bool IsUnsigned = (ISD::UINT_TO_FP == opcode);
1536 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
1537 Tmp2 = MakeReg(MVT::f64); // temp reg to load the integer value into
1538 Tmp3 = MakeReg(MVT::i32); // temp reg to hold the conversion constant
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001539
Nate Begemanfdcf3412005-03-30 19:38:35 +00001540 int FrameIdx = BB->getParent()->getFrameInfo()->CreateStackObject(8, 8);
1541 MachineConstantPool *CP = BB->getParent()->getConstantPool();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001542
Nate Begemanfdcf3412005-03-30 19:38:35 +00001543 if (IsUnsigned) {
Nate Begeman709c8062005-04-10 06:06:10 +00001544 unsigned ConstF = getConstDouble(0x1.000000p52);
Nate Begemanfdcf3412005-03-30 19:38:35 +00001545 // Store the hi & low halves of the fp value, currently in int regs
1546 BuildMI(BB, PPC::LIS, 1, Tmp3).addSImm(0x4330);
1547 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(Tmp3), FrameIdx);
1548 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(Tmp1), FrameIdx, 4);
1549 addFrameReference(BuildMI(BB, PPC::LFD, 2, Tmp2), FrameIdx);
1550 // Generate the return value with a subtract
1551 BuildMI(BB, PPC::FSUB, 2, Result).addReg(Tmp2).addReg(ConstF);
1552 } else {
Nate Begeman709c8062005-04-10 06:06:10 +00001553 unsigned ConstF = getConstDouble(0x1.000008p52);
Nate Begemanfdcf3412005-03-30 19:38:35 +00001554 unsigned TmpL = MakeReg(MVT::i32);
Nate Begemanfdcf3412005-03-30 19:38:35 +00001555 // Store the hi & low halves of the fp value, currently in int regs
1556 BuildMI(BB, PPC::LIS, 1, Tmp3).addSImm(0x4330);
1557 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(Tmp3), FrameIdx);
1558 BuildMI(BB, PPC::XORIS, 2, TmpL).addReg(Tmp1).addImm(0x8000);
1559 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(TmpL), FrameIdx, 4);
1560 addFrameReference(BuildMI(BB, PPC::LFD, 2, Tmp2), FrameIdx);
1561 // Generate the return value with a subtract
1562 BuildMI(BB, PPC::FSUB, 2, Result).addReg(Tmp2).addReg(ConstF);
1563 }
1564 return Result;
1565 }
Nate Begemana9795f82005-03-24 04:41:43 +00001566 }
Nate Begeman6b559972005-04-01 02:59:27 +00001567 assert(0 && "Should never get here");
Nate Begemana9795f82005-03-24 04:41:43 +00001568 return 0;
1569}
1570
Nate Begemanc7bd4822005-04-11 06:34:10 +00001571unsigned ISel::SelectExpr(SDOperand N, bool Recording) {
Nate Begemana9795f82005-03-24 04:41:43 +00001572 unsigned Result;
1573 unsigned Tmp1, Tmp2, Tmp3;
1574 unsigned Opc = 0;
1575 unsigned opcode = N.getOpcode();
1576
1577 SDNode *Node = N.Val;
1578 MVT::ValueType DestType = N.getValueType();
1579
Nate Begemana43b1762005-06-14 03:55:23 +00001580 if (Node->getOpcode() == ISD::CopyFromReg &&
1581 MRegisterInfo::isVirtualRegister(cast<RegSDNode>(Node)->getReg()))
1582 // Just use the specified register as our input.
1583 return cast<RegSDNode>(Node)->getReg();
1584
Nate Begemana9795f82005-03-24 04:41:43 +00001585 unsigned &Reg = ExprMap[N];
1586 if (Reg) return Reg;
1587
Nate Begeman27eeb002005-04-02 05:59:34 +00001588 switch (N.getOpcode()) {
1589 default:
Nate Begemana9795f82005-03-24 04:41:43 +00001590 Reg = Result = (N.getValueType() != MVT::Other) ?
Nate Begeman27eeb002005-04-02 05:59:34 +00001591 MakeReg(N.getValueType()) : 1;
1592 break;
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001593 case ISD::TAILCALL:
Nate Begeman27eeb002005-04-02 05:59:34 +00001594 case ISD::CALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001595 // If this is a call instruction, make sure to prepare ALL of the result
1596 // values as well as the chain.
Nate Begeman27eeb002005-04-02 05:59:34 +00001597 if (Node->getNumValues() == 1)
1598 Reg = Result = 1; // Void call, just a chain.
1599 else {
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001600 Result = MakeReg(Node->getValueType(0));
1601 ExprMap[N.getValue(0)] = Result;
Nate Begeman27eeb002005-04-02 05:59:34 +00001602 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001603 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Nate Begeman27eeb002005-04-02 05:59:34 +00001604 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001605 }
Nate Begeman27eeb002005-04-02 05:59:34 +00001606 break;
1607 case ISD::ADD_PARTS:
1608 case ISD::SUB_PARTS:
1609 case ISD::SHL_PARTS:
1610 case ISD::SRL_PARTS:
1611 case ISD::SRA_PARTS:
1612 Result = MakeReg(Node->getValueType(0));
1613 ExprMap[N.getValue(0)] = Result;
1614 for (unsigned i = 1, e = N.Val->getNumValues(); i != e; ++i)
1615 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
1616 break;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001617 }
1618
Nate Begemane5846682005-04-04 06:52:38 +00001619 if (ISD::CopyFromReg == opcode)
1620 DestType = N.getValue(0).getValueType();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001621
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001622 if (DestType == MVT::f64 || DestType == MVT::f32)
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001623 if (ISD::LOAD != opcode && ISD::EXTLOAD != opcode &&
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001624 ISD::UNDEF != opcode && ISD::CALL != opcode && ISD::TAILCALL != opcode)
Nate Begeman74d73452005-03-31 00:15:26 +00001625 return SelectExprFP(N, Result);
Nate Begemana9795f82005-03-24 04:41:43 +00001626
1627 switch (opcode) {
1628 default:
1629 Node->dump();
1630 assert(0 && "Node not handled!\n");
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001631 case ISD::UNDEF:
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001632 BuildMI(BB, PPC::IMPLICIT_DEF, 0, Result);
1633 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001634 case ISD::DYNAMIC_STACKALLOC:
Nate Begeman5e966612005-03-24 06:28:42 +00001635 // Generate both result values. FIXME: Need a better commment here?
1636 if (Result != 1)
1637 ExprMap[N.getValue(1)] = 1;
1638 else
1639 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1640
1641 // FIXME: We are currently ignoring the requested alignment for handling
1642 // greater than the stack alignment. This will need to be revisited at some
1643 // point. Align = N.getOperand(2);
1644 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1645 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1646 std::cerr << "Cannot allocate stack object with greater alignment than"
1647 << " the stack alignment yet!";
1648 abort();
1649 }
1650 Select(N.getOperand(0));
1651 Tmp1 = SelectExpr(N.getOperand(1));
1652 // Subtract size from stack pointer, thereby allocating some space.
1653 BuildMI(BB, PPC::SUBF, 2, PPC::R1).addReg(Tmp1).addReg(PPC::R1);
1654 // Put a pointer to the space into the result register by copying the SP
1655 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R1).addReg(PPC::R1);
1656 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001657
1658 case ISD::ConstantPool:
Nate Begemanca12a2b2005-03-28 22:28:37 +00001659 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
1660 Tmp2 = MakeReg(MVT::i32);
1661 BuildMI(BB, PPC::LOADHiAddr, 2, Tmp2).addReg(getGlobalBaseReg())
1662 .addConstantPoolIndex(Tmp1);
1663 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp2).addConstantPoolIndex(Tmp1);
1664 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001665
1666 case ISD::FrameIndex:
Nate Begemanf3d08f32005-03-29 00:03:27 +00001667 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
Nate Begeman58f718c2005-03-30 02:23:08 +00001668 addFrameReference(BuildMI(BB, PPC::ADDI, 2, Result), (int)Tmp1, 0, false);
Nate Begemanf3d08f32005-03-29 00:03:27 +00001669 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001670
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001671 case ISD::GlobalAddress: {
1672 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
Nate Begemanca12a2b2005-03-28 22:28:37 +00001673 Tmp1 = MakeReg(MVT::i32);
Nate Begemanc7b09f12005-03-25 08:34:25 +00001674 BuildMI(BB, PPC::LOADHiAddr, 2, Tmp1).addReg(getGlobalBaseReg())
1675 .addGlobalAddress(GV);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001676 if (GV->hasWeakLinkage() || GV->isExternal()) {
1677 BuildMI(BB, PPC::LWZ, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
1678 } else {
1679 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp1).addGlobalAddress(GV);
1680 }
1681 return Result;
1682 }
1683
Nate Begeman5e966612005-03-24 06:28:42 +00001684 case ISD::LOAD:
Nate Begemana9795f82005-03-24 04:41:43 +00001685 case ISD::EXTLOAD:
1686 case ISD::ZEXTLOAD:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001687 case ISD::SEXTLOAD: {
Nate Begeman9db505c2005-03-28 19:36:43 +00001688 MVT::ValueType TypeBeingLoaded = (ISD::LOAD == opcode) ?
1689 Node->getValueType(0) : cast<MVTSDNode>(Node)->getExtraValueType();
Nate Begeman74d73452005-03-31 00:15:26 +00001690 bool sext = (ISD::SEXTLOAD == opcode);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001691
Nate Begeman5e966612005-03-24 06:28:42 +00001692 // Make sure we generate both values.
1693 if (Result != 1)
1694 ExprMap[N.getValue(1)] = 1; // Generate the token
1695 else
1696 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1697
1698 SDOperand Chain = N.getOperand(0);
1699 SDOperand Address = N.getOperand(1);
1700 Select(Chain);
1701
Nate Begeman9db505c2005-03-28 19:36:43 +00001702 switch (TypeBeingLoaded) {
Nate Begeman74d73452005-03-31 00:15:26 +00001703 default: Node->dump(); assert(0 && "Cannot load this type!");
Nate Begeman9db505c2005-03-28 19:36:43 +00001704 case MVT::i1: Opc = PPC::LBZ; break;
1705 case MVT::i8: Opc = PPC::LBZ; break;
1706 case MVT::i16: Opc = sext ? PPC::LHA : PPC::LHZ; break;
1707 case MVT::i32: Opc = PPC::LWZ; break;
Nate Begeman74d73452005-03-31 00:15:26 +00001708 case MVT::f32: Opc = PPC::LFS; break;
1709 case MVT::f64: Opc = PPC::LFD; break;
Nate Begeman5e966612005-03-24 06:28:42 +00001710 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001711
Nate Begeman74d73452005-03-31 00:15:26 +00001712 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
1713 Tmp1 = MakeReg(MVT::i32);
1714 int CPI = CP->getIndex();
1715 BuildMI(BB, PPC::LOADHiAddr, 2, Tmp1).addReg(getGlobalBaseReg())
1716 .addConstantPoolIndex(CPI);
1717 BuildMI(BB, Opc, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001718 }
Nate Begeman74d73452005-03-31 00:15:26 +00001719 else if(Address.getOpcode() == ISD::FrameIndex) {
Nate Begeman58f718c2005-03-30 02:23:08 +00001720 Tmp1 = cast<FrameIndexSDNode>(Address)->getIndex();
1721 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1);
Nate Begeman5e966612005-03-24 06:28:42 +00001722 } else {
1723 int offset;
Nate Begeman04730362005-04-01 04:45:11 +00001724 bool idx = SelectAddr(Address, Tmp1, offset);
1725 if (idx) {
1726 Opc = IndexedOpForOp(Opc);
1727 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(offset);
1728 } else {
1729 BuildMI(BB, Opc, 2, Result).addSImm(offset).addReg(Tmp1);
1730 }
Nate Begeman5e966612005-03-24 06:28:42 +00001731 }
1732 return Result;
1733 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001734
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001735 case ISD::TAILCALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001736 case ISD::CALL: {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001737 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001738 static const unsigned GPR[] = {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001739 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1740 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1741 };
1742 static const unsigned FPR[] = {
1743 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1744 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1745 };
1746
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001747 // Lower the chain for this call.
1748 Select(N.getOperand(0));
1749 ExprMap[N.getValue(Node->getNumValues()-1)] = 1;
Nate Begeman74d73452005-03-31 00:15:26 +00001750
Nate Begemand860aa62005-04-04 22:17:48 +00001751 MachineInstr *CallMI;
1752 // Emit the correct call instruction based on the type of symbol called.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001753 if (GlobalAddressSDNode *GASD =
Nate Begemand860aa62005-04-04 22:17:48 +00001754 dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001755 CallMI = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(GASD->getGlobal(),
Nate Begemand860aa62005-04-04 22:17:48 +00001756 true);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001757 } else if (ExternalSymbolSDNode *ESSDN =
Nate Begemand860aa62005-04-04 22:17:48 +00001758 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001759 CallMI = BuildMI(PPC::CALLpcrel, 1).addExternalSymbol(ESSDN->getSymbol(),
Nate Begemand860aa62005-04-04 22:17:48 +00001760 true);
1761 } else {
1762 Tmp1 = SelectExpr(N.getOperand(1));
1763 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Tmp1).addReg(Tmp1);
1764 BuildMI(BB, PPC::MTCTR, 1).addReg(PPC::R12);
1765 CallMI = BuildMI(PPC::CALLindirect, 3).addImm(20).addImm(0)
1766 .addReg(PPC::R12);
1767 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001768
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001769 // Load the register args to virtual regs
1770 std::vector<unsigned> ArgVR;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001771 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001772 ArgVR.push_back(SelectExpr(N.getOperand(i)));
1773
1774 // Copy the virtual registers into the appropriate argument register
1775 for(int i = 0, e = ArgVR.size(); i < e; ++i) {
1776 switch(N.getOperand(i+2).getValueType()) {
1777 default: Node->dump(); assert(0 && "Unknown value type for call");
1778 case MVT::i1:
1779 case MVT::i8:
1780 case MVT::i16:
1781 case MVT::i32:
1782 assert(GPR_idx < 8 && "Too many int args");
Nate Begemand860aa62005-04-04 22:17:48 +00001783 if (N.getOperand(i+2).getOpcode() != ISD::UNDEF) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001784 BuildMI(BB, PPC::OR,2,GPR[GPR_idx]).addReg(ArgVR[i]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001785 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1786 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001787 ++GPR_idx;
1788 break;
1789 case MVT::f64:
1790 case MVT::f32:
1791 assert(FPR_idx < 13 && "Too many fp args");
1792 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001793 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001794 ++FPR_idx;
1795 break;
1796 }
1797 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001798
Nate Begemand860aa62005-04-04 22:17:48 +00001799 // Put the call instruction in the correct place in the MachineBasicBlock
1800 BB->push_back(CallMI);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001801
1802 switch (Node->getValueType(0)) {
1803 default: assert(0 && "Unknown value type for call result!");
1804 case MVT::Other: return 1;
1805 case MVT::i1:
1806 case MVT::i8:
1807 case MVT::i16:
1808 case MVT::i32:
Nate Begemane5846682005-04-04 06:52:38 +00001809 if (Node->getValueType(1) == MVT::i32) {
1810 BuildMI(BB, PPC::OR, 2, Result+1).addReg(PPC::R3).addReg(PPC::R3);
1811 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R4).addReg(PPC::R4);
1812 } else {
1813 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R3).addReg(PPC::R3);
1814 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001815 break;
1816 case MVT::f32:
1817 case MVT::f64:
1818 BuildMI(BB, PPC::FMR, 1, Result).addReg(PPC::F1);
1819 break;
1820 }
1821 return Result+N.ResNo;
1822 }
Nate Begemana9795f82005-03-24 04:41:43 +00001823
1824 case ISD::SIGN_EXTEND:
1825 case ISD::SIGN_EXTEND_INREG:
1826 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman9db505c2005-03-28 19:36:43 +00001827 switch(cast<MVTSDNode>(Node)->getExtraValueType()) {
1828 default: Node->dump(); assert(0 && "Unhandled SIGN_EXTEND type"); break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001829 case MVT::i16:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001830 BuildMI(BB, PPC::EXTSH, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001831 break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001832 case MVT::i8:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001833 BuildMI(BB, PPC::EXTSB, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001834 break;
Nate Begeman74747862005-03-29 22:24:51 +00001835 case MVT::i1:
1836 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp1).addSImm(0);
1837 break;
Nate Begeman9db505c2005-03-28 19:36:43 +00001838 }
Nate Begemana9795f82005-03-24 04:41:43 +00001839 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001840
Nate Begemana9795f82005-03-24 04:41:43 +00001841 case ISD::CopyFromReg:
1842 if (Result == 1)
1843 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1844 Tmp1 = dyn_cast<RegSDNode>(Node)->getReg();
1845 BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp1).addReg(Tmp1);
1846 return Result;
1847
1848 case ISD::SHL:
Nate Begeman5e966612005-03-24 06:28:42 +00001849 Tmp1 = SelectExpr(N.getOperand(0));
1850 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1851 Tmp2 = CN->getValue() & 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +00001852 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Tmp2).addImm(0)
Nate Begeman5e966612005-03-24 06:28:42 +00001853 .addImm(31-Tmp2);
1854 } else {
Nate Begeman3664cef2005-04-13 22:14:14 +00001855 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001856 BuildMI(BB, PPC::SLW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1857 }
1858 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001859
Nate Begeman5e966612005-03-24 06:28:42 +00001860 case ISD::SRL:
1861 Tmp1 = SelectExpr(N.getOperand(0));
1862 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1863 Tmp2 = CN->getValue() & 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +00001864 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(32-Tmp2)
Nate Begeman5e966612005-03-24 06:28:42 +00001865 .addImm(Tmp2).addImm(31);
1866 } else {
Nate Begeman3664cef2005-04-13 22:14:14 +00001867 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001868 BuildMI(BB, PPC::SRW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1869 }
1870 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001871
Nate Begeman5e966612005-03-24 06:28:42 +00001872 case ISD::SRA:
1873 Tmp1 = SelectExpr(N.getOperand(0));
1874 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1875 Tmp2 = CN->getValue() & 0x1F;
1876 BuildMI(BB, PPC::SRAWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1877 } else {
Nate Begeman3664cef2005-04-13 22:14:14 +00001878 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001879 BuildMI(BB, PPC::SRAW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1880 }
1881 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001882
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001883 case ISD::CTLZ:
1884 Tmp1 = SelectExpr(N.getOperand(0));
1885 BuildMI(BB, PPC::CNTLZW, 1, Result).addReg(Tmp1);
1886 return Result;
1887
Nate Begemana9795f82005-03-24 04:41:43 +00001888 case ISD::ADD:
1889 assert (DestType == MVT::i32 && "Only do arithmetic on i32s!");
1890 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00001891 switch(getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
Nate Begemana9795f82005-03-24 04:41:43 +00001892 default: assert(0 && "unhandled result code");
1893 case 0: // No immediate
1894 Tmp2 = SelectExpr(N.getOperand(1));
1895 BuildMI(BB, PPC::ADD, 2, Result).addReg(Tmp1).addReg(Tmp2);
1896 break;
1897 case 1: // Low immediate
1898 BuildMI(BB, PPC::ADDI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
1899 break;
1900 case 2: // Shifted immediate
1901 BuildMI(BB, PPC::ADDIS, 2, Result).addReg(Tmp1).addSImm(Tmp2);
1902 break;
1903 }
1904 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001905
Nate Begemana9795f82005-03-24 04:41:43 +00001906 case ISD::AND:
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001907 if (PPCCRopts) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001908 if (N.getOperand(0).getOpcode() == ISD::SETCC ||
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001909 N.getOperand(1).getOpcode() == ISD::SETCC) {
1910 bool Inv;
1911 Tmp1 = SelectCCExpr(N, Opc, Inv, Tmp2);
1912 MoveCRtoGPR(Tmp1, Inv, Tmp2, Result);
1913 return Result;
1914 }
1915 }
Nate Begeman7ddecb42005-04-06 23:51:40 +00001916 // FIXME: should add check in getImmediateForOpcode to return a value
1917 // indicating the immediate is a run of set bits so we can emit a bitfield
1918 // clear with RLWINM instead.
1919 switch(getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
1920 default: assert(0 && "unhandled result code");
1921 case 0: // No immediate
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001922 // Check for andc: and, (xor a, -1), b
1923 if (N.getOperand(0).getOpcode() == ISD::XOR &&
1924 N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
1925 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->isAllOnesValue()) {
1926 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1927 Tmp2 = SelectExpr(N.getOperand(1));
1928 BuildMI(BB, PPC::ANDC, 2, Result).addReg(Tmp2).addReg(Tmp1);
1929 return Result;
1930 }
1931 // It wasn't and-with-complement, emit a regular and
Chris Lattnercafb67b2005-05-09 17:39:48 +00001932 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001933 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemanc7bd4822005-04-11 06:34:10 +00001934 Opc = Recording ? PPC::ANDo : PPC::AND;
1935 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman7ddecb42005-04-06 23:51:40 +00001936 break;
1937 case 1: // Low immediate
Chris Lattnercafb67b2005-05-09 17:39:48 +00001938 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001939 BuildMI(BB, PPC::ANDIo, 2, Result).addReg(Tmp1).addImm(Tmp2);
1940 break;
1941 case 2: // Shifted immediate
Chris Lattnercafb67b2005-05-09 17:39:48 +00001942 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001943 BuildMI(BB, PPC::ANDISo, 2, Result).addReg(Tmp1).addImm(Tmp2);
1944 break;
Nate Begeman9f833d32005-04-12 00:10:02 +00001945 case 5: // Bitfield mask
1946 Opc = Recording ? PPC::RLWINMo : PPC::RLWINM;
1947 Tmp3 = Tmp2 >> 16; // MB
1948 Tmp2 &= 0xFFFF; // ME
Chris Lattnercafb67b2005-05-09 17:39:48 +00001949
1950 if (N.getOperand(0).getOpcode() == ISD::SRL)
1951 if (ConstantSDNode *SA =
1952 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
1953
1954 // We can fold the RLWINM and the SRL together if the mask is
1955 // clearing the top bits which are rotated around.
1956 unsigned RotAmt = 32-(SA->getValue() & 31);
1957 if (Tmp2 <= RotAmt) {
1958 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1959 BuildMI(BB, Opc, 4, Result).addReg(Tmp1).addImm(RotAmt)
1960 .addImm(Tmp3).addImm(Tmp2);
1961 break;
1962 }
1963 }
1964
1965 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman9f833d32005-04-12 00:10:02 +00001966 BuildMI(BB, Opc, 4, Result).addReg(Tmp1).addImm(0)
1967 .addImm(Tmp3).addImm(Tmp2);
1968 break;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001969 }
Nate Begemanc7bd4822005-04-11 06:34:10 +00001970 RecordSuccess = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001971 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001972
Nate Begemana9795f82005-03-24 04:41:43 +00001973 case ISD::OR:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001974 if (SelectBitfieldInsert(N, Result))
1975 return Result;
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001976 if (PPCCRopts) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001977 if (N.getOperand(0).getOpcode() == ISD::SETCC ||
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001978 N.getOperand(1).getOpcode() == ISD::SETCC) {
1979 bool Inv;
1980 Tmp1 = SelectCCExpr(N, Opc, Inv, Tmp2);
1981 MoveCRtoGPR(Tmp1, Inv, Tmp2, Result);
1982 return Result;
1983 }
1984 }
Nate Begemana9795f82005-03-24 04:41:43 +00001985 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00001986 switch(getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
Nate Begemana9795f82005-03-24 04:41:43 +00001987 default: assert(0 && "unhandled result code");
1988 case 0: // No immediate
1989 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemanc7bd4822005-04-11 06:34:10 +00001990 Opc = Recording ? PPC::ORo : PPC::OR;
1991 RecordSuccess = true;
1992 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001993 break;
1994 case 1: // Low immediate
Nate Begeman7ddecb42005-04-06 23:51:40 +00001995 BuildMI(BB, PPC::ORI, 2, Result).addReg(Tmp1).addImm(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001996 break;
1997 case 2: // Shifted immediate
Nate Begeman7ddecb42005-04-06 23:51:40 +00001998 BuildMI(BB, PPC::ORIS, 2, Result).addReg(Tmp1).addImm(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001999 break;
2000 }
2001 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002002
Nate Begemanaa73a9f2005-04-03 11:20:20 +00002003 case ISD::XOR: {
2004 // Check for EQV: xor, (xor a, -1), b
2005 if (N.getOperand(0).getOpcode() == ISD::XOR &&
2006 N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
2007 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->isAllOnesValue()) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00002008 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2009 Tmp2 = SelectExpr(N.getOperand(1));
2010 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
2011 return Result;
2012 }
Chris Lattner837a5212005-04-21 21:09:11 +00002013 // Check for NOT, NOR, EQV, and NAND: xor (copy, or, xor, and), -1
Nate Begemanaa73a9f2005-04-03 11:20:20 +00002014 if (N.getOperand(1).getOpcode() == ISD::Constant &&
2015 cast<ConstantSDNode>(N.getOperand(1))->isAllOnesValue()) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00002016 switch(N.getOperand(0).getOpcode()) {
2017 case ISD::OR:
2018 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2019 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
2020 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
2021 break;
2022 case ISD::AND:
2023 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2024 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
2025 BuildMI(BB, PPC::NAND, 2, Result).addReg(Tmp1).addReg(Tmp2);
2026 break;
Chris Lattner837a5212005-04-21 21:09:11 +00002027 case ISD::XOR:
2028 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2029 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
2030 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
2031 break;
Nate Begemanaa73a9f2005-04-03 11:20:20 +00002032 default:
2033 Tmp1 = SelectExpr(N.getOperand(0));
2034 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp1);
2035 break;
2036 }
2037 return Result;
2038 }
2039 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00002040 switch(getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00002041 default: assert(0 && "unhandled result code");
2042 case 0: // No immediate
2043 Tmp2 = SelectExpr(N.getOperand(1));
2044 BuildMI(BB, PPC::XOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
2045 break;
2046 case 1: // Low immediate
2047 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp1).addImm(Tmp2);
2048 break;
2049 case 2: // Shifted immediate
2050 BuildMI(BB, PPC::XORIS, 2, Result).addReg(Tmp1).addImm(Tmp2);
2051 break;
2052 }
2053 return Result;
2054 }
2055
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002056 case ISD::SUB:
Nate Begemand7c4a4a2005-05-11 23:43:56 +00002057 if (1 == getImmediateForOpcode(N.getOperand(0), opcode, Tmp1, true)) {
2058 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman27523a12005-04-02 00:42:16 +00002059 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp2).addSImm(Tmp1);
Nate Begemand7c4a4a2005-05-11 23:43:56 +00002060 } else if (1 == getImmediateForOpcode(N.getOperand(1), opcode, Tmp2)) {
Nate Begeman27523a12005-04-02 00:42:16 +00002061 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begemand7c4a4a2005-05-11 23:43:56 +00002062 BuildMI(BB, PPC::ADDI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
2063 } else {
2064 Tmp1 = SelectExpr(N.getOperand(0));
2065 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman27523a12005-04-02 00:42:16 +00002066 BuildMI(BB, PPC::SUBF, 2, Result).addReg(Tmp2).addReg(Tmp1);
2067 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002068 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002069
Nate Begeman5e966612005-03-24 06:28:42 +00002070 case ISD::MUL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002071 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman439b4442005-04-05 04:22:58 +00002072 if (1 == getImmediateForOpcode(N.getOperand(1), opcode, Tmp2))
Nate Begeman307e7442005-03-26 01:28:53 +00002073 BuildMI(BB, PPC::MULLI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
2074 else {
2075 Tmp2 = SelectExpr(N.getOperand(1));
2076 BuildMI(BB, PPC::MULLW, 2, Result).addReg(Tmp1).addReg(Tmp2);
2077 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002078 return Result;
2079
Nate Begeman815d6da2005-04-06 00:25:27 +00002080 case ISD::MULHS:
2081 case ISD::MULHU:
2082 Tmp1 = SelectExpr(N.getOperand(0));
2083 Tmp2 = SelectExpr(N.getOperand(1));
2084 Opc = (ISD::MULHU == opcode) ? PPC::MULHWU : PPC::MULHW;
2085 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
2086 return Result;
2087
Nate Begemanf3d08f32005-03-29 00:03:27 +00002088 case ISD::SDIV:
2089 case ISD::UDIV:
Nate Begeman815d6da2005-04-06 00:25:27 +00002090 switch (getImmediateForOpcode(N.getOperand(1), opcode, Tmp3)) {
2091 default: break;
2092 // If this is an sdiv by a power of two, we can use an srawi/addze pair.
2093 case 3:
Nate Begeman80196b12005-04-05 00:15:08 +00002094 Tmp1 = MakeReg(MVT::i32);
2095 Tmp2 = SelectExpr(N.getOperand(0));
Nate Begeman9f833d32005-04-12 00:10:02 +00002096 if ((int)Tmp3 < 0) {
2097 unsigned Tmp4 = MakeReg(MVT::i32);
2098 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(-Tmp3);
2099 BuildMI(BB, PPC::ADDZE, 1, Tmp4).addReg(Tmp1);
2100 BuildMI(BB, PPC::NEG, 1, Result).addReg(Tmp4);
2101 } else {
2102 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
2103 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp1);
2104 }
Nate Begeman80196b12005-04-05 00:15:08 +00002105 return Result;
Nate Begeman815d6da2005-04-06 00:25:27 +00002106 // If this is a divide by constant, we can emit code using some magic
2107 // constants to implement it as a multiply instead.
Nate Begeman27b4c232005-04-06 06:44:57 +00002108 case 4:
2109 ExprMap.erase(N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002110 if (opcode == ISD::SDIV)
Nate Begeman27b4c232005-04-06 06:44:57 +00002111 return SelectExpr(BuildSDIVSequence(N));
2112 else
2113 return SelectExpr(BuildUDIVSequence(N));
Nate Begeman80196b12005-04-05 00:15:08 +00002114 }
Nate Begemanf3d08f32005-03-29 00:03:27 +00002115 Tmp1 = SelectExpr(N.getOperand(0));
2116 Tmp2 = SelectExpr(N.getOperand(1));
2117 Opc = (ISD::UDIV == opcode) ? PPC::DIVWU : PPC::DIVW;
2118 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
2119 return Result;
2120
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002121 case ISD::ADD_PARTS:
Nate Begemanca12a2b2005-03-28 22:28:37 +00002122 case ISD::SUB_PARTS: {
2123 assert(N.getNumOperands() == 4 && N.getValueType() == MVT::i32 &&
2124 "Not an i64 add/sub!");
2125 // Emit all of the operands.
2126 std::vector<unsigned> InVals;
2127 for (unsigned i = 0, e = N.getNumOperands(); i != e; ++i)
2128 InVals.push_back(SelectExpr(N.getOperand(i)));
2129 if (N.getOpcode() == ISD::ADD_PARTS) {
Nate Begeman27eeb002005-04-02 05:59:34 +00002130 BuildMI(BB, PPC::ADDC, 2, Result).addReg(InVals[0]).addReg(InVals[2]);
2131 BuildMI(BB, PPC::ADDE, 2, Result+1).addReg(InVals[1]).addReg(InVals[3]);
Nate Begemanca12a2b2005-03-28 22:28:37 +00002132 } else {
Nate Begeman27eeb002005-04-02 05:59:34 +00002133 BuildMI(BB, PPC::SUBFC, 2, Result).addReg(InVals[2]).addReg(InVals[0]);
2134 BuildMI(BB, PPC::SUBFE, 2, Result+1).addReg(InVals[3]).addReg(InVals[1]);
2135 }
2136 return Result+N.ResNo;
2137 }
2138
2139 case ISD::SHL_PARTS:
2140 case ISD::SRA_PARTS:
2141 case ISD::SRL_PARTS: {
2142 assert(N.getNumOperands() == 3 && N.getValueType() == MVT::i32 &&
2143 "Not an i64 shift!");
2144 unsigned ShiftOpLo = SelectExpr(N.getOperand(0));
2145 unsigned ShiftOpHi = SelectExpr(N.getOperand(1));
Nate Begeman3664cef2005-04-13 22:14:14 +00002146 unsigned SHReg = FoldIfWideZeroExtend(N.getOperand(2));
2147 Tmp1 = MakeReg(MVT::i32);
2148 Tmp2 = MakeReg(MVT::i32);
Nate Begeman27eeb002005-04-02 05:59:34 +00002149 Tmp3 = MakeReg(MVT::i32);
2150 unsigned Tmp4 = MakeReg(MVT::i32);
2151 unsigned Tmp5 = MakeReg(MVT::i32);
2152 unsigned Tmp6 = MakeReg(MVT::i32);
2153 BuildMI(BB, PPC::SUBFIC, 2, Tmp1).addReg(SHReg).addSImm(32);
2154 if (ISD::SHL_PARTS == opcode) {
2155 BuildMI(BB, PPC::SLW, 2, Tmp2).addReg(ShiftOpHi).addReg(SHReg);
2156 BuildMI(BB, PPC::SRW, 2, Tmp3).addReg(ShiftOpLo).addReg(Tmp1);
2157 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
2158 BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32);
Nate Begemanfa554702005-04-03 22:13:27 +00002159 BuildMI(BB, PPC::SLW, 2, Tmp6).addReg(ShiftOpLo).addReg(Tmp5);
Nate Begeman27eeb002005-04-02 05:59:34 +00002160 BuildMI(BB, PPC::OR, 2, Result+1).addReg(Tmp4).addReg(Tmp6);
2161 BuildMI(BB, PPC::SLW, 2, Result).addReg(ShiftOpLo).addReg(SHReg);
2162 } else if (ISD::SRL_PARTS == opcode) {
2163 BuildMI(BB, PPC::SRW, 2, Tmp2).addReg(ShiftOpLo).addReg(SHReg);
2164 BuildMI(BB, PPC::SLW, 2, Tmp3).addReg(ShiftOpHi).addReg(Tmp1);
2165 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
2166 BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32);
2167 BuildMI(BB, PPC::SRW, 2, Tmp6).addReg(ShiftOpHi).addReg(Tmp5);
2168 BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp4).addReg(Tmp6);
2169 BuildMI(BB, PPC::SRW, 2, Result+1).addReg(ShiftOpHi).addReg(SHReg);
2170 } else {
2171 MachineBasicBlock *TmpMBB = new MachineBasicBlock(BB->getBasicBlock());
2172 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
2173 MachineBasicBlock *OldMBB = BB;
2174 MachineFunction *F = BB->getParent();
2175 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2176 F->getBasicBlockList().insert(It, TmpMBB);
2177 F->getBasicBlockList().insert(It, PhiMBB);
2178 BB->addSuccessor(TmpMBB);
2179 BB->addSuccessor(PhiMBB);
2180 BuildMI(BB, PPC::SRW, 2, Tmp2).addReg(ShiftOpLo).addReg(SHReg);
2181 BuildMI(BB, PPC::SLW, 2, Tmp3).addReg(ShiftOpHi).addReg(Tmp1);
2182 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
2183 BuildMI(BB, PPC::ADDICo, 2, Tmp5).addReg(SHReg).addSImm(-32);
2184 BuildMI(BB, PPC::SRAW, 2, Tmp6).addReg(ShiftOpHi).addReg(Tmp5);
2185 BuildMI(BB, PPC::SRAW, 2, Result+1).addReg(ShiftOpHi).addReg(SHReg);
2186 BuildMI(BB, PPC::BLE, 2).addReg(PPC::CR0).addMBB(PhiMBB);
2187 // Select correct least significant half if the shift amount > 32
2188 BB = TmpMBB;
2189 unsigned Tmp7 = MakeReg(MVT::i32);
2190 BuildMI(BB, PPC::OR, 2, Tmp7).addReg(Tmp6).addReg(Tmp6);
2191 TmpMBB->addSuccessor(PhiMBB);
2192 BB = PhiMBB;
2193 BuildMI(BB, PPC::PHI, 4, Result).addReg(Tmp4).addMBB(OldMBB)
2194 .addReg(Tmp7).addMBB(TmpMBB);
Nate Begemanca12a2b2005-03-28 22:28:37 +00002195 }
2196 return Result+N.ResNo;
2197 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002198
Nate Begemana9795f82005-03-24 04:41:43 +00002199 case ISD::FP_TO_UINT:
Nate Begeman6b559972005-04-01 02:59:27 +00002200 case ISD::FP_TO_SINT: {
2201 bool U = (ISD::FP_TO_UINT == opcode);
2202 Tmp1 = SelectExpr(N.getOperand(0));
2203 if (!U) {
2204 Tmp2 = MakeReg(MVT::f64);
2205 BuildMI(BB, PPC::FCTIWZ, 1, Tmp2).addReg(Tmp1);
2206 int FrameIdx = BB->getParent()->getFrameInfo()->CreateStackObject(8, 8);
2207 addFrameReference(BuildMI(BB, PPC::STFD, 3).addReg(Tmp2), FrameIdx);
2208 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Result), FrameIdx, 4);
2209 return Result;
2210 } else {
2211 unsigned Zero = getConstDouble(0.0);
2212 unsigned MaxInt = getConstDouble((1LL << 32) - 1);
2213 unsigned Border = getConstDouble(1LL << 31);
2214 unsigned UseZero = MakeReg(MVT::f64);
2215 unsigned UseMaxInt = MakeReg(MVT::f64);
2216 unsigned UseChoice = MakeReg(MVT::f64);
2217 unsigned TmpReg = MakeReg(MVT::f64);
2218 unsigned TmpReg2 = MakeReg(MVT::f64);
2219 unsigned ConvReg = MakeReg(MVT::f64);
2220 unsigned IntTmp = MakeReg(MVT::i32);
2221 unsigned XorReg = MakeReg(MVT::i32);
2222 MachineFunction *F = BB->getParent();
2223 int FrameIdx = F->getFrameInfo()->CreateStackObject(8, 8);
2224 // Update machine-CFG edges
2225 MachineBasicBlock *XorMBB = new MachineBasicBlock(BB->getBasicBlock());
2226 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
2227 MachineBasicBlock *OldMBB = BB;
2228 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2229 F->getBasicBlockList().insert(It, XorMBB);
2230 F->getBasicBlockList().insert(It, PhiMBB);
2231 BB->addSuccessor(XorMBB);
2232 BB->addSuccessor(PhiMBB);
2233 // Convert from floating point to unsigned 32-bit value
2234 // Use 0 if incoming value is < 0.0
2235 BuildMI(BB, PPC::FSEL, 3, UseZero).addReg(Tmp1).addReg(Tmp1).addReg(Zero);
2236 // Use 2**32 - 1 if incoming value is >= 2**32
2237 BuildMI(BB, PPC::FSUB, 2, UseMaxInt).addReg(MaxInt).addReg(Tmp1);
2238 BuildMI(BB, PPC::FSEL, 3, UseChoice).addReg(UseMaxInt).addReg(UseZero)
2239 .addReg(MaxInt);
2240 // Subtract 2**31
2241 BuildMI(BB, PPC::FSUB, 2, TmpReg).addReg(UseChoice).addReg(Border);
2242 // Use difference if >= 2**31
2243 BuildMI(BB, PPC::FCMPU, 2, PPC::CR0).addReg(UseChoice).addReg(Border);
2244 BuildMI(BB, PPC::FSEL, 3, TmpReg2).addReg(TmpReg).addReg(TmpReg)
2245 .addReg(UseChoice);
2246 // Convert to integer
2247 BuildMI(BB, PPC::FCTIWZ, 1, ConvReg).addReg(TmpReg2);
2248 addFrameReference(BuildMI(BB, PPC::STFD, 3).addReg(ConvReg), FrameIdx);
2249 addFrameReference(BuildMI(BB, PPC::LWZ, 2, IntTmp), FrameIdx, 4);
2250 BuildMI(BB, PPC::BLT, 2).addReg(PPC::CR0).addMBB(PhiMBB);
2251 BuildMI(BB, PPC::B, 1).addMBB(XorMBB);
2252
2253 // XorMBB:
2254 // add 2**31 if input was >= 2**31
2255 BB = XorMBB;
2256 BuildMI(BB, PPC::XORIS, 2, XorReg).addReg(IntTmp).addImm(0x8000);
2257 XorMBB->addSuccessor(PhiMBB);
2258
2259 // PhiMBB:
2260 // DestReg = phi [ IntTmp, OldMBB ], [ XorReg, XorMBB ]
2261 BB = PhiMBB;
2262 BuildMI(BB, PPC::PHI, 4, Result).addReg(IntTmp).addMBB(OldMBB)
2263 .addReg(XorReg).addMBB(XorMBB);
2264 return Result;
2265 }
2266 assert(0 && "Should never get here");
2267 return 0;
2268 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002269
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002270 case ISD::SETCC:
Nate Begeman33162522005-03-29 21:54:38 +00002271 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002272 if (ConstantSDNode *CN =
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002273 dyn_cast<ConstantSDNode>(SetCC->getOperand(1).Val)) {
Nate Begeman9765c252005-04-12 21:22:28 +00002274 // We can codegen setcc op, imm very efficiently compared to a brcond.
2275 // Check for those cases here.
2276 // setcc op, 0
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002277 if (CN->getValue() == 0) {
2278 Tmp1 = SelectExpr(SetCC->getOperand(0));
2279 switch (SetCC->getCondition()) {
Nate Begeman7bfba7d2005-04-14 09:45:08 +00002280 default: SetCC->dump(); assert(0 && "Unhandled SetCC condition"); abort();
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002281 case ISD::SETEQ:
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002282 Tmp2 = MakeReg(MVT::i32);
2283 BuildMI(BB, PPC::CNTLZW, 1, Tmp2).addReg(Tmp1);
2284 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp2).addImm(27)
2285 .addImm(5).addImm(31);
2286 break;
2287 case ISD::SETNE:
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002288 Tmp2 = MakeReg(MVT::i32);
2289 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(-1);
2290 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp2).addReg(Tmp1);
2291 break;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002292 case ISD::SETLT:
2293 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(1)
2294 .addImm(31).addImm(31);
2295 break;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002296 case ISD::SETGT:
2297 Tmp2 = MakeReg(MVT::i32);
2298 Tmp3 = MakeReg(MVT::i32);
2299 BuildMI(BB, PPC::NEG, 2, Tmp2).addReg(Tmp1);
2300 BuildMI(BB, PPC::ANDC, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2301 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
2302 .addImm(31).addImm(31);
2303 break;
Nate Begeman9765c252005-04-12 21:22:28 +00002304 }
2305 return Result;
2306 }
2307 // setcc op, -1
2308 if (CN->isAllOnesValue()) {
2309 Tmp1 = SelectExpr(SetCC->getOperand(0));
2310 switch (SetCC->getCondition()) {
2311 default: assert(0 && "Unhandled SetCC condition"); abort();
2312 case ISD::SETEQ:
2313 Tmp2 = MakeReg(MVT::i32);
2314 Tmp3 = MakeReg(MVT::i32);
2315 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(1);
2316 BuildMI(BB, PPC::LI, 1, Tmp3).addSImm(0);
2317 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp3);
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002318 break;
Nate Begeman9765c252005-04-12 21:22:28 +00002319 case ISD::SETNE:
2320 Tmp2 = MakeReg(MVT::i32);
2321 Tmp3 = MakeReg(MVT::i32);
2322 BuildMI(BB, PPC::NOR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2323 BuildMI(BB, PPC::ADDIC, 2, Tmp3).addReg(Tmp2).addSImm(-1);
2324 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp3).addReg(Tmp2);
2325 break;
2326 case ISD::SETLT:
2327 Tmp2 = MakeReg(MVT::i32);
2328 Tmp3 = MakeReg(MVT::i32);
2329 BuildMI(BB, PPC::ADDI, 2, Tmp2).addReg(Tmp1).addSImm(1);
2330 BuildMI(BB, PPC::AND, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2331 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
2332 .addImm(31).addImm(31);
2333 break;
2334 case ISD::SETGT:
2335 Tmp2 = MakeReg(MVT::i32);
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002336 BuildMI(BB, PPC::RLWINM, 4, Tmp2).addReg(Tmp1).addImm(1)
2337 .addImm(31).addImm(31);
2338 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp2).addImm(1);
2339 break;
2340 }
2341 return Result;
2342 }
2343 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002344
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00002345 bool Inv;
2346 unsigned CCReg = SelectCC(N, Opc, Inv, Tmp2);
2347 MoveCRtoGPR(CCReg, Inv, Tmp2, Result);
Nate Begeman33162522005-03-29 21:54:38 +00002348 return Result;
2349 }
2350 assert(0 && "Is this legal?");
2351 return 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002352
Nate Begeman74747862005-03-29 22:24:51 +00002353 case ISD::SELECT: {
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00002354 bool Inv;
Chris Lattner30710192005-04-01 07:10:02 +00002355 unsigned TrueValue = SelectExpr(N.getOperand(1)); //Use if TRUE
2356 unsigned FalseValue = SelectExpr(N.getOperand(2)); //Use if FALSE
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00002357 unsigned CCReg = SelectCC(N.getOperand(0), Opc, Inv, Tmp3);
Chris Lattner30710192005-04-01 07:10:02 +00002358
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002359 // Create an iterator with which to insert the MBB for copying the false
Nate Begeman74747862005-03-29 22:24:51 +00002360 // value and the MBB to hold the PHI instruction for this SetCC.
2361 MachineBasicBlock *thisMBB = BB;
2362 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2363 ilist<MachineBasicBlock>::iterator It = BB;
2364 ++It;
2365
2366 // thisMBB:
2367 // ...
2368 // TrueVal = ...
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00002369 // cmpTY ccX, r1, r2
Nate Begeman74747862005-03-29 22:24:51 +00002370 // bCC copy1MBB
2371 // fallthrough --> copy0MBB
Nate Begeman74747862005-03-29 22:24:51 +00002372 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2373 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00002374 BuildMI(BB, Opc, 2).addReg(CCReg).addMBB(sinkMBB);
Nate Begeman74747862005-03-29 22:24:51 +00002375 MachineFunction *F = BB->getParent();
2376 F->getBasicBlockList().insert(It, copy0MBB);
2377 F->getBasicBlockList().insert(It, sinkMBB);
2378 // Update machine-CFG edges
2379 BB->addSuccessor(copy0MBB);
2380 BB->addSuccessor(sinkMBB);
2381
2382 // copy0MBB:
2383 // %FalseValue = ...
2384 // # fallthrough to sinkMBB
2385 BB = copy0MBB;
Nate Begeman74747862005-03-29 22:24:51 +00002386 // Update machine-CFG edges
2387 BB->addSuccessor(sinkMBB);
2388
2389 // sinkMBB:
2390 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2391 // ...
2392 BB = sinkMBB;
2393 BuildMI(BB, PPC::PHI, 4, Result).addReg(FalseValue)
2394 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Nate Begeman74747862005-03-29 22:24:51 +00002395 return Result;
2396 }
Nate Begemana9795f82005-03-24 04:41:43 +00002397
2398 case ISD::Constant:
2399 switch (N.getValueType()) {
2400 default: assert(0 && "Cannot use constants of this type!");
2401 case MVT::i1:
2402 BuildMI(BB, PPC::LI, 1, Result)
2403 .addSImm(!cast<ConstantSDNode>(N)->isNullValue());
2404 break;
2405 case MVT::i32:
2406 {
2407 int v = (int)cast<ConstantSDNode>(N)->getSignExtended();
2408 if (v < 32768 && v >= -32768) {
2409 BuildMI(BB, PPC::LI, 1, Result).addSImm(v);
2410 } else {
Nate Begeman5e966612005-03-24 06:28:42 +00002411 Tmp1 = MakeReg(MVT::i32);
2412 BuildMI(BB, PPC::LIS, 1, Tmp1).addSImm(v >> 16);
2413 BuildMI(BB, PPC::ORI, 2, Result).addReg(Tmp1).addImm(v & 0xFFFF);
Nate Begemana9795f82005-03-24 04:41:43 +00002414 }
2415 }
2416 }
2417 return Result;
2418 }
2419
2420 return 0;
2421}
2422
2423void ISel::Select(SDOperand N) {
2424 unsigned Tmp1, Tmp2, Opc;
2425 unsigned opcode = N.getOpcode();
2426
2427 if (!ExprMap.insert(std::make_pair(N, 1)).second)
2428 return; // Already selected.
2429
2430 SDNode *Node = N.Val;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002431
Nate Begemana9795f82005-03-24 04:41:43 +00002432 switch (Node->getOpcode()) {
2433 default:
2434 Node->dump(); std::cerr << "\n";
2435 assert(0 && "Node not handled yet!");
2436 case ISD::EntryToken: return; // Noop
2437 case ISD::TokenFactor:
2438 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
2439 Select(Node->getOperand(i));
2440 return;
Chris Lattner16cd04d2005-05-12 23:24:06 +00002441 case ISD::CALLSEQ_START:
2442 case ISD::CALLSEQ_END:
Nate Begemana9795f82005-03-24 04:41:43 +00002443 Select(N.getOperand(0));
2444 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Chris Lattner16cd04d2005-05-12 23:24:06 +00002445 Opc = N.getOpcode() == ISD::CALLSEQ_START ? PPC::ADJCALLSTACKDOWN :
Nate Begemana9795f82005-03-24 04:41:43 +00002446 PPC::ADJCALLSTACKUP;
2447 BuildMI(BB, Opc, 1).addImm(Tmp1);
2448 return;
2449 case ISD::BR: {
2450 MachineBasicBlock *Dest =
2451 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
Nate Begemana9795f82005-03-24 04:41:43 +00002452 Select(N.getOperand(0));
2453 BuildMI(BB, PPC::B, 1).addMBB(Dest);
2454 return;
2455 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002456 case ISD::BRCOND:
Nate Begemancd08e4c2005-04-09 20:09:12 +00002457 case ISD::BRCONDTWOWAY:
Nate Begemana9795f82005-03-24 04:41:43 +00002458 SelectBranchCC(N);
2459 return;
2460 case ISD::CopyToReg:
2461 Select(N.getOperand(0));
2462 Tmp1 = SelectExpr(N.getOperand(1));
2463 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002464
Nate Begemana9795f82005-03-24 04:41:43 +00002465 if (Tmp1 != Tmp2) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002466 if (N.getOperand(1).getValueType() == MVT::f64 ||
Nate Begemana9795f82005-03-24 04:41:43 +00002467 N.getOperand(1).getValueType() == MVT::f32)
2468 BuildMI(BB, PPC::FMR, 1, Tmp2).addReg(Tmp1);
2469 else
2470 BuildMI(BB, PPC::OR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2471 }
2472 return;
2473 case ISD::ImplicitDef:
2474 Select(N.getOperand(0));
2475 BuildMI(BB, PPC::IMPLICIT_DEF, 0, cast<RegSDNode>(N)->getReg());
2476 return;
2477 case ISD::RET:
2478 switch (N.getNumOperands()) {
2479 default:
2480 assert(0 && "Unknown return instruction!");
2481 case 3:
2482 assert(N.getOperand(1).getValueType() == MVT::i32 &&
2483 N.getOperand(2).getValueType() == MVT::i32 &&
Misha Brukman7847fca2005-04-22 17:54:37 +00002484 "Unknown two-register value!");
Nate Begemana9795f82005-03-24 04:41:43 +00002485 Select(N.getOperand(0));
2486 Tmp1 = SelectExpr(N.getOperand(1));
2487 Tmp2 = SelectExpr(N.getOperand(2));
Nate Begeman27523a12005-04-02 00:42:16 +00002488 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp2).addReg(Tmp2);
2489 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(Tmp1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00002490 break;
2491 case 2:
2492 Select(N.getOperand(0));
2493 Tmp1 = SelectExpr(N.getOperand(1));
2494 switch (N.getOperand(1).getValueType()) {
2495 default:
2496 assert(0 && "Unknown return type!");
2497 case MVT::f64:
2498 case MVT::f32:
2499 BuildMI(BB, PPC::FMR, 1, PPC::F1).addReg(Tmp1);
2500 break;
2501 case MVT::i32:
2502 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp1).addReg(Tmp1);
2503 break;
2504 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002505 case 1:
2506 Select(N.getOperand(0));
2507 break;
Nate Begemana9795f82005-03-24 04:41:43 +00002508 }
2509 BuildMI(BB, PPC::BLR, 0); // Just emit a 'ret' instruction
2510 return;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002511 case ISD::TRUNCSTORE:
2512 case ISD::STORE:
Nate Begemana9795f82005-03-24 04:41:43 +00002513 {
2514 SDOperand Chain = N.getOperand(0);
2515 SDOperand Value = N.getOperand(1);
2516 SDOperand Address = N.getOperand(2);
2517 Select(Chain);
2518
2519 Tmp1 = SelectExpr(Value); //value
2520
2521 if (opcode == ISD::STORE) {
2522 switch(Value.getValueType()) {
2523 default: assert(0 && "unknown Type in store");
2524 case MVT::i32: Opc = PPC::STW; break;
2525 case MVT::f64: Opc = PPC::STFD; break;
2526 case MVT::f32: Opc = PPC::STFS; break;
2527 }
2528 } else { //ISD::TRUNCSTORE
2529 switch(cast<MVTSDNode>(Node)->getExtraValueType()) {
2530 default: assert(0 && "unknown Type in store");
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002531 case MVT::i1:
Nate Begemana9795f82005-03-24 04:41:43 +00002532 case MVT::i8: Opc = PPC::STB; break;
2533 case MVT::i16: Opc = PPC::STH; break;
2534 }
2535 }
2536
Nate Begemana7e11a42005-04-01 05:57:17 +00002537 if(Address.getOpcode() == ISD::FrameIndex)
Nate Begemana9795f82005-03-24 04:41:43 +00002538 {
Nate Begeman58f718c2005-03-30 02:23:08 +00002539 Tmp2 = cast<FrameIndexSDNode>(Address)->getIndex();
2540 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00002541 }
2542 else
2543 {
2544 int offset;
Nate Begeman04730362005-04-01 04:45:11 +00002545 bool idx = SelectAddr(Address, Tmp2, offset);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002546 if (idx) {
Nate Begeman04730362005-04-01 04:45:11 +00002547 Opc = IndexedOpForOp(Opc);
2548 BuildMI(BB, Opc, 3).addReg(Tmp1).addReg(Tmp2).addReg(offset);
2549 } else {
2550 BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(offset).addReg(Tmp2);
2551 }
Nate Begemana9795f82005-03-24 04:41:43 +00002552 }
2553 return;
2554 }
2555 case ISD::EXTLOAD:
2556 case ISD::SEXTLOAD:
2557 case ISD::ZEXTLOAD:
2558 case ISD::LOAD:
2559 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00002560 case ISD::TAILCALL:
Nate Begemana9795f82005-03-24 04:41:43 +00002561 case ISD::CALL:
2562 case ISD::DYNAMIC_STACKALLOC:
2563 ExprMap.erase(N);
2564 SelectExpr(N);
2565 return;
2566 }
2567 assert(0 && "Should not be reached!");
2568}
2569
2570
2571/// createPPC32PatternInstructionSelector - This pass converts an LLVM function
2572/// into a machine code representation using pattern matching and a machine
2573/// description file.
2574///
2575FunctionPass *llvm::createPPC32ISelPattern(TargetMachine &TM) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002576 return new ISel(TM);
Chris Lattner246fa632005-03-24 06:16:18 +00002577}
2578