blob: 41e84ac5b58cf4d45b08e321ae561fbed58409da [file] [log] [blame]
Chris Lattner6b4ea2c2005-04-11 15:03:41 +00001
Misha Brukman8c02c1c2004-07-27 23:29:16 +00002//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003//
4// The LLVM Compiler Infrastructure
5//
6// This file was developed by the LLVM research group and is distributed under
7// the University of Illinois Open Source License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000011// This file describes the subset of the 32-bit PowerPC instruction set, as used
12// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000013//
14//===----------------------------------------------------------------------===//
15
Misha Brukman28791dd2004-08-02 16:54:54 +000016include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000017
Chris Lattner0bdc6f12005-04-19 04:32:54 +000018class isPPC64 { bit PPC64 = 1; }
19class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000020class isDOT {
21 list<Register> Defs = [CR0];
22 bit RC = 1;
23}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000024
Misha Brukman145a5a32004-11-15 21:20:09 +000025let isTerminator = 1 in {
26 let isReturn = 1 in
Chris Lattnere19d0b12005-04-19 04:51:30 +000027 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
28 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
Misha Brukman145a5a32004-11-15 21:20:09 +000029}
Chris Lattner7bb424f2004-08-14 23:27:29 +000030
Nate Begemanc3306122004-08-21 05:56:39 +000031def u5imm : Operand<i8> {
32 let PrintMethod = "printU5ImmOperand";
33}
Nate Begeman07aada82004-08-30 02:28:06 +000034def u6imm : Operand<i8> {
35 let PrintMethod = "printU6ImmOperand";
36}
Nate Begemaned428532004-09-04 05:00:00 +000037def s16imm : Operand<i16> {
38 let PrintMethod = "printS16ImmOperand";
39}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000040def u16imm : Operand<i16> {
41 let PrintMethod = "printU16ImmOperand";
42}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000043def target : Operand<i32> {
44 let PrintMethod = "printBranchOperand";
45}
46def piclabel: Operand<i32> {
47 let PrintMethod = "printPICLabel";
48}
Nate Begemaned428532004-09-04 05:00:00 +000049def symbolHi: Operand<i32> {
50 let PrintMethod = "printSymbolHi";
51}
52def symbolLo: Operand<i32> {
53 let PrintMethod = "printSymbolLo";
54}
Nate Begemanef7288c2005-04-14 03:20:38 +000055def crbit: Operand<i8> {
56 let PrintMethod = "printcrbit";
57}
Nate Begemanadeb43d2005-07-20 22:42:00 +000058def crbitm: Operand<i8> {
59 let PrintMethod = "printcrbitm";
60}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000061
Misha Brukman5dfe3a92004-06-21 16:55:25 +000062// Pseudo-instructions:
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000063def PHI : Pseudo<(ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +000064let isLoad = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000065def ADJCALLSTACKDOWN : Pseudo<(ops), "; ADJCALLSTACKDOWN">;
66def ADJCALLSTACKUP : Pseudo<(ops), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +000067}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000068def IMPLICIT_DEF : Pseudo<(ops), "; IMPLICIT_DEF">;
Chris Lattner7a823bd2005-02-15 20:26:49 +000069
70let Defs = [LR] in
71 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000072
Misha Brukmanb2edb442004-06-28 18:23:35 +000073let isBranch = 1, isTerminator = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000074 def COND_BRANCH : Pseudo<(ops), "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +000075 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
76//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
77 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
78//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +000079
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000080 // FIXME: 4*CR# needs to be added to the BI field!
81 // This will only work for CR0 as it stands now
Chris Lattnera611ab72005-04-19 05:00:59 +000082 def BLT : BForm_ext<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000083 "blt $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000084 def BLE : BForm_ext<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000085 "ble $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000086 def BEQ : BForm_ext<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000087 "beq $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000088 def BGE : BForm_ext<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000089 "bge $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000090 def BGT : BForm_ext<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000091 "bgt $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000092 def BNE : BForm_ext<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000093 "bne $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +000094}
95
Chris Lattnerfc879282005-05-15 20:11:44 +000096let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +000097 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000098 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
99 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
100 LR,XER,CTR,
101 CR0,CR1,CR5,CR6,CR7] in {
102 // Convenient aliases for call instructions
Chris Lattnera611ab72005-04-19 05:00:59 +0000103 def CALLpcrel : IForm<18, 0, 1, (ops target:$func), "bl $func">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000104 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1, (ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000105}
106
Nate Begeman07aada82004-08-30 02:28:06 +0000107// D-Form instructions. Most instructions that perform an operation on a
108// register and an immediate are of this type.
109//
Nate Begemanb816f022004-10-07 22:30:03 +0000110let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000111def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000112 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000113def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000114 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000115def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000116 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000117def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000118 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000119def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000120 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000121def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000122 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000123}
Chris Lattner57226fb2005-04-19 04:59:28 +0000124def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000125 "addi $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000126def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000127 "addic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000128def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000129 "addic. $rD, $rA, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000130def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000131 "addis $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000132def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000133 "la $rD, $sym($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000134def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000135 "mulli $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000136def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000137 "subfic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000138def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000139 "li $rD, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000140def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000141 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000142let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000143def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000144 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000145def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000146 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000147def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000148 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000149def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000150 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000151def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000152 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000153}
Chris Lattner57226fb2005-04-19 04:59:28 +0000154def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000155 "andi. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000156def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000157 "andis. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000158def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000159 "ori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000160def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000161 "oris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000162def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000163 "xori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000164def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000165 "xoris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000166def NOP : DForm_4_zero<24, (ops), "nop">;
167def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000168 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000169def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000170 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000171def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
172 "cmpdi $crD, $rA, $imm">, isPPC64;
173def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000174 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000175def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000176 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000177def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
178 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000179let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000180def LFS : DForm_8<48, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000181 "lfs $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000182def LFD : DForm_8<50, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000183 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000184}
185let isStore = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000186def STFS : DForm_9<52, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000187 "stfs $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000188def STFD : DForm_9<54, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000189 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000190}
Nate Begemaned428532004-09-04 05:00:00 +0000191
192// DS-Form instructions. Load/Store instructions available in PPC-64
193//
Nate Begemanb816f022004-10-07 22:30:03 +0000194let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000195def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
196 "lwa $rT, $DS($rA)">, isPPC64;
197def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
198 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000199}
200let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000201def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
202 "std $rT, $DS($rA)">, isPPC64;
203def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
204 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000205}
Nate Begemanc3306122004-08-21 05:56:39 +0000206
Nate Begeman07aada82004-08-30 02:28:06 +0000207// X-Form instructions. Most instructions that perform an operation on a
208// register and another register are of this type.
209//
Nate Begemanb816f022004-10-07 22:30:03 +0000210let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000211def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000212 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000213def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000214 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000215def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000216 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000217def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
218 "lwax $dst, $base, $index">, isPPC64;
219def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000220 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000221def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
222 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000223}
Chris Lattner883059f2005-04-19 05:15:18 +0000224def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000225 "and $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000226def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
227 "and. $rA, $rS, $rB">, isDOT;
228def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000229 "andc $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000230def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000231 "eqv $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000232def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000233 "nand $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000234def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000235 "nor $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000236def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000237 "or $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000238def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
239 "or. $rA, $rS, $rB">, isDOT;
240def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000241 "orc $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000242def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000243 "sld $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000244def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000245 "slw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000246def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000247 "srd $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000248def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000249 "srw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000250def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000251 "srad $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000252def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000253 "sraw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000254def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000255 "xor $rA, $rS, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000256let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000257def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000258 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000259def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000260 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000261def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000262 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000263def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000264 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000265def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
266 "stdx $rS, $rA, $rB">, isPPC64;
267def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
268 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000269}
Chris Lattner883059f2005-04-19 05:15:18 +0000270def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000271 "srawi $rA, $rS, $SH">;
Chris Lattner883059f2005-04-19 05:15:18 +0000272def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000273 "cntlzw $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000274def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000275 "extsb $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000276def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000277 "extsh $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000278def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000279 "extsw $rA, $rS">, isPPC64;
280def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000281 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000282def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000283 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000284def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000285 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000286def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
287 "cmpd $crD, $rA, $rB">, isPPC64;
288def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000289 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000290def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
291 "cmpld $crD, $rA, $rB">, isPPC64;
292def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000293 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000294def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000295 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000296let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000297def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000298 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000299def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000300 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000301}
Chris Lattner883059f2005-04-19 05:15:18 +0000302def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000303 "fcfid $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000304def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000305 "fctidz $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000306def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000307 "fctiwz $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000308def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000309 "fabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000310def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000311 "fmr $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000312def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000313 "fnabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000314def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000315 "fneg $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000316def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000317 "frsp $frD, $frB">;
Nate Begemanadeb43d2005-07-20 22:42:00 +0000318def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
319 "fsqrt $frD, $frB">;
320def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
321 "fsqrts $frD, $frB">;
322
Nate Begemanb816f022004-10-07 22:30:03 +0000323let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000324def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000325 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000326def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000327 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000328}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000329
Nate Begeman07aada82004-08-30 02:28:06 +0000330// XL-Form instructions. condition register logical ops.
331//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000332def CRAND : XLForm_1<19, 257, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000333 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
334 "crand $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000335def CRANDC : XLForm_1<19, 129, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000336 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
337 "crandc $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000338def CREQV : XLForm_1<19, 289, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000339 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
340 "creqv $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000341def CRNAND : XLForm_1<19, 225, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000342 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
343 "crnand $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000344def CRNOR : XLForm_1<19, 33, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000345 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
346 "crnor $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000347def CROR : XLForm_1<19, 449, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000348 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
349 "cror $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000350def CRORC : XLForm_1<19, 417, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000351 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
352 "crorc $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000353def CRXOR : XLForm_1<19, 193, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000354 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
355 "crxor $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000356def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000357 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000358
359// XFX-Form instructions. Instructions that deal with SPRs
360//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000361// Note that although LR should be listed as `8' and CTR as `9' in the SPR
362// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
363// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000364def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
365def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
366def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Nate Begeman394cd132005-08-08 20:04:52 +0000367def MTCRF : XFXForm_5<31, 144, (ops CRRC:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000368 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000369def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
370 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000371def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
372def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000373
Nate Begeman07aada82004-08-30 02:28:06 +0000374// XS-Form instructions. Just 'sradi'
375//
Chris Lattner883059f2005-04-19 05:15:18 +0000376def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000377 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000378
379// XO-Form instructions. Arithmetic instructions that can set overflow bit
380//
Chris Lattner14522e32005-04-19 05:21:30 +0000381def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000382 "add $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000383def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000384 "addc $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000385def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000386 "adde $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000387def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner5035cef2005-04-19 04:40:07 +0000388 "divd $rT, $rA, $rB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000389def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner5035cef2005-04-19 04:40:07 +0000390 "divdu $rT, $rA, $rB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000391def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000392 "divw $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000393def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000394 "divwu $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000395def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman815d6da2005-04-06 00:25:27 +0000396 "mulhw $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000397def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000398 "mulhwu $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000399def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner5035cef2005-04-19 04:40:07 +0000400 "mulld $rT, $rA, $rB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000401def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000402 "mullw $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000403def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000404 "subf $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000405def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000406 "subfc $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000407def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000408 "subfe $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000409def SUB : XOForm_1r<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000410 "sub $rT, $rA, $rB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000411def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begemana2de1022004-09-22 04:40:25 +0000412 "addme $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000413def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000414 "addze $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000415def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000416 "neg $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000417def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000418 "subfze $rT, $rA">;
419
420// A-Form instructions. Most of the instructions executed in the FPU are of
421// this type.
422//
Chris Lattner14522e32005-04-19 05:21:30 +0000423def FMADD : AForm_1<63, 29,
Nate Begeman07aada82004-08-30 02:28:06 +0000424 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
425 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000426def FMADDS : AForm_1<59, 29,
Nate Begeman178bb342005-04-04 23:01:51 +0000427 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
428 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000429def FMSUB : AForm_1<63, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000430 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
431 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000432def FMSUBS : AForm_1<59, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000433 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
434 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000435def FNMADD : AForm_1<63, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000436 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
437 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000438def FNMADDS : AForm_1<59, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000439 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
440 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000441def FNMSUB : AForm_1<63, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000442 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
443 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000444def FNMSUBS : AForm_1<59, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000445 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
446 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000447def FSEL : AForm_1<63, 23,
Nate Begeman07aada82004-08-30 02:28:06 +0000448 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
449 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000450def FADD : AForm_2<63, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000451 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
452 "fadd $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000453def FADDS : AForm_2<59, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000454 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
455 "fadds $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000456def FDIV : AForm_2<63, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000457 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
458 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000459def FDIVS : AForm_2<59, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000460 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
461 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000462def FMUL : AForm_3<63, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000463 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
464 "fmul $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000465def FMULS : AForm_3<59, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000466 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
467 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000468def FSUB : AForm_2<63, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000469 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
470 "fsub $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000471def FSUBS : AForm_2<59, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000472 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
473 "fsubs $FRT, $FRA, $FRB">;
474
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000475// M-Form instructions. rotate and mask instructions.
476//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000477let isTwoAddress = 1 in {
Chris Lattner14522e32005-04-19 05:21:30 +0000478def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000479 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
480 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
481}
Chris Lattner14522e32005-04-19 05:21:30 +0000482def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000483 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
484 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000485def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000486 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000487 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
488def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000489 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
490 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000491
492// MD-Form instructions. 64 bit rotate instructions.
493//
Chris Lattner14522e32005-04-19 05:21:30 +0000494def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000495 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000496 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000497def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000498 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000499 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000500
Chris Lattnerbe686a82004-12-16 16:31:57 +0000501def PowerPCInstrInfo : InstrInfo {
502 let PHIInst = PHI;
503
504 let TSFlagsFields = [ "VMX", "PPC64" ];
505 let TSFlagsShifts = [ 0, 1 ];
506
507 let isLittleEndianEncoding = 1;
508}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000509