blob: d58186d7832a470a1163330e7a26841f010ecc2e [file] [log] [blame]
Chris Lattner6b4ea2c2005-04-11 15:03:41 +00001
Misha Brukman8c02c1c2004-07-27 23:29:16 +00002//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003//
4// The LLVM Compiler Infrastructure
5//
6// This file was developed by the LLVM research group and is distributed under
7// the University of Illinois Open Source License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000011// This file describes the subset of the 32-bit PowerPC instruction set, as used
12// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000013//
14//===----------------------------------------------------------------------===//
15
Misha Brukman28791dd2004-08-02 16:54:54 +000016include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000017
Chris Lattner0bdc6f12005-04-19 04:32:54 +000018class isPPC64 { bit PPC64 = 1; }
19class isVMX { bit VMX = 1; }
20
Misha Brukman145a5a32004-11-15 21:20:09 +000021let isTerminator = 1 in {
22 let isReturn = 1 in
Chris Lattner6f407892004-11-23 22:06:24 +000023 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, 0, 0, (ops), "blr">;
24 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, 0, 0, (ops), "bctr">;
Misha Brukman145a5a32004-11-15 21:20:09 +000025}
Chris Lattner7bb424f2004-08-14 23:27:29 +000026
Nate Begemanc3306122004-08-21 05:56:39 +000027def u5imm : Operand<i8> {
28 let PrintMethod = "printU5ImmOperand";
29}
Nate Begeman07aada82004-08-30 02:28:06 +000030def u6imm : Operand<i8> {
31 let PrintMethod = "printU6ImmOperand";
32}
Nate Begemaned428532004-09-04 05:00:00 +000033def s16imm : Operand<i16> {
34 let PrintMethod = "printS16ImmOperand";
35}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000036def u16imm : Operand<i16> {
37 let PrintMethod = "printU16ImmOperand";
38}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000039def target : Operand<i32> {
40 let PrintMethod = "printBranchOperand";
41}
42def piclabel: Operand<i32> {
43 let PrintMethod = "printPICLabel";
44}
Nate Begemaned428532004-09-04 05:00:00 +000045def symbolHi: Operand<i32> {
46 let PrintMethod = "printSymbolHi";
47}
48def symbolLo: Operand<i32> {
49 let PrintMethod = "printSymbolLo";
50}
Nate Begemanef7288c2005-04-14 03:20:38 +000051def crbit: Operand<i8> {
52 let PrintMethod = "printcrbit";
53}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000054
Misha Brukman5dfe3a92004-06-21 16:55:25 +000055// Pseudo-instructions:
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000056def PHI : Pseudo<(ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +000057let isLoad = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000058def ADJCALLSTACKDOWN : Pseudo<(ops), "; ADJCALLSTACKDOWN">;
59def ADJCALLSTACKUP : Pseudo<(ops), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +000060}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000061def IMPLICIT_DEF : Pseudo<(ops), "; IMPLICIT_DEF">;
Chris Lattner7a823bd2005-02-15 20:26:49 +000062
63let Defs = [LR] in
64 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000065
Misha Brukmanb2edb442004-06-28 18:23:35 +000066let isBranch = 1, isTerminator = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000067 def COND_BRANCH : Pseudo<(ops), "; COND_BRANCH">;
Misha Brukman40a55e12004-10-23 20:29:24 +000068 def B : IForm<18, 0, 0, 0, 0, (ops target:$func), "b $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +000069//def BA : IForm<18, 1, 0, 0, 0, (ops target:$func), "ba $func">;
Misha Brukman40a55e12004-10-23 20:29:24 +000070 def BL : IForm<18, 0, 1, 0, 0, (ops target:$func), "bl $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +000071//def BLA : IForm<18, 1, 1, 0, 0, (ops target:$func), "bla $func">;
72
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000073 // FIXME: 4*CR# needs to be added to the BI field!
74 // This will only work for CR0 as it stands now
Nate Begemaned428532004-09-04 05:00:00 +000075 def BLT : BForm_ext<16, 0, 0, 12, 0, 0, 0, (ops CRRC:$crS, target:$block),
76 "blt $block">;
77 def BLE : BForm_ext<16, 0, 0, 4, 1, 0, 0, (ops CRRC:$crS, target:$block),
78 "ble $block">;
79 def BEQ : BForm_ext<16, 0, 0, 12, 2, 0, 0, (ops CRRC:$crS, target:$block),
80 "beq $block">;
81 def BGE : BForm_ext<16, 0, 0, 4, 0, 0, 0, (ops CRRC:$crS, target:$block),
82 "bge $block">;
83 def BGT : BForm_ext<16, 0, 0, 12, 1, 0, 0, (ops CRRC:$crS, target:$block),
84 "bgt $block">;
85 def BNE : BForm_ext<16, 0, 0, 4, 2, 0, 0, (ops CRRC:$crS, target:$block),
86 "bne $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +000087}
88
Misha Brukman5fa2b022004-06-29 23:37:36 +000089let isBranch = 1, isTerminator = 1, isCall = 1,
90 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000091 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
92 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
93 LR,XER,CTR,
94 CR0,CR1,CR5,CR6,CR7] in {
95 // Convenient aliases for call instructions
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000096 def CALLpcrel : IForm<18, 0, 1, 0, 0, (ops target:$func), "bl $func">;
Nate Begeman3b78e3b2004-11-24 00:16:37 +000097 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1, 0, 0, (ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +000098}
99
Nate Begeman07aada82004-08-30 02:28:06 +0000100// D-Form instructions. Most instructions that perform an operation on a
101// register and an immediate are of this type.
102//
Nate Begemanb816f022004-10-07 22:30:03 +0000103let isLoad = 1 in {
Chris Lattner943f4522004-11-23 19:23:18 +0000104def LBZ : DForm_1<34, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000105 "lbz $rD, $disp($rA)">;
106def LHA : DForm_1<42, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
107 "lha $rD, $disp($rA)">;
108def LHZ : DForm_1<40, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
109 "lhz $rD, $disp($rA)">;
110def LMW : DForm_1<46, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
111 "lmw $rD, $disp($rA)">;
112def LWZ : DForm_1<32, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
113 "lwz $rD, $disp($rA)">;
Chris Lattner943f4522004-11-23 19:23:18 +0000114def LWZU : DForm_1<35, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000115 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000116}
Nate Begemaned428532004-09-04 05:00:00 +0000117def ADDI : DForm_2<14, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
118 "addi $rD, $rA, $imm">;
119def ADDIC : DForm_2<12, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
120 "addic $rD, $rA, $imm">;
121def ADDICo : DForm_2<13, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
122 "addic. $rD, $rA, $imm">;
123def ADDIS : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
124 "addis $rD, $rA, $imm">;
Chris Lattner6540c6c2004-11-23 05:54:25 +0000125def LA : DForm_2<14, 0, 0, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000126 "la $rD, $sym($rA)">;
127def LOADHiAddr : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, symbolHi:$sym),
128 "addis $rD, $rA, $sym">;
129def MULLI : DForm_2< 7, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
130 "mulli $rD, $rA, $imm">;
131def SUBFIC : DForm_2< 8, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
132 "subfic $rD, $rA, $imm">;
Nate Begemaned428532004-09-04 05:00:00 +0000133def LI : DForm_2_r0<14, 0, 0, (ops GPRC:$rD, s16imm:$imm),
134 "li $rD, $imm">;
135def LIS : DForm_2_r0<15, 0, 0, (ops GPRC:$rD, s16imm:$imm),
136 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000137let isStore = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000138def STMW : DForm_3<47, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
139 "stmw $rS, $disp($rA)">;
140def STB : DForm_3<38, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
141 "stb $rS, $disp($rA)">;
Nate Begemaned428532004-09-04 05:00:00 +0000142def STH : DForm_3<44, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
143 "sth $rS, $disp($rA)">;
Nate Begemaned428532004-09-04 05:00:00 +0000144def STW : DForm_3<36, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
145 "stw $rS, $disp($rA)">;
146def STWU : DForm_3<37, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
147 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000148}
Nate Begemanc7bd4822005-04-11 06:34:10 +0000149let Defs = [CR0] in {
Nate Begeman6b3dc552004-08-29 22:45:13 +0000150def ANDIo : DForm_4<28, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000151 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
152 "andi. $dst, $src1, $src2">;
Nate Begemanb816f022004-10-07 22:30:03 +0000153def ANDISo : DForm_4<29, 0, 0,
154 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
155 "andis. $dst, $src1, $src2">;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000156}
Nate Begeman07aada82004-08-30 02:28:06 +0000157def ORI : DForm_4<24, 0, 0,
158 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
159 "ori $dst, $src1, $src2">;
160def ORIS : DForm_4<25, 0, 0,
161 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
162 "oris $dst, $src1, $src2">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000163def XORI : DForm_4<26, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000164 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
165 "xori $dst, $src1, $src2">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000166def XORIS : DForm_4<27, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000167 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
168 "xoris $dst, $src1, $src2">;
Nate Begemaned428532004-09-04 05:00:00 +0000169def NOP : DForm_4_zero<24, 0, 0, (ops), "nop">;
170def CMPI : DForm_5<11, 0, 0, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
171 "cmpi $crD, $L, $rA, $imm">;
172def CMPWI : DForm_5_ext<11, 0, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
173 "cmpwi $crD, $rA, $imm">;
174def CMPDI : DForm_5_ext<11, 1, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
175 "cmpdi $crD, $rA, $imm">;
Nate Begeman07aada82004-08-30 02:28:06 +0000176def CMPLI : DForm_6<10, 0, 0,
Nate Begemaned428532004-09-04 05:00:00 +0000177 (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
178 "cmpli $dst, $size, $src1, $src2">;
Nate Begeman6b3dc552004-08-29 22:45:13 +0000179def CMPLWI : DForm_6_ext<10, 0, 0,
180 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
181 "cmplwi $dst, $src1, $src2">;
182def CMPLDI : DForm_6_ext<10, 1, 0,
183 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
184 "cmpldi $dst, $src1, $src2">;
Nate Begemanb816f022004-10-07 22:30:03 +0000185let isLoad = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000186def LFS : DForm_8<48, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
187 "lfs $rD, $disp($rA)">;
188def LFD : DForm_8<50, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
189 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000190}
191let isStore = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000192def STFS : DForm_9<52, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
193 "stfs $rS, $disp($rA)">;
194def STFD : DForm_9<54, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
195 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000196}
Nate Begemaned428532004-09-04 05:00:00 +0000197
198// DS-Form instructions. Load/Store instructions available in PPC-64
199//
Nate Begemanb816f022004-10-07 22:30:03 +0000200let isLoad = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000201def LWA : DSForm_1<58, 2, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
202 "lwa $rT, $DS($rA)">;
203def LD : DSForm_2<58, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
204 "ld $rT, $DS($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000205}
206let isStore = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000207def STD : DSForm_2<62, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
208 "std $rT, $DS($rA)">;
209def STDU : DSForm_2<62, 1, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
210 "stdu $rT, $DS($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000211}
Nate Begemanc3306122004-08-21 05:56:39 +0000212
Nate Begeman07aada82004-08-30 02:28:06 +0000213// X-Form instructions. Most instructions that perform an operation on a
214// register and another register are of this type.
215//
Nate Begemanb816f022004-10-07 22:30:03 +0000216let isLoad = 1 in {
Nate Begemanc3306122004-08-21 05:56:39 +0000217def LBZX : XForm_1<31, 87, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
218 "lbzx $dst, $base, $index">;
219def LHAX : XForm_1<31, 343, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
220 "lhax $dst, $base, $index">;
221def LHZX : XForm_1<31, 279, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
222 "lhzx $dst, $base, $index">;
223def LWAX : XForm_1<31, 341, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
224 "lwax $dst, $base, $index">;
225def LWZX : XForm_1<31, 23, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
226 "lwzx $dst, $base, $index">;
227def LDX : XForm_1<31, 21, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
228 "ldx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000229}
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000230def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000231 "and $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000232let Defs = [CR0] in
233def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
234 "and. $rA, $rS, $rB">;
235def ANDC : XForm_6<31, 60, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000236 "andc $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000237def EQV : XForm_6<31, 284, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000238 "eqv $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000239def NAND : XForm_6<31, 476, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000240 "nand $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000241def NOR : XForm_6<31, 124, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000242 "nor $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000243def OR : XForm_6<31, 444, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000244 "or $rA, $rS, $rB">;
Chris Lattner5eef9f32005-04-11 15:03:48 +0000245let Defs = [CR0] in
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000246def ORo : XForm_6<31, 444, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
247 "or. $rA, $rS, $rB">;
248def ORC : XForm_6<31, 412, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000249 "orc $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000250def SLD : XForm_6<31, 27, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000251 "sld $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000252def SLW : XForm_6<31, 24, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000253 "slw $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000254def SRD : XForm_6<31, 539, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000255 "srd $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000256def SRW : XForm_6<31, 536, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000257 "srw $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000258def SRAD : XForm_6<31, 794, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000259 "srad $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000260def SRAW : XForm_6<31, 792, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000261 "sraw $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000262def XOR : XForm_6<31, 316, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000263 "xor $rA, $rS, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000264let isStore = 1 in {
Nate Begemanc3306122004-08-21 05:56:39 +0000265def STBX : XForm_8<31, 215, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
266 "stbx $rS, $rA, $rB">;
267def STHX : XForm_8<31, 407, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
268 "sthx $rS, $rA, $rB">;
269def STWX : XForm_8<31, 151, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
270 "stwx $rS, $rA, $rB">;
271def STWUX : XForm_8<31, 183, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
272 "stwux $rS, $rA, $rB">;
273def STDX : XForm_8<31, 149, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
274 "stdx $rS, $rA, $rB">;
275def STDUX : XForm_8<31, 181, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
276 "stdux $rS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000277}
Nate Begemanc3306122004-08-21 05:56:39 +0000278def SRAWI : XForm_10<31, 824, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
279 "srawi $rA, $rS, $SH">;
280def CNTLZW : XForm_11<31, 26, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
281 "cntlzw $rA, $rS">;
282def EXTSB : XForm_11<31, 954, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
283 "extsb $rA, $rS">;
284def EXTSH : XForm_11<31, 922, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
285 "extsh $rA, $rS">;
Nate Begemand332fd52004-08-29 22:02:43 +0000286def EXTSW : XForm_11<31, 986, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS),
287 "extsw $rA, $rS">;
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000288def CMP : XForm_16<31, 0, 0, 0,
289 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
290 "cmp $crD, $long, $rA, $rB">;
291def CMPL : XForm_16<31, 32, 0, 0,
292 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
293 "cmpl $crD, $long, $rA, $rB">;
294def CMPW : XForm_16_ext<31, 0, 0, 0,
295 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
296 "cmpw $crD, $rA, $rB">;
297def CMPD : XForm_16_ext<31, 0, 1, 0,
298 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
299 "cmpd $crD, $rA, $rB">;
300def CMPLW : XForm_16_ext<31, 32, 0, 0,
301 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
302 "cmplw $crD, $rA, $rB">;
303def CMPLD : XForm_16_ext<31, 32, 1, 0,
304 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
305 "cmpld $crD, $rA, $rB">;
Nate Begeman33162522005-03-29 21:54:38 +0000306def FCMPO : XForm_17<63, 32, 0, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
307 "fcmpo $crD, $fA, $fB">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000308def FCMPU : XForm_17<63, 0, 0, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
309 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000310let isLoad = 1 in {
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000311def LFSX : XForm_25<31, 535, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
312 "lfsx $dst, $base, $index">;
313def LFDX : XForm_25<31, 599, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
314 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000315}
Nate Begemand332fd52004-08-29 22:02:43 +0000316def FCFID : XForm_26<63, 846, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
317 "fcfid $frD, $frB">;
318def FCTIDZ : XForm_26<63, 815, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
319 "fctidz $frD, $frB">;
320def FCTIWZ : XForm_26<63, 15, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
321 "fctiwz $frD, $frB">;
Nate Begeman27eeb002005-04-02 05:59:34 +0000322def FABS : XForm_26<63, 264, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
323 "fabs $frD, $frB">;
Nate Begemanc3306122004-08-21 05:56:39 +0000324def FMR : XForm_26<63, 72, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
325 "fmr $frD, $frB">;
Nate Begeman27eeb002005-04-02 05:59:34 +0000326def FNABS : XForm_26<63, 136, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
327 "fnabs $frD, $frB">;
Chris Lattnera1ab4512004-11-25 03:53:44 +0000328def FNEG : XForm_26<63, 40, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000329 "fneg $frD, $frB">;
330def FRSP : XForm_26<63, 12, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
331 "frsp $frD, $frB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000332let isStore = 1 in {
Nate Begemanc3306122004-08-21 05:56:39 +0000333def STFSX : XForm_28<31, 663, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
334 "stfsx $frS, $rA, $rB">;
335def STFDX : XForm_28<31, 727, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
336 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000337}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000338
Nate Begeman07aada82004-08-30 02:28:06 +0000339// XL-Form instructions. condition register logical ops.
340//
Nate Begemanef7288c2005-04-14 03:20:38 +0000341def CRAND : XLForm_1<19, 257, 0, 0, (ops CRRC:$D, crbit:$Db,
342 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
343 "crand $Db, $Ab, $Bb">;
344def CRANDC : XLForm_1<19, 129, 0, 0, (ops CRRC:$D, crbit:$Db,
345 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
346 "crandc $Db, $Ab, $Bb">;
347def CREQV : XLForm_1<19, 289, 0, 0, (ops CRRC:$D, crbit:$Db,
348 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
349 "creqv $Db, $Ab, $Bb">;
350def CRNAND : XLForm_1<19, 225, 0, 0, (ops CRRC:$D, crbit:$Db,
351 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
352 "crnand $Db, $Ab, $Bb">;
353def CRNOR : XLForm_1<19, 33, 0, 0, (ops CRRC:$D, crbit:$Db,
354 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
355 "crnor $Db, $Ab, $Bb">;
356def CROR : XLForm_1<19, 449, 0, 0, (ops CRRC:$D, crbit:$Db,
357 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
358 "cror $Db, $Ab, $Bb">;
359def CRORC : XLForm_1<19, 417, 0, 0, (ops CRRC:$D, crbit:$Db,
360 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
361 "crorc $Db, $Ab, $Bb">;
362def CRXOR : XLForm_1<19, 193, 0, 0, (ops CRRC:$D, crbit:$Db,
363 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
364 "crxor $Db, $Ab, $Bb">;
Nate Begeman7af02482005-04-12 07:04:16 +0000365def MCRF : XLForm_3<19, 0, 0, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000366 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000367
368// XFX-Form instructions. Instructions that deal with SPRs
369//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000370// Note that although LR should be listed as `8' and CTR as `9' in the SPR
371// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
372// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000373def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
374def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
375def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
376def MTCRF : XFXForm_5<31, 0, 144, (ops CRRC:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000377 "mtcrf $FXM, $rS">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000378def MFCRF : XFXForm_5<31, 1, 19, (ops GPRC:$rT, CRRC:$FXM),
Nate Begeman16ac7092005-04-18 02:43:24 +0000379 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000380def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
381def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000382
Nate Begeman07aada82004-08-30 02:28:06 +0000383// XS-Form instructions. Just 'sradi'
384//
Chris Lattner5035cef2005-04-19 04:40:07 +0000385def SRADI : XSForm_1<31, 413, 0, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
386 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000387
388// XO-Form instructions. Arithmetic instructions that can set overflow bit
389//
Chris Lattner5035cef2005-04-19 04:40:07 +0000390def ADD : XOForm_1<31, 266, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000391 "add $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000392def ADDC : XOForm_1<31, 10, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000393 "addc $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000394def ADDE : XOForm_1<31, 138, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000395 "adde $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000396def DIVD : XOForm_1<31, 489, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
397 "divd $rT, $rA, $rB">, isPPC64;
398def DIVDU : XOForm_1<31, 457, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
399 "divdu $rT, $rA, $rB">, isPPC64;
400def DIVW : XOForm_1<31, 491, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000401 "divw $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000402def DIVWU : XOForm_1<31, 459, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000403 "divwu $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000404def MULHW : XOForm_1<31, 75, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman815d6da2005-04-06 00:25:27 +0000405 "mulhw $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000406def MULHWU : XOForm_1<31, 11, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000407 "mulhwu $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000408def MULLD : XOForm_1<31, 233, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
409 "mulld $rT, $rA, $rB">, isPPC64;
410def MULLW : XOForm_1<31, 235, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000411 "mullw $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000412def SUBF : XOForm_1<31, 40, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000413 "subf $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000414def SUBFC : XOForm_1<31, 8, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000415 "subfc $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000416def SUBFE : XOForm_1<31, 136, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000417 "subfe $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000418def SUB : XOForm_1r<31, 40, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000419 "sub $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000420def ADDME : XOForm_3<31, 234, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begemana2de1022004-09-22 04:40:25 +0000421 "addme $rT, $rA">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000422def ADDZE : XOForm_3<31, 202, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000423 "addze $rT, $rA">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000424def NEG : XOForm_3<31, 104, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000425 "neg $rT, $rA">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000426def SUBFZE : XOForm_3<31, 200, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000427 "subfze $rT, $rA">;
428
429// A-Form instructions. Most of the instructions executed in the FPU are of
430// this type.
431//
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000432def FMADD : AForm_1<63, 29, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000433 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
434 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000435def FMADDS : AForm_1<59, 29, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000436 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
437 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000438def FMSUB : AForm_1<63, 28, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000439 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
440 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000441def FMSUBS : AForm_1<59, 28, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000442 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
443 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000444def FNMADD : AForm_1<63, 31, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000445 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
446 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000447def FNMADDS : AForm_1<59, 31, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000448 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
449 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000450def FNMSUB : AForm_1<63, 30, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000451 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
452 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000453def FNMSUBS : AForm_1<59, 30, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000454 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
455 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000456def FSEL : AForm_1<63, 23, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000457 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
458 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000459def FADD : AForm_2<63, 21, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000460 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
461 "fadd $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000462def FADDS : AForm_2<59, 21, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000463 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
464 "fadds $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000465def FDIV : AForm_2<63, 18, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000466 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
467 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000468def FDIVS : AForm_2<59, 18, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000469 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
470 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000471def FMUL : AForm_3<63, 25, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000472 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
473 "fmul $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000474def FMULS : AForm_3<59, 25, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000475 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
476 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000477def FSUB : AForm_2<63, 20, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000478 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
479 "fsub $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000480def FSUBS : AForm_2<59, 20, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000481 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
482 "fsubs $FRT, $FRA, $FRB">;
483
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000484// M-Form instructions. rotate and mask instructions.
485//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000486let isTwoAddress = 1 in {
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000487def RLWIMI : MForm_2<20, 0,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000488 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
489 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
490}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000491def RLWINM : MForm_2<21, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000492 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
493 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Nate Begeman9f833d32005-04-12 00:10:02 +0000494let Defs = [CR0] in
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000495def RLWINMo : MForm_2<21, 1,
Nate Begeman9f833d32005-04-12 00:10:02 +0000496 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
497 "rlwinm. $rA, $rS, $SH, $MB, $ME">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000498def RLWNM : MForm_2<23, 0,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000499 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
500 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000501
502// MD-Form instructions. 64 bit rotate instructions.
503//
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000504def RLDICL : MDForm_1<30, 0, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000505 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000506 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
507def RLDICR : MDForm_1<30, 1, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000508 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000509 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000510
Chris Lattnerbe686a82004-12-16 16:31:57 +0000511def PowerPCInstrInfo : InstrInfo {
512 let PHIInst = PHI;
513
514 let TSFlagsFields = [ "VMX", "PPC64" ];
515 let TSFlagsShifts = [ 0, 1 ];
516
517 let isLittleEndianEncoding = 1;
518}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000519