blob: ad7fe6b759c3fe6d2af7cb1605ad987b66f4867b [file] [log] [blame]
Chris Lattner6b4ea2c2005-04-11 15:03:41 +00001
Misha Brukman8c02c1c2004-07-27 23:29:16 +00002//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003//
4// The LLVM Compiler Infrastructure
5//
6// This file was developed by the LLVM research group and is distributed under
7// the University of Illinois Open Source License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000011// This file describes the subset of the 32-bit PowerPC instruction set, as used
12// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000013//
14//===----------------------------------------------------------------------===//
15
Misha Brukman28791dd2004-08-02 16:54:54 +000016include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000017
Chris Lattner0bdc6f12005-04-19 04:32:54 +000018class isPPC64 { bit PPC64 = 1; }
19class isVMX { bit VMX = 1; }
20
Misha Brukman145a5a32004-11-15 21:20:09 +000021let isTerminator = 1 in {
22 let isReturn = 1 in
Chris Lattnere19d0b12005-04-19 04:51:30 +000023 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
24 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
Misha Brukman145a5a32004-11-15 21:20:09 +000025}
Chris Lattner7bb424f2004-08-14 23:27:29 +000026
Nate Begemanc3306122004-08-21 05:56:39 +000027def u5imm : Operand<i8> {
28 let PrintMethod = "printU5ImmOperand";
29}
Nate Begeman07aada82004-08-30 02:28:06 +000030def u6imm : Operand<i8> {
31 let PrintMethod = "printU6ImmOperand";
32}
Nate Begemaned428532004-09-04 05:00:00 +000033def s16imm : Operand<i16> {
34 let PrintMethod = "printS16ImmOperand";
35}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000036def u16imm : Operand<i16> {
37 let PrintMethod = "printU16ImmOperand";
38}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000039def target : Operand<i32> {
40 let PrintMethod = "printBranchOperand";
41}
42def piclabel: Operand<i32> {
43 let PrintMethod = "printPICLabel";
44}
Nate Begemaned428532004-09-04 05:00:00 +000045def symbolHi: Operand<i32> {
46 let PrintMethod = "printSymbolHi";
47}
48def symbolLo: Operand<i32> {
49 let PrintMethod = "printSymbolLo";
50}
Nate Begemanef7288c2005-04-14 03:20:38 +000051def crbit: Operand<i8> {
52 let PrintMethod = "printcrbit";
53}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000054
Misha Brukman5dfe3a92004-06-21 16:55:25 +000055// Pseudo-instructions:
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000056def PHI : Pseudo<(ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +000057let isLoad = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000058def ADJCALLSTACKDOWN : Pseudo<(ops), "; ADJCALLSTACKDOWN">;
59def ADJCALLSTACKUP : Pseudo<(ops), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +000060}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000061def IMPLICIT_DEF : Pseudo<(ops), "; IMPLICIT_DEF">;
Chris Lattner7a823bd2005-02-15 20:26:49 +000062
63let Defs = [LR] in
64 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000065
Misha Brukmanb2edb442004-06-28 18:23:35 +000066let isBranch = 1, isTerminator = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000067 def COND_BRANCH : Pseudo<(ops), "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +000068 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
69//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
70 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
71//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +000072
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000073 // FIXME: 4*CR# needs to be added to the BI field!
74 // This will only work for CR0 as it stands now
Chris Lattnera611ab72005-04-19 05:00:59 +000075 def BLT : BForm_ext<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000076 "blt $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000077 def BLE : BForm_ext<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000078 "ble $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000079 def BEQ : BForm_ext<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000080 "beq $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000081 def BGE : BForm_ext<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000082 "bge $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000083 def BGT : BForm_ext<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000084 "bgt $block">;
Chris Lattnera611ab72005-04-19 05:00:59 +000085 def BNE : BForm_ext<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Nate Begemaned428532004-09-04 05:00:00 +000086 "bne $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +000087}
88
Misha Brukman5fa2b022004-06-29 23:37:36 +000089let isBranch = 1, isTerminator = 1, isCall = 1,
90 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000091 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
92 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
93 LR,XER,CTR,
94 CR0,CR1,CR5,CR6,CR7] in {
95 // Convenient aliases for call instructions
Chris Lattnera611ab72005-04-19 05:00:59 +000096 def CALLpcrel : IForm<18, 0, 1, (ops target:$func), "bl $func">;
Chris Lattnere19d0b12005-04-19 04:51:30 +000097 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1, (ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +000098}
99
Nate Begeman07aada82004-08-30 02:28:06 +0000100// D-Form instructions. Most instructions that perform an operation on a
101// register and an immediate are of this type.
102//
Nate Begemanb816f022004-10-07 22:30:03 +0000103let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000104def LBZ : DForm_1<34, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000105 "lbz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000106def LHA : DForm_1<42, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000107 "lha $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000108def LHZ : DForm_1<40, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000109 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000110def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000111 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000112def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000113 "lwz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000114def LWZU : DForm_1<35, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000115 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000116}
Chris Lattner57226fb2005-04-19 04:59:28 +0000117def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000118 "addi $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000119def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000120 "addic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000121def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000122 "addic. $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000123def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000124 "addis $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000125def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000126 "la $rD, $sym($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000127def LOADHiAddr : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000128 "addis $rD, $rA, $sym">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000129def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000130 "mulli $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000131def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000132 "subfic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000133def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000134 "li $rD, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000135def LIS : DForm_2_r0<15, (ops GPRC:$rD, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000136 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000137let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000138def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000139 "stmw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000140def STB : DForm_3<38, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000141 "stb $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000142def STH : DForm_3<44, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000143 "sth $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000144def STW : DForm_3<36, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000145 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000146def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000147 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000148}
Nate Begemanc7bd4822005-04-11 06:34:10 +0000149let Defs = [CR0] in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000150def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000151 "andi. $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000152def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begemanb816f022004-10-07 22:30:03 +0000153 "andis. $dst, $src1, $src2">;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000154}
Chris Lattner57226fb2005-04-19 04:59:28 +0000155def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000156 "ori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000157def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000158 "oris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000159def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000160 "xori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000161def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000162 "xoris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000163def NOP : DForm_4_zero<24, (ops), "nop">;
164def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000165 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000166def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000167 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000168def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
169 "cmpdi $crD, $rA, $imm">, isPPC64;
170def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000171 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000172def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000173 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000174def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
175 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000176let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000177def LFS : DForm_8<48, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000178 "lfs $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000179def LFD : DForm_8<50, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000180 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000181}
182let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000183def STFS : DForm_9<52, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000184 "stfs $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000185def STFD : DForm_9<54, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000186 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000187}
Nate Begemaned428532004-09-04 05:00:00 +0000188
189// DS-Form instructions. Load/Store instructions available in PPC-64
190//
Nate Begemanb816f022004-10-07 22:30:03 +0000191let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000192def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
193 "lwa $rT, $DS($rA)">, isPPC64;
194def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
195 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000196}
197let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000198def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
199 "std $rT, $DS($rA)">, isPPC64;
200def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
201 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000202}
Nate Begemanc3306122004-08-21 05:56:39 +0000203
Nate Begeman07aada82004-08-30 02:28:06 +0000204// X-Form instructions. Most instructions that perform an operation on a
205// register and another register are of this type.
206//
Nate Begemanb816f022004-10-07 22:30:03 +0000207let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000208def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000209 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000210def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000211 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000212def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000213 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000214def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
215 "lwax $dst, $base, $index">, isPPC64;
216def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000217 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000218def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
219 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000220}
Chris Lattnere19d0b12005-04-19 04:51:30 +0000221def AND : XForm_6<31, 28, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000222 "and $rA, $rS, $rB">;
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000223let Defs = [CR0] in
Chris Lattnere19d0b12005-04-19 04:51:30 +0000224def ANDo : XForm_6<31, 28, 1, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000225 "and. $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000226def ANDC : XForm_6<31, 60, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000227 "andc $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000228def EQV : XForm_6<31, 284, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000229 "eqv $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000230def NAND : XForm_6<31, 476, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000231 "nand $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000232def NOR : XForm_6<31, 124, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000233 "nor $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000234def OR : XForm_6<31, 444, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000235 "or $rA, $rS, $rB">;
Chris Lattner5eef9f32005-04-11 15:03:48 +0000236let Defs = [CR0] in
Chris Lattnere19d0b12005-04-19 04:51:30 +0000237def ORo : XForm_6<31, 444, 1, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6b4ea2c2005-04-11 15:03:41 +0000238 "or. $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000239def ORC : XForm_6<31, 412, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000240 "orc $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000241def SLD : XForm_6<31, 27, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
242 "sld $rA, $rS, $rB">, isPPC64;
243def SLW : XForm_6<31, 24, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000244 "slw $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000245def SRD : XForm_6<31, 539, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
246 "srd $rA, $rS, $rB">, isPPC64;
247def SRW : XForm_6<31, 536, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000248 "srw $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000249def SRAD : XForm_6<31, 794, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
250 "srad $rA, $rS, $rB">, isPPC64;
251def SRAW : XForm_6<31, 792, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000252 "sraw $rA, $rS, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000253def XOR : XForm_6<31, 316, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000254 "xor $rA, $rS, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000255let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000256def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000257 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000258def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000259 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000260def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000261 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000262def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000263 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000264def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
265 "stdx $rS, $rA, $rB">, isPPC64;
266def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
267 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000268}
Chris Lattnere19d0b12005-04-19 04:51:30 +0000269def SRAWI : XForm_10<31, 824, 0, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000270 "srawi $rA, $rS, $SH">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000271def CNTLZW : XForm_11<31, 26, 0, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000272 "cntlzw $rA, $rS">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000273def EXTSB : XForm_11<31, 954, 0, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000274 "extsb $rA, $rS">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000275def EXTSH : XForm_11<31, 922, 0, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000276 "extsh $rA, $rS">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000277def EXTSW : XForm_11<31, 986, 0, (ops GPRC:$rA, GPRC:$rS),
278 "extsw $rA, $rS">, isPPC64;
279def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000280 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000281def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000282 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000283def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000284 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000285def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
286 "cmpd $crD, $rA, $rB">, isPPC64;
287def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000288 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000289def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
290 "cmpld $crD, $rA, $rB">, isPPC64;
291def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000292 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000293def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000294 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000295let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000296def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000297 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000298def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000299 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000300}
Chris Lattnere19d0b12005-04-19 04:51:30 +0000301def FCFID : XForm_26<63, 846, 0, (ops FPRC:$frD, FPRC:$frB),
302 "fcfid $frD, $frB">, isPPC64;
303def FCTIDZ : XForm_26<63, 815, 0, (ops FPRC:$frD, FPRC:$frB),
304 "fctidz $frD, $frB">, isPPC64;
305def FCTIWZ : XForm_26<63, 15, 0, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000306 "fctiwz $frD, $frB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000307def FABS : XForm_26<63, 264, 0, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000308 "fabs $frD, $frB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000309def FMR : XForm_26<63, 72, 0, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000310 "fmr $frD, $frB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000311def FNABS : XForm_26<63, 136, 0, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000312 "fnabs $frD, $frB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000313def FNEG : XForm_26<63, 40, 0, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000314 "fneg $frD, $frB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000315def FRSP : XForm_26<63, 12, 0, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000316 "frsp $frD, $frB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000317let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000318def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000319 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000320def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000321 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000322}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000323
Nate Begeman07aada82004-08-30 02:28:06 +0000324// XL-Form instructions. condition register logical ops.
325//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000326def CRAND : XLForm_1<19, 257, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000327 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
328 "crand $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000329def CRANDC : XLForm_1<19, 129, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000330 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
331 "crandc $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000332def CREQV : XLForm_1<19, 289, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000333 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
334 "creqv $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000335def CRNAND : XLForm_1<19, 225, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000336 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
337 "crnand $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000338def CRNOR : XLForm_1<19, 33, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000339 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
340 "crnor $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000341def CROR : XLForm_1<19, 449, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000342 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
343 "cror $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000344def CRORC : XLForm_1<19, 417, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000345 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
346 "crorc $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000347def CRXOR : XLForm_1<19, 193, (ops CRRC:$D, crbit:$Db,
Nate Begemanef7288c2005-04-14 03:20:38 +0000348 CRRC:$A, crbit:$Ab, CRRC:$B, crbit:$Bb),
349 "crxor $Db, $Ab, $Bb">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000350def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000351 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000352
353// XFX-Form instructions. Instructions that deal with SPRs
354//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000355// Note that although LR should be listed as `8' and CTR as `9' in the SPR
356// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
357// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000358def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
359def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
360def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
361def MTCRF : XFXForm_5<31, 0, 144, (ops CRRC:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000362 "mtcrf $FXM, $rS">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000363def MFCRF : XFXForm_5<31, 1, 19, (ops GPRC:$rT, CRRC:$FXM),
Nate Begeman16ac7092005-04-18 02:43:24 +0000364 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000365def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
366def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000367
Nate Begeman07aada82004-08-30 02:28:06 +0000368// XS-Form instructions. Just 'sradi'
369//
Chris Lattner5035cef2005-04-19 04:40:07 +0000370def SRADI : XSForm_1<31, 413, 0, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
371 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000372
373// XO-Form instructions. Arithmetic instructions that can set overflow bit
374//
Chris Lattner5035cef2005-04-19 04:40:07 +0000375def ADD : XOForm_1<31, 266, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000376 "add $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000377def ADDC : XOForm_1<31, 10, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000378 "addc $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000379def ADDE : XOForm_1<31, 138, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000380 "adde $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000381def DIVD : XOForm_1<31, 489, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
382 "divd $rT, $rA, $rB">, isPPC64;
383def DIVDU : XOForm_1<31, 457, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
384 "divdu $rT, $rA, $rB">, isPPC64;
385def DIVW : XOForm_1<31, 491, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000386 "divw $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000387def DIVWU : XOForm_1<31, 459, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000388 "divwu $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000389def MULHW : XOForm_1<31, 75, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman815d6da2005-04-06 00:25:27 +0000390 "mulhw $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000391def MULHWU : XOForm_1<31, 11, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000392 "mulhwu $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000393def MULLD : XOForm_1<31, 233, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
394 "mulld $rT, $rA, $rB">, isPPC64;
395def MULLW : XOForm_1<31, 235, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000396 "mullw $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000397def SUBF : XOForm_1<31, 40, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000398 "subf $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000399def SUBFC : XOForm_1<31, 8, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000400 "subfc $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000401def SUBFE : XOForm_1<31, 136, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000402 "subfe $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000403def SUB : XOForm_1r<31, 40, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Nate Begeman07aada82004-08-30 02:28:06 +0000404 "sub $rT, $rA, $rB">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000405def ADDME : XOForm_3<31, 234, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begemana2de1022004-09-22 04:40:25 +0000406 "addme $rT, $rA">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000407def ADDZE : XOForm_3<31, 202, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000408 "addze $rT, $rA">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000409def NEG : XOForm_3<31, 104, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000410 "neg $rT, $rA">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000411def SUBFZE : XOForm_3<31, 200, 0, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000412 "subfze $rT, $rA">;
413
414// A-Form instructions. Most of the instructions executed in the FPU are of
415// this type.
416//
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000417def FMADD : AForm_1<63, 29, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000418 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
419 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000420def FMADDS : AForm_1<59, 29, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000421 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
422 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000423def FMSUB : AForm_1<63, 28, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000424 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
425 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000426def FMSUBS : AForm_1<59, 28, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000427 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
428 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000429def FNMADD : AForm_1<63, 31, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000430 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
431 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000432def FNMADDS : AForm_1<59, 31, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000433 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
434 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000435def FNMSUB : AForm_1<63, 30, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000436 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
437 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000438def FNMSUBS : AForm_1<59, 30, 0,
Nate Begeman178bb342005-04-04 23:01:51 +0000439 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
440 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000441def FSEL : AForm_1<63, 23, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000442 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
443 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000444def FADD : AForm_2<63, 21, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000445 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
446 "fadd $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000447def FADDS : AForm_2<59, 21, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000448 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
449 "fadds $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000450def FDIV : AForm_2<63, 18, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000451 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
452 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000453def FDIVS : AForm_2<59, 18, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000454 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
455 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000456def FMUL : AForm_3<63, 25, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000457 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
458 "fmul $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000459def FMULS : AForm_3<59, 25, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000460 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
461 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000462def FSUB : AForm_2<63, 20, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000463 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
464 "fsub $FRT, $FRA, $FRB">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000465def FSUBS : AForm_2<59, 20, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000466 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
467 "fsubs $FRT, $FRA, $FRB">;
468
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000469// M-Form instructions. rotate and mask instructions.
470//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000471let isTwoAddress = 1 in {
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000472def RLWIMI : MForm_2<20, 0,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000473 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
474 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
475}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000476def RLWINM : MForm_2<21, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000477 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
478 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Nate Begeman9f833d32005-04-12 00:10:02 +0000479let Defs = [CR0] in
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000480def RLWINMo : MForm_2<21, 1,
Nate Begeman9f833d32005-04-12 00:10:02 +0000481 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
482 "rlwinm. $rA, $rS, $SH, $MB, $ME">;
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000483def RLWNM : MForm_2<23, 0,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000484 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
485 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000486
487// MD-Form instructions. 64 bit rotate instructions.
488//
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000489def RLDICL : MDForm_1<30, 0, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000490 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000491 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
492def RLDICR : MDForm_1<30, 1, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000493 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000494 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000495
Chris Lattnerbe686a82004-12-16 16:31:57 +0000496def PowerPCInstrInfo : InstrInfo {
497 let PHIInst = PHI;
498
499 let TSFlagsFields = [ "VMX", "PPC64" ];
500 let TSFlagsShifts = [ 0, 1 ];
501
502 let isLittleEndianEncoding = 1;
503}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000504