blob: 5cc01c67650da5795ba39b4b7446d75841fb45f1 [file] [log] [blame]
Chris Lattner697954c2002-01-20 22:54:45 +00001/* Title: PhyRegAlloc.h -*- C++ -*-
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +00002 Author: Ruchira Sasanka
3 Date: Aug 20, 01
4 Purpose: This is the main entry point for register allocation.
5
6 Notes:
Ruchira Sasanka42bd1772002-01-07 19:16:26 +00007 =====
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +00008
9 * RegisterClasses: Each RegClass accepts a
10 MachineRegClass which contains machine specific info about that register
11 class. The code in the RegClass is machine independent and they use
12 access functions in the MachineRegClass object passed into it to get
13 machine specific info.
14
15 * Machine dependent work: All parts of the register coloring algorithm
16 except coloring of an individual node are machine independent.
17
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000018 Register allocation must be done as:
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000019
Chris Lattner483e14e2002-04-27 07:27:19 +000020 FunctionLiveVarInfo LVI(*FunctionI ); // compute LV info
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000021 LVI.analyze();
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000022
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000023 TargetMachine &target = ....
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000024
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000025
Chris Lattner483e14e2002-04-27 07:27:19 +000026 PhyRegAlloc PRA(*FunctionI, target, &LVI); // allocate regs
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000027 PRA.allocateRegisters();
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000028*/
29
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000030#ifndef PHY_REG_ALLOC_H
31#define PHY_REG_ALLOC_H
32
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000033#include "llvm/CodeGen/RegClass.h"
34#include "llvm/CodeGen/LiveRangeInfo.h"
Ruchira Sasanka21721b62001-10-15 16:22:44 +000035#include <deque>
Chris Lattner29f4c062002-02-03 07:13:04 +000036class MachineCodeForMethod;
Chris Lattner2182c782002-02-04 05:52:08 +000037class MachineRegInfo;
Chris Lattner483e14e2002-04-27 07:27:19 +000038class FunctionLiveVarInfo;
Chris Lattner2182c782002-02-04 05:52:08 +000039class MachineInstr;
Chris Lattner14ab1ce2002-02-04 17:48:00 +000040namespace cfg { class LoopInfo; }
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000041
42//----------------------------------------------------------------------------
43// Class AddedInstrns:
44// When register allocator inserts new instructions in to the existing
45// instruction stream, it does NOT directly modify the instruction stream.
46// Rather, it creates an object of AddedInstrns and stick it in the
47// AddedInstrMap for an existing instruction. This class contains two vectors
48// to store such instructions added before and after an existing instruction.
49//----------------------------------------------------------------------------
50
Chris Lattner0b0ffa02002-04-09 05:13:04 +000051struct AddedInstrns {
Chris Lattner697954c2002-01-20 22:54:45 +000052 std::deque<MachineInstr*> InstrnsBefore;// Added insts BEFORE an existing inst
53 std::deque<MachineInstr*> InstrnsAfter; // Added insts AFTER an existing inst
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000054};
55
Chris Lattner0b0ffa02002-04-09 05:13:04 +000056typedef std::map<const MachineInstr *, AddedInstrns> AddedInstrMapType;
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000057
58
59
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000060//----------------------------------------------------------------------------
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000061// class PhyRegAlloc:
62// Main class the register allocator. Call allocateRegisters() to allocate
Chris Lattnerb7653df2002-04-08 22:03:57 +000063// registers for a Function.
Ruchira Sasanka20c82b12001-10-28 18:15:12 +000064//----------------------------------------------------------------------------
65
66
Chris Lattner3e0f8282002-02-04 17:38:48 +000067class PhyRegAlloc: public NonCopyable {
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000068
Chris Lattner697954c2002-01-20 22:54:45 +000069 std::vector<RegClass *> RegClassList; // vector of register classes
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000070 const TargetMachine &TM; // target machine
Chris Lattnerb7653df2002-04-08 22:03:57 +000071 const Function *Meth; // name of the function we work on
Chris Lattner29f4c062002-02-03 07:13:04 +000072 MachineCodeForMethod &mcInfo; // descriptor for method's native code
Chris Lattner483e14e2002-04-27 07:27:19 +000073 FunctionLiveVarInfo *const LVI; // LV information for this method
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000074 // (already computed for BBs)
75 LiveRangeInfo LRI; // LR info (will be computed)
76 const MachineRegInfo &MRI; // Machine Register information
77 const unsigned NumOfRegClasses; // recorded here for efficiency
78
Ruchira Sasanka51bc0e72001-11-03 17:14:44 +000079
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000080 AddedInstrMapType AddedInstrMap; // to store instrns added in this phase
Vikram S. Adved23a2292002-04-25 04:46:28 +000081 AddedInstrns AddedInstrAtEntry; // to store instrns added at entry
Chris Lattner14ab1ce2002-02-04 17:48:00 +000082 cfg::LoopInfo *LoopDepthCalc; // to calculate loop depths
Ruchira Sasanka42bd1772002-01-07 19:16:26 +000083 ReservedColorListType ResColList; // A set of reserved regs if desired.
84 // currently not used
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +000085
Chris Lattner3e0f8282002-02-04 17:38:48 +000086public:
Chris Lattner483e14e2002-04-27 07:27:19 +000087 PhyRegAlloc(Function *F, const TargetMachine& TM, FunctionLiveVarInfo *Lvi,
Chris Lattner14ab1ce2002-02-04 17:48:00 +000088 cfg::LoopInfo *LoopDepthCalc);
Chris Lattner3e0f8282002-02-04 17:38:48 +000089 ~PhyRegAlloc();
90
91 // main method called for allocating registers
92 //
93 void allocateRegisters();
Vikram S. Adve705f95e2002-03-18 03:26:48 +000094
95
96 // access to register classes by class ID
97 //
98 const RegClass* getRegClassByID(unsigned int id) const {
99 return RegClassList[id];
100 }
101 RegClass* getRegClassByID(unsigned int id) {
102 return RegClassList[id]; }
103
104
Chris Lattner3e0f8282002-02-04 17:38:48 +0000105private:
106
Ruchira Sasanka51bc0e72001-11-03 17:14:44 +0000107
Ruchira Sasanka42bd1772002-01-07 19:16:26 +0000108
109 //------- ------------------ private methods---------------------------------
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000110
Chris Lattner5e5dfa32002-02-05 02:51:01 +0000111 void addInterference(const Value *Def, const ValueSet *LVSet,
112 bool isCallInst);
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000113
114 void addInterferencesForArgs();
115 void createIGNodeListsAndIGs();
116 void buildInterferenceGraphs();
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000117
Ruchira Sasanka36f77072001-10-19 17:21:59 +0000118 void setCallInterferences(const MachineInstr *MInst,
Chris Lattner5e5dfa32002-02-05 02:51:01 +0000119 const ValueSet *LVSetAft );
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000120
Ruchira Sasankaf7434f02001-10-23 21:38:42 +0000121 void move2DelayedInstr(const MachineInstr *OrigMI,
122 const MachineInstr *DelayedMI );
123
Ruchira Sasanka44d2b942001-10-19 21:42:06 +0000124 void markUnusableSugColors();
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000125 void allocateStackSpace4SpilledLRs();
126
Chris Lattner00d91c62001-11-08 20:55:05 +0000127 void insertCode4SpilledLR (const LiveRange *LR,
128 MachineInstr *MInst,
129 const BasicBlock *BB,
130 const unsigned OpNum);
Ruchira Sasanka44d2b942001-10-19 21:42:06 +0000131
Chris Lattner697954c2002-01-20 22:54:45 +0000132 inline void constructLiveRanges() { LRI.constructLiveRanges(); }
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000133
134 void colorIncomingArgs();
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000135 void colorCallRetArgs();
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000136 void updateMachineCode();
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000137
Ruchira Sasanka6053b932001-09-15 19:08:41 +0000138 void printLabel(const Value *const Val);
139 void printMachineCode();
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000140
141 friend class UltraSparcRegInfo;
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000142
143
Chris Lattner5e5dfa32002-02-05 02:51:01 +0000144 int getUsableUniRegAtMI(RegClass *RC, int RegType,
Ruchira Sasanka825dd552001-11-15 20:22:37 +0000145 const MachineInstr *MInst,
Vikram S. Adve705f95e2002-03-18 03:26:48 +0000146 const ValueSet *LVSetBef, MachineInstr *&MIBef,
147 MachineInstr *&MIAft );
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000148
Ruchira Sasanka825dd552001-11-15 20:22:37 +0000149 int getUnusedUniRegAtMI(RegClass *RC, const MachineInstr *MInst,
Chris Lattner5e5dfa32002-02-05 02:51:01 +0000150 const ValueSet *LVSetBef);
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000151
Ruchira Sasanka825dd552001-11-15 20:22:37 +0000152 void setRelRegsUsedByThisInst(RegClass *RC, const MachineInstr *MInst );
153 int getUniRegNotUsedByThisInst(RegClass *RC, const MachineInstr *MInst);
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000154
Ruchira Sasankacbddf492001-11-14 15:37:13 +0000155 void addInterf4PseudoInstr(const MachineInstr *MInst);
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000156};
157
158
Ruchira Sasanka7cd2ca12001-09-08 14:22:50 +0000159#endif
160