Chris Lattner | 23e70eb | 2010-08-17 16:20:04 +0000 | [diff] [blame] | 1 | //===- ARM.td - Describe the ARM Target Machine ------------*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | // Target-independent interfaces which we are implementing |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
Evan Cheng | 027fdbe | 2008-11-24 07:34:46 +0000 | [diff] [blame] | 17 | include "llvm/Target/Target.td" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 18 | |
Evan Cheng | db06873 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 19 | //===----------------------------------------------------------------------===// |
| 20 | // ARM Subtarget state. |
| 21 | // |
| 22 | |
Evan Cheng | 963b03c | 2011-07-07 19:05:12 +0000 | [diff] [blame] | 23 | def ModeThumb : SubtargetFeature<"thumb-mode", "InThumbMode", "true", |
Evan Cheng | db06873 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 24 | "Thumb mode">; |
Jim Grosbach | 2317e40 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 25 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 26 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | // ARM Subtarget features. |
| 28 | // |
| 29 | |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 30 | def FeatureVFP2 : SubtargetFeature<"vfp2", "HasVFPv2", "true", |
Anton Korobeynikov | d4022c3 | 2009-05-29 23:41:08 +0000 | [diff] [blame] | 31 | "Enable VFP2 instructions">; |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 32 | def FeatureVFP3 : SubtargetFeature<"vfp3", "HasVFPv3", "true", |
| 33 | "Enable VFP3 instructions", |
| 34 | [FeatureVFP2]>; |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame^] | 35 | def FeatureVFP4 : SubtargetFeature<"vfp4", "HasVFPv4", "true", |
| 36 | "Enable VFP4 instructions", |
| 37 | [FeatureVFP3]>; |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 38 | def FeatureNEON : SubtargetFeature<"neon", "HasNEON", "true", |
| 39 | "Enable NEON instructions", |
| 40 | [FeatureVFP3]>; |
Anton Korobeynikov | 4b4e622 | 2012-01-22 12:07:33 +0000 | [diff] [blame^] | 41 | def FeatureNEONVFP4 : SubtargetFeature<"neon-vfpv4", "HasNEONVFPv4", "true", |
| 42 | "Enable NEON-VFP4 instructions", |
| 43 | [FeatureVFP4, FeatureNEON]>; |
Evan Cheng | 94ca42f | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 44 | def FeatureThumb2 : SubtargetFeature<"thumb2", "HasThumb2", "true", |
Anton Korobeynikov | d4022c3 | 2009-05-29 23:41:08 +0000 | [diff] [blame] | 45 | "Enable Thumb2 instructions">; |
Evan Cheng | 7b4d311 | 2010-08-11 07:17:46 +0000 | [diff] [blame] | 46 | def FeatureNoARM : SubtargetFeature<"noarm", "NoARM", "true", |
| 47 | "Does not support ARM mode execution">; |
Anton Korobeynikov | 631379e | 2010-03-14 18:42:38 +0000 | [diff] [blame] | 48 | def FeatureFP16 : SubtargetFeature<"fp16", "HasFP16", "true", |
| 49 | "Enable half-precision floating point">; |
Bob Wilson | 77f42b5 | 2010-10-12 16:22:47 +0000 | [diff] [blame] | 50 | def FeatureD16 : SubtargetFeature<"d16", "HasD16", "true", |
| 51 | "Restrict VFP3 to 16 double registers">; |
Jim Grosbach | 2940213 | 2010-05-05 23:44:43 +0000 | [diff] [blame] | 52 | def FeatureHWDiv : SubtargetFeature<"hwdiv", "HasHardwareDivide", "true", |
| 53 | "Enable divide instructions">; |
Evan Cheng | d6b4632 | 2010-08-11 06:51:54 +0000 | [diff] [blame] | 54 | def FeatureT2XtPk : SubtargetFeature<"t2xtpk", "HasT2ExtractPack", "true", |
Jim Grosbach | 2940213 | 2010-05-05 23:44:43 +0000 | [diff] [blame] | 55 | "Enable Thumb2 extract and pack instructions">; |
Evan Cheng | d6b4632 | 2010-08-11 06:51:54 +0000 | [diff] [blame] | 56 | def FeatureDB : SubtargetFeature<"db", "HasDataBarrier", "true", |
| 57 | "Has data barrier (dmb / dsb) instructions">; |
Evan Cheng | 7a41599 | 2010-07-13 19:21:50 +0000 | [diff] [blame] | 58 | def FeatureSlowFPBrcc : SubtargetFeature<"slow-fp-brcc", "SlowFPBrcc", "true", |
| 59 | "FP compare + branch is slow">; |
Jim Grosbach | fcba5e6 | 2010-08-11 15:44:15 +0000 | [diff] [blame] | 60 | def FeatureVFPOnlySP : SubtargetFeature<"fp-only-sp", "FPOnlySP", "true", |
| 61 | "Floating point unit supports single precision only">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 62 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 63 | // Some processors have FP multiply-accumulate instructions that don't |
| 64 | // play nicely with other VFP / NEON instructions, and it's generally better |
Jim Grosbach | 6b2e8dc | 2010-03-25 23:11:16 +0000 | [diff] [blame] | 65 | // to just not use them. |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 66 | def FeatureHasSlowFPVMLx : SubtargetFeature<"slowfpvmlx", "SlowFPVMLx", "true", |
| 67 | "Disable VFP / NEON MAC instructions">; |
Evan Cheng | 463d358 | 2011-03-31 19:38:48 +0000 | [diff] [blame] | 68 | |
| 69 | // Cortex-A8 / A9 Advanced SIMD has multiplier accumulator forwarding. |
| 70 | def FeatureVMLxForwarding : SubtargetFeature<"vmlx-forwarding", |
| 71 | "HasVMLxForwarding", "true", |
| 72 | "Has multiplier accumulator forwarding">; |
| 73 | |
Jim Grosbach | 7ec7a0e | 2010-03-25 23:47:34 +0000 | [diff] [blame] | 74 | // Some processors benefit from using NEON instructions for scalar |
| 75 | // single-precision FP operations. |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 76 | def FeatureNEONForFP : SubtargetFeature<"neonfp", "UseNEONForSinglePrecisionFP", |
| 77 | "true", |
| 78 | "Use NEON for single precision FP">; |
Jim Grosbach | 7ec7a0e | 2010-03-25 23:47:34 +0000 | [diff] [blame] | 79 | |
Evan Cheng | e44be63 | 2010-08-09 18:35:19 +0000 | [diff] [blame] | 80 | // Disable 32-bit to 16-bit narrowing for experimentation. |
| 81 | def FeaturePref32BitThumb : SubtargetFeature<"32bit", "Pref32BitThumb", "true", |
| 82 | "Prefer 32-bit Thumb instrs">; |
Jim Grosbach | 6b2e8dc | 2010-03-25 23:11:16 +0000 | [diff] [blame] | 83 | |
Bob Wilson | 5dde893 | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 84 | /// Some instructions update CPSR partially, which can add false dependency for |
| 85 | /// out-of-order implementation, e.g. Cortex-A9, unless each individual bit is |
| 86 | /// mapped to a separate physical register. Avoid partial CPSR update for these |
| 87 | /// processors. |
| 88 | def FeatureAvoidPartialCPSR : SubtargetFeature<"avoid-partial-cpsr", |
| 89 | "AvoidCPSRPartialUpdate", "true", |
| 90 | "Avoid CPSR partial update for OOO execution">; |
| 91 | |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 92 | /// Some M architectures don't have the DSP extension (v7E-M vs. v7M) |
| 93 | def FeatureDSPThumb2 : SubtargetFeature<"t2dsp", "Thumb2DSP", "true", |
Nick Lewycky | b210cbf | 2011-08-25 21:46:20 +0000 | [diff] [blame] | 94 | "Supports v7 DSP instructions in Thumb2">; |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 95 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 96 | // Multiprocessing extension. |
| 97 | def FeatureMP : SubtargetFeature<"mp", "HasMPExtension", "true", |
| 98 | "Supports Multiprocessing extension">; |
Evan Cheng | d6b4632 | 2010-08-11 06:51:54 +0000 | [diff] [blame] | 99 | |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 100 | // M-series ISA? |
| 101 | def FeatureMClass : SubtargetFeature<"mclass", "IsMClass", "true", |
| 102 | "Is microcontroller profile ('M' series)">; |
| 103 | |
Evan Cheng | db06873 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 104 | // ARM ISAs. |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 105 | def HasV4TOps : SubtargetFeature<"v4t", "HasV4TOps", "true", |
Evan Cheng | db06873 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 106 | "Support ARM v4T instructions">; |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 107 | def HasV5TOps : SubtargetFeature<"v5t", "HasV5TOps", "true", |
Evan Cheng | db06873 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 108 | "Support ARM v5T instructions", |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 109 | [HasV4TOps]>; |
| 110 | def HasV5TEOps : SubtargetFeature<"v5te", "HasV5TEOps", "true", |
Evan Cheng | db06873 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 111 | "Support ARM v5TE, v5TEj, and v5TExp instructions", |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 112 | [HasV5TOps]>; |
| 113 | def HasV6Ops : SubtargetFeature<"v6", "HasV6Ops", "true", |
Evan Cheng | db06873 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 114 | "Support ARM v6 instructions", |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 115 | [HasV5TEOps]>; |
| 116 | def HasV6T2Ops : SubtargetFeature<"v6t2", "HasV6T2Ops", "true", |
Evan Cheng | db06873 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 117 | "Support ARM v6t2 instructions", |
Evan Cheng | 0d18174 | 2011-09-20 21:38:18 +0000 | [diff] [blame] | 118 | [HasV6Ops, FeatureThumb2]>; |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 119 | def HasV7Ops : SubtargetFeature<"v7", "HasV7Ops", "true", |
Evan Cheng | db06873 | 2011-07-07 08:26:46 +0000 | [diff] [blame] | 120 | "Support ARM v7 instructions", |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 121 | [HasV6T2Ops]>; |
Evan Cheng | d6b4632 | 2010-08-11 06:51:54 +0000 | [diff] [blame] | 122 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 123 | //===----------------------------------------------------------------------===// |
| 124 | // ARM Processors supported. |
| 125 | // |
| 126 | |
Evan Cheng | 8557c2b | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 127 | include "ARMSchedule.td" |
| 128 | |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 129 | // ARM processor families. |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 130 | def ProcA8 : SubtargetFeature<"a8", "ARMProcFamily", "CortexA8", |
| 131 | "Cortex-A8 ARM processors", |
Evan Cheng | 167be80 | 2010-12-05 23:03:45 +0000 | [diff] [blame] | 132 | [FeatureSlowFPBrcc, FeatureNEONForFP, |
Evan Cheng | 463d358 | 2011-03-31 19:38:48 +0000 | [diff] [blame] | 133 | FeatureHasSlowFPVMLx, FeatureVMLxForwarding, |
| 134 | FeatureT2XtPk]>; |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 135 | def ProcA9 : SubtargetFeature<"a9", "ARMProcFamily", "CortexA9", |
Evan Cheng | 167be80 | 2010-12-05 23:03:45 +0000 | [diff] [blame] | 136 | "Cortex-A9 ARM processors", |
Bob Wilson | 84c5eed | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 137 | [FeatureVMLxForwarding, |
Bob Wilson | 5dde893 | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 138 | FeatureT2XtPk, FeatureFP16, |
| 139 | FeatureAvoidPartialCPSR]>; |
Evan Cheng | 3ef1c87 | 2010-09-10 01:29:16 +0000 | [diff] [blame] | 140 | |
Evan Cheng | 8557c2b | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 141 | class ProcNoItin<string Name, list<SubtargetFeature> Features> |
| 142 | : Processor<Name, GenericItineraries, Features>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 143 | |
| 144 | // V4 Processors. |
Evan Cheng | 8557c2b | 2009-06-19 01:51:50 +0000 | [diff] [blame] | 145 | def : ProcNoItin<"generic", []>; |
| 146 | def : ProcNoItin<"arm8", []>; |
| 147 | def : ProcNoItin<"arm810", []>; |
| 148 | def : ProcNoItin<"strongarm", []>; |
| 149 | def : ProcNoItin<"strongarm110", []>; |
| 150 | def : ProcNoItin<"strongarm1100", []>; |
| 151 | def : ProcNoItin<"strongarm1110", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 152 | |
| 153 | // V4T Processors. |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 154 | def : ProcNoItin<"arm7tdmi", [HasV4TOps]>; |
| 155 | def : ProcNoItin<"arm7tdmi-s", [HasV4TOps]>; |
| 156 | def : ProcNoItin<"arm710t", [HasV4TOps]>; |
| 157 | def : ProcNoItin<"arm720t", [HasV4TOps]>; |
| 158 | def : ProcNoItin<"arm9", [HasV4TOps]>; |
| 159 | def : ProcNoItin<"arm9tdmi", [HasV4TOps]>; |
| 160 | def : ProcNoItin<"arm920", [HasV4TOps]>; |
| 161 | def : ProcNoItin<"arm920t", [HasV4TOps]>; |
| 162 | def : ProcNoItin<"arm922t", [HasV4TOps]>; |
| 163 | def : ProcNoItin<"arm940t", [HasV4TOps]>; |
| 164 | def : ProcNoItin<"ep9312", [HasV4TOps]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 165 | |
| 166 | // V5T Processors. |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 167 | def : ProcNoItin<"arm10tdmi", [HasV5TOps]>; |
| 168 | def : ProcNoItin<"arm1020t", [HasV5TOps]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 169 | |
| 170 | // V5TE Processors. |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 171 | def : ProcNoItin<"arm9e", [HasV5TEOps]>; |
| 172 | def : ProcNoItin<"arm926ej-s", [HasV5TEOps]>; |
| 173 | def : ProcNoItin<"arm946e-s", [HasV5TEOps]>; |
| 174 | def : ProcNoItin<"arm966e-s", [HasV5TEOps]>; |
| 175 | def : ProcNoItin<"arm968e-s", [HasV5TEOps]>; |
| 176 | def : ProcNoItin<"arm10e", [HasV5TEOps]>; |
| 177 | def : ProcNoItin<"arm1020e", [HasV5TEOps]>; |
| 178 | def : ProcNoItin<"arm1022e", [HasV5TEOps]>; |
| 179 | def : ProcNoItin<"xscale", [HasV5TEOps]>; |
| 180 | def : ProcNoItin<"iwmmxt", [HasV5TEOps]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 181 | |
| 182 | // V6 Processors. |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 183 | def : Processor<"arm1136j-s", ARMV6Itineraries, [HasV6Ops]>; |
| 184 | def : Processor<"arm1136jf-s", ARMV6Itineraries, [HasV6Ops, FeatureVFP2, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 185 | FeatureHasSlowFPVMLx]>; |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 186 | def : Processor<"arm1176jz-s", ARMV6Itineraries, [HasV6Ops]>; |
| 187 | def : Processor<"arm1176jzf-s", ARMV6Itineraries, [HasV6Ops, FeatureVFP2, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 188 | FeatureHasSlowFPVMLx]>; |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 189 | def : Processor<"mpcorenovfp", ARMV6Itineraries, [HasV6Ops]>; |
| 190 | def : Processor<"mpcore", ARMV6Itineraries, [HasV6Ops, FeatureVFP2, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 191 | FeatureHasSlowFPVMLx]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 192 | |
Evan Cheng | c7569ed | 2010-08-11 06:30:38 +0000 | [diff] [blame] | 193 | // V6M Processors. |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 194 | def : Processor<"cortex-m0", ARMV6Itineraries, [HasV6Ops, FeatureNoARM, |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 195 | FeatureDB, FeatureMClass]>; |
Evan Cheng | c7569ed | 2010-08-11 06:30:38 +0000 | [diff] [blame] | 196 | |
Anton Korobeynikov | fbbf1ee | 2009-06-08 21:20:36 +0000 | [diff] [blame] | 197 | // V6T2 Processors. |
Evan Cheng | 0d18174 | 2011-09-20 21:38:18 +0000 | [diff] [blame] | 198 | def : Processor<"arm1156t2-s", ARMV6Itineraries, [HasV6T2Ops, |
| 199 | FeatureDSPThumb2]>; |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 200 | def : Processor<"arm1156t2f-s", ARMV6Itineraries, [HasV6T2Ops, FeatureVFP2, |
Evan Cheng | 0d18174 | 2011-09-20 21:38:18 +0000 | [diff] [blame] | 201 | FeatureHasSlowFPVMLx, |
| 202 | FeatureDSPThumb2]>; |
Anton Korobeynikov | d4022c3 | 2009-05-29 23:41:08 +0000 | [diff] [blame] | 203 | |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 204 | // V7a Processors. |
Evan Cheng | 6762d91 | 2009-07-21 18:54:14 +0000 | [diff] [blame] | 205 | def : Processor<"cortex-a8", CortexA8Itineraries, |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 206 | [ProcA8, HasV7Ops, FeatureNEON, FeatureDB, |
| 207 | FeatureDSPThumb2]>; |
Anton Korobeynikov | 2eeeff8 | 2010-04-07 18:19:18 +0000 | [diff] [blame] | 208 | def : Processor<"cortex-a9", CortexA9Itineraries, |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 209 | [ProcA9, HasV7Ops, FeatureNEON, FeatureDB, |
| 210 | FeatureDSPThumb2]>; |
Bob Wilson | cd70496 | 2011-04-19 18:11:52 +0000 | [diff] [blame] | 211 | def : Processor<"cortex-a9-mp", CortexA9Itineraries, |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 212 | [ProcA9, HasV7Ops, FeatureNEON, FeatureDB, |
| 213 | FeatureDSPThumb2, FeatureMP]>; |
Evan Cheng | c7569ed | 2010-08-11 06:30:38 +0000 | [diff] [blame] | 214 | |
| 215 | // V7M Processors. |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 216 | def : ProcNoItin<"cortex-m3", [HasV7Ops, |
| 217 | FeatureThumb2, FeatureNoARM, FeatureDB, |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 218 | FeatureHWDiv, FeatureMClass]>; |
Evan Cheng | 39dfb0f | 2011-07-07 03:55:05 +0000 | [diff] [blame] | 219 | |
| 220 | // V7EM Processors. |
| 221 | def : ProcNoItin<"cortex-m4", [HasV7Ops, |
| 222 | FeatureThumb2, FeatureNoARM, FeatureDB, |
| 223 | FeatureHWDiv, FeatureDSPThumb2, |
| 224 | FeatureT2XtPk, FeatureVFP2, |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 225 | FeatureVFPOnlySP, FeatureMClass]>; |
Anton Korobeynikov | 6d7d2aa | 2009-05-23 19:51:43 +0000 | [diff] [blame] | 226 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 227 | //===----------------------------------------------------------------------===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 228 | // Register File Description |
| 229 | //===----------------------------------------------------------------------===// |
| 230 | |
| 231 | include "ARMRegisterInfo.td" |
| 232 | |
Bob Wilson | 1f595bb | 2009-04-17 19:07:39 +0000 | [diff] [blame] | 233 | include "ARMCallingConv.td" |
| 234 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 235 | //===----------------------------------------------------------------------===// |
| 236 | // Instruction Descriptions |
| 237 | //===----------------------------------------------------------------------===// |
| 238 | |
| 239 | include "ARMInstrInfo.td" |
| 240 | |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 241 | def ARMInstrInfo : InstrInfo; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 242 | |
Jim Grosbach | 2317e40 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 243 | |
| 244 | //===----------------------------------------------------------------------===// |
| 245 | // Assembly printer |
| 246 | //===----------------------------------------------------------------------===// |
| 247 | // ARM Uses the MC printer for asm output, so make sure the TableGen |
| 248 | // AsmWriter bits get associated with the correct class. |
| 249 | def ARMAsmWriter : AsmWriter { |
| 250 | string AsmWriterClassName = "InstPrinter"; |
| 251 | bit isMCAsmWriter = 1; |
| 252 | } |
| 253 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 254 | //===----------------------------------------------------------------------===// |
| 255 | // Declare the target which we are implementing |
| 256 | //===----------------------------------------------------------------------===// |
| 257 | |
| 258 | def ARM : Target { |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 259 | // Pull in Instruction Info: |
| 260 | let InstructionSet = ARMInstrInfo; |
Jim Grosbach | 2317e40 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 261 | |
| 262 | let AssemblyWriters = [ARMAsmWriter]; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 263 | } |