blob: 468dd670263dda4a9d8b361201ab62e0c60b6b41 [file] [log] [blame]
Chris Lattner36fe6d22008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Evan Cheng25ab6902006-09-08 06:48:29 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng25ab6902006-09-08 06:48:29 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner36fe6d22008-01-10 05:50:42 +000017// Operand Definitions.
Evan Cheng25ab6902006-09-08 06:48:29 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
Chris Lattner7680e732009-06-20 19:34:09 +000022
23// 64-bits but only 32 bits are significant, and those bits are treated as being
24// pc relative.
25def i64i32imm_pcrel : Operand<i64> {
26 let PrintMethod = "print_pcrel_imm";
27}
28
29
Evan Cheng25ab6902006-09-08 06:48:29 +000030// 64-bits but only 8 bits are significant.
Daniel Dunbar44f63f92009-08-10 21:06:41 +000031def i64i8imm : Operand<i64> {
32 let ParserMatchClass = ImmSExt8AsmOperand;
33}
Evan Cheng25ab6902006-09-08 06:48:29 +000034
35def lea64mem : Operand<i64> {
Rafael Espindola094fad32009-04-08 21:14:34 +000036 let PrintMethod = "printlea64mem";
Dan Gohman74f6f9a2009-08-05 17:40:24 +000037 let MIOperandInfo = (ops GR64, i8imm, GR64_NOSP, i32imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000038 let ParserMatchClass = X86MemAsmOperand;
Evan Cheng25ab6902006-09-08 06:48:29 +000039}
40
41def lea64_32mem : Operand<i32> {
42 let PrintMethod = "printlea64_32mem";
Chris Lattnerc1243062009-06-20 07:03:18 +000043 let AsmOperandLowerMethod = "lower_lea64_32mem";
Dan Gohman74f6f9a2009-08-05 17:40:24 +000044 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000045 let ParserMatchClass = X86MemAsmOperand;
Evan Cheng25ab6902006-09-08 06:48:29 +000046}
47
48//===----------------------------------------------------------------------===//
Chris Lattner36fe6d22008-01-10 05:50:42 +000049// Complex Pattern Definitions.
Evan Cheng25ab6902006-09-08 06:48:29 +000050//
51def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
Dan Gohmana98634b2009-08-02 16:09:17 +000052 [add, sub, mul, X86mul_imm, shl, or, frameindex,
Chris Lattner65a7a6f2009-07-11 23:17:29 +000053 X86WrapperRIP], []>;
Evan Cheng25ab6902006-09-08 06:48:29 +000054
Chris Lattner5c0b16d2009-06-20 20:38:48 +000055def tls64addr : ComplexPattern<i64, 4, "SelectTLSADDRAddr",
56 [tglobaltlsaddr], []>;
57
Evan Cheng25ab6902006-09-08 06:48:29 +000058//===----------------------------------------------------------------------===//
Chris Lattner36fe6d22008-01-10 05:50:42 +000059// Pattern fragments.
Evan Cheng25ab6902006-09-08 06:48:29 +000060//
61
Dan Gohman018a34c2008-12-19 18:25:21 +000062def i64immSExt8 : PatLeaf<(i64 imm), [{
63 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
64 // sign extended field.
65 return (int64_t)N->getZExtValue() == (int8_t)N->getZExtValue();
66}]>;
67
Evan Cheng25ab6902006-09-08 06:48:29 +000068def i64immSExt32 : PatLeaf<(i64 imm), [{
69 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
70 // sign extended field.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000071 return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue();
Evan Cheng25ab6902006-09-08 06:48:29 +000072}]>;
73
74def i64immZExt32 : PatLeaf<(i64 imm), [{
75 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
76 // unsignedsign extended field.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000077 return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue();
Evan Cheng25ab6902006-09-08 06:48:29 +000078}]>;
79
Evan Cheng466685d2006-10-09 20:57:25 +000080def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
81def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
82def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000083
Evan Cheng466685d2006-10-09 20:57:25 +000084def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
85def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
86def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
87def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000088
Evan Cheng466685d2006-10-09 20:57:25 +000089def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
90def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
91def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
92def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000093
94//===----------------------------------------------------------------------===//
95// Instruction list...
96//
97
Dan Gohman6d4b0522008-10-01 18:28:06 +000098// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
99// a stack adjustment and the codegen must know that they may modify the stack
100// pointer before prolog-epilog rewriting occurs.
101// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
102// sub / add which can clobber EFLAGS.
103let Defs = [RSP, EFLAGS], Uses = [RSP] in {
104def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
105 "#ADJCALLSTACKDOWN",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000106 [(X86callseq_start timm:$amt)]>,
Dan Gohman6d4b0522008-10-01 18:28:06 +0000107 Requires<[In64BitMode]>;
108def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
109 "#ADJCALLSTACKUP",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000110 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman6d4b0522008-10-01 18:28:06 +0000111 Requires<[In64BitMode]>;
112}
113
Sean Callanan108934c2009-12-18 00:01:26 +0000114// Interrupt Instructions
115def IRET64 : RI<0xcf, RawFrm, (outs), (ins), "iret{q}", []>;
116
Evan Cheng25ab6902006-09-08 06:48:29 +0000117//===----------------------------------------------------------------------===//
118// Call Instructions...
119//
Evan Chengffbacca2007-07-21 00:34:19 +0000120let isCall = 1 in
Dan Gohman6d4b0522008-10-01 18:28:06 +0000121 // All calls clobber the non-callee saved registers. RSP is marked as
122 // a use to prevent stack-pointer assignments that appear immediately
123 // before calls from potentially appearing dead. Uses for argument
124 // registers are added manually.
Evan Cheng25ab6902006-09-08 06:48:29 +0000125 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng0d9e9762008-01-29 19:34:22 +0000126 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Bill Wendlingbff35d12007-04-26 21:06:48 +0000127 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng25ab6902006-09-08 06:48:29 +0000128 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Dan Gohman2662d552008-10-01 04:14:30 +0000129 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
130 Uses = [RSP] in {
Chris Lattnerff81ebf2009-03-18 00:43:52 +0000131
132 // NOTE: this pattern doesn't match "X86call imm", because we do not know
133 // that the offset between an arbitrary immediate and the call will fit in
134 // the 32-bit pcrel field that we have.
Evan Cheng876eac92009-06-16 19:44:27 +0000135 def CALL64pcrel32 : Ii32<0xE8, RawFrm,
Chris Lattner7680e732009-06-20 19:34:09 +0000136 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
Sean Callanan108934c2009-12-18 00:01:26 +0000137 "call{q}\t$dst", []>,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000138 Requires<[In64BitMode, NotWin64]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000139 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Sean Callanan108934c2009-12-18 00:01:26 +0000140 "call{q}\t{*}$dst", [(X86call GR64:$dst)]>,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000141 Requires<[NotWin64]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000142 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Sean Callanan108934c2009-12-18 00:01:26 +0000143 "call{q}\t{*}$dst", [(X86call (loadi64 addr:$dst))]>,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000144 Requires<[NotWin64]>;
Sean Callanan9947bbb2009-09-03 00:04:47 +0000145
146 def FARCALL64 : RI<0xFF, MRM3m, (outs), (ins opaque80mem:$dst),
147 "lcall{q}\t{*}$dst", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000148 }
149
Sean Callanan108934c2009-12-18 00:01:26 +0000150 // FIXME: We need to teach codegen about single list of call-clobbered
151 // registers.
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000152let isCall = 1 in
153 // All calls clobber the non-callee saved registers. RSP is marked as
154 // a use to prevent stack-pointer assignments that appear immediately
155 // before calls from potentially appearing dead. Uses for argument
156 // registers are added manually.
157 let Defs = [RAX, RCX, RDX, R8, R9, R10, R11,
158 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
159 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
160 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, EFLAGS],
161 Uses = [RSP] in {
162 def WINCALL64pcrel32 : I<0xE8, RawFrm,
Anton Korobeynikov941222e2009-08-07 23:59:21 +0000163 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
164 "call\t$dst", []>,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000165 Requires<[IsWin64]>;
166 def WINCALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
167 "call\t{*}$dst",
168 [(X86call GR64:$dst)]>, Requires<[IsWin64]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000169 def WINCALL64m : I<0xFF, MRM2m, (outs),
170 (ins i64mem:$dst, variable_ops), "call\t{*}$dst",
171 [(X86call (loadi64 addr:$dst))]>,
172 Requires<[IsWin64]>;
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000173 }
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000174
175
176let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng7403eea2009-02-10 21:39:44 +0000177def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset,
178 variable_ops),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000179 "#TC_RETURN $dst $offset",
180 []>;
181
182let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng7403eea2009-02-10 21:39:44 +0000183def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset,
184 variable_ops),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000185 "#TC_RETURN $dst $offset",
186 []>;
187
188
189let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengaa92bec2010-01-31 07:28:44 +0000190 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst, variable_ops),
Evan Cheng7403eea2009-02-10 21:39:44 +0000191 "jmp{q}\t{*}$dst # TAILCALL",
192 []>;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000193
Evan Cheng25ab6902006-09-08 06:48:29 +0000194// Branches
Owen Anderson20ab2902007-11-12 07:39:39 +0000195let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Sean Callanan108934c2009-12-18 00:01:26 +0000196 def JMP64pcrel32 : I<0xE9, RawFrm, (outs), (ins brtarget:$dst),
197 "jmp{q}\t$dst", []>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000198 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 [(brind GR64:$dst)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000200 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000201 [(brind (loadi64 addr:$dst))]>;
Sean Callanan9947bbb2009-09-03 00:04:47 +0000202 def FARJMP64 : RI<0xFF, MRM5m, (outs), (ins opaque80mem:$dst),
203 "ljmp{q}\t{*}$dst", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000204}
205
206//===----------------------------------------------------------------------===//
Anton Korobeynikovb84c1672008-09-08 21:12:47 +0000207// EH Pseudo Instructions
208//
209let isTerminator = 1, isReturn = 1, isBarrier = 1,
Daniel Dunbar8a3ee712010-01-22 20:16:37 +0000210 hasCtrlDep = 1, isCodeGenOnly = 1 in {
Anton Korobeynikovb84c1672008-09-08 21:12:47 +0000211def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
212 "ret\t#eh_return, addr: $addr",
213 [(X86ehret GR64:$addr)]>;
214
215}
216
217//===----------------------------------------------------------------------===//
Evan Cheng25ab6902006-09-08 06:48:29 +0000218// Miscellaneous Instructions...
219//
Sean Callanan108934c2009-12-18 00:01:26 +0000220
221def POPCNT64rr : RI<0xB8, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
222 "popcnt{q}\t{$src, $dst|$dst, $src}", []>, XS;
223def POPCNT64rm : RI<0xB8, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
224 "popcnt{q}\t{$src, $dst|$dst, $src}", []>, XS;
225
Chris Lattnerba7e7562008-01-10 07:59:24 +0000226let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng25ab6902006-09-08 06:48:29 +0000227def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000228 (outs), (ins), "leave", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000229let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
Sean Callanan1f24e012009-09-10 18:29:13 +0000230let mayLoad = 1 in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000231def POP64r : I<0x58, AddRegFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000232 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Sean Callanan1f24e012009-09-10 18:29:13 +0000233def POP64rmr: I<0x8F, MRM0r, (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
234def POP64rmm: I<0x8F, MRM0m, (outs i64mem:$dst), (ins), "pop{q}\t$dst", []>;
235}
236let mayStore = 1 in {
Dan Gohman638c96d2007-06-18 14:12:56 +0000237def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000238 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
Sean Callanan1f24e012009-09-10 18:29:13 +0000239def PUSH64rmr: I<0xFF, MRM6r, (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
240def PUSH64rmm: I<0xFF, MRM6m, (outs), (ins i64mem:$src), "push{q}\t$src", []>;
241}
Evan Cheng071a2792007-09-11 19:55:27 +0000242}
Evan Cheng25ab6902006-09-08 06:48:29 +0000243
Bill Wendling453eb262009-06-15 19:39:04 +0000244let Defs = [RSP], Uses = [RSP], neverHasSideEffects = 1, mayStore = 1 in {
245def PUSH64i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000246 "push{q}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000247def PUSH64i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000248 "push{q}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000249def PUSH64i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000250 "push{q}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000251}
252
Chris Lattnerba7e7562008-01-10 07:59:24 +0000253let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +0000254def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf{q}", []>, REX_W;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000255let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +0000256def PUSHFQ64 : I<0x9C, RawFrm, (outs), (ins), "pushf{q}", []>;
Evan Cheng2f245ba2007-09-26 01:29:06 +0000257
Evan Cheng25ab6902006-09-08 06:48:29 +0000258def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000259 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000260 "lea{l}\t{$src|$dst}, {$dst|$src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000261 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
262
Evan Chenge771ebd2008-03-27 01:41:09 +0000263let isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000264def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000265 "lea{q}\t{$src|$dst}, {$dst|$src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 [(set GR64:$dst, lea64addr:$src)]>;
267
268let isTwoAddress = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000269def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000270 "bswap{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000272
Evan Cheng18efe262007-12-14 02:13:44 +0000273// Bit scan instructions.
274let Defs = [EFLAGS] in {
Evan Chengfd9e4732007-12-14 18:49:43 +0000275def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000276 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000277 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000278def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000279 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000280 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
281 (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000282
Evan Chengfd9e4732007-12-14 18:49:43 +0000283def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000284 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000285 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000286def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000287 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000288 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
289 (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000290} // Defs = [EFLAGS]
291
Evan Cheng25ab6902006-09-08 06:48:29 +0000292// Repeat string ops
Evan Cheng071a2792007-09-11 19:55:27 +0000293let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000294def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng071a2792007-09-11 19:55:27 +0000295 [(X86rep_movs i64)]>, REP;
296let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000297def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng071a2792007-09-11 19:55:27 +0000298 [(X86rep_stos i64)]>, REP;
Evan Cheng25ab6902006-09-08 06:48:29 +0000299
Sean Callanana82e4652009-09-12 00:37:19 +0000300def SCAS64 : RI<0xAF, RawFrm, (outs), (ins), "scas{q}", []>;
301
Sean Callanan6f8f4622009-09-12 02:25:20 +0000302def CMPS64 : RI<0xA7, RawFrm, (outs), (ins), "cmps{q}", []>;
303
Bill Wendling7239b512009-07-21 01:07:24 +0000304// Fast system-call instructions
Bill Wendling7239b512009-07-21 01:07:24 +0000305def SYSEXIT64 : RI<0x35, RawFrm,
306 (outs), (ins), "sysexit", []>, TB;
Bill Wendling7239b512009-07-21 01:07:24 +0000307
Evan Cheng25ab6902006-09-08 06:48:29 +0000308//===----------------------------------------------------------------------===//
309// Move Instructions...
310//
311
Chris Lattnerba7e7562008-01-10 07:59:24 +0000312let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000313def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000314 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000315
Evan Cheng601ca4b2008-06-25 01:16:38 +0000316let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000317def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000318 "movabs{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 [(set GR64:$dst, imm:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000320def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000321 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000322 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman1ab79892007-09-07 21:32:51 +0000323}
Evan Cheng25ab6902006-09-08 06:48:29 +0000324
Sean Callanan108934c2009-12-18 00:01:26 +0000325def MOV64rr_REV : RI<0x8B, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
326 "mov{q}\t{$src, $dst|$dst, $src}", []>;
327
Evan Cheng6cccc302009-11-17 00:55:55 +0000328let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000329def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000330 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 [(set GR64:$dst, (load addr:$src))]>;
332
Evan Cheng64d80e32007-07-19 01:14:50 +0000333def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000334 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000335 [(store GR64:$src, addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000336def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000337 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 [(store i64immSExt32:$src, addr:$dst)]>;
339
Sean Callanan108934c2009-12-18 00:01:26 +0000340def MOV64o8a : RIi8<0xA0, RawFrm, (outs), (ins offset8:$src),
Sean Callanan2f34a132009-09-10 18:33:42 +0000341 "mov{q}\t{$src, %rax|%rax, $src}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000342def MOV64o64a : RIi32<0xA1, RawFrm, (outs), (ins offset64:$src),
Sean Callanan2f34a132009-09-10 18:33:42 +0000343 "mov{q}\t{$src, %rax|%rax, $src}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000344def MOV64ao8 : RIi8<0xA2, RawFrm, (outs offset8:$dst), (ins),
Sean Callanan2f34a132009-09-10 18:33:42 +0000345 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000346def MOV64ao64 : RIi32<0xA3, RawFrm, (outs offset64:$dst), (ins),
Sean Callanan2f34a132009-09-10 18:33:42 +0000347 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
348
Sean Callanan38fee0e2009-09-15 18:47:29 +0000349// Moves to and from segment registers
350def MOV64rs : RI<0x8C, MRMDestReg, (outs GR64:$dst), (ins SEGMENT_REG:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000351 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Sean Callanan38fee0e2009-09-15 18:47:29 +0000352def MOV64ms : RI<0x8C, MRMDestMem, (outs i64mem:$dst), (ins SEGMENT_REG:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000353 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Sean Callanan38fee0e2009-09-15 18:47:29 +0000354def MOV64sr : RI<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR64:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000355 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Sean Callanan38fee0e2009-09-15 18:47:29 +0000356def MOV64sm : RI<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i64mem:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000357 "mov{q}\t{$src, $dst|$dst, $src}", []>;
358
359// Moves to and from debug registers
360def MOV64rd : I<0x21, MRMDestReg, (outs GR64:$dst), (ins DEBUG_REG:$src),
361 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
362def MOV64dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR64:$src),
363 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
364
365// Moves to and from control registers
366def MOV64rc : I<0x20, MRMDestReg, (outs GR64:$dst), (ins CONTROL_REG_64:$src),
367 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
368def MOV64cr : I<0x22, MRMSrcReg, (outs CONTROL_REG_64:$dst), (ins GR64:$src),
369 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
Sean Callanan38fee0e2009-09-15 18:47:29 +0000370
Evan Cheng25ab6902006-09-08 06:48:29 +0000371// Sign/Zero extenders
372
Dan Gohman04d19f02009-04-13 15:13:28 +0000373// MOVSX64rr8 always has a REX prefix and it has an 8-bit register
374// operand, which makes it a rare instruction with an 8-bit register
375// operand that can never access an h register. If support for h registers
376// were generalized, this would require a special register class.
Evan Cheng64d80e32007-07-19 01:14:50 +0000377def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000378 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000379 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000380def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000381 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000382 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000383def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000384 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000385 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000386def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000387 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000388 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000389def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000390 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000391 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000392def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000393 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000394 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
395
Sean Callanan108934c2009-12-18 00:01:26 +0000396// movzbq and movzwq encodings for the disassembler
397def MOVZX64rr8_Q : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8:$src),
398 "movz{bq|x}\t{$src, $dst|$dst, $src}", []>, TB;
399def MOVZX64rm8_Q : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem:$src),
400 "movz{bq|x}\t{$src, $dst|$dst, $src}", []>, TB;
401def MOVZX64rr16_Q : RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
402 "movz{wq|x}\t{$src, $dst|$dst, $src}", []>, TB;
403def MOVZX64rm16_Q : RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
404 "movz{wq|x}\t{$src, $dst|$dst, $src}", []>, TB;
405
Dan Gohman11ba3b12008-07-30 18:09:17 +0000406// Use movzbl instead of movzbq when the destination is a register; it's
407// equivalent due to implicit zero-extending, and it has a smaller encoding.
408def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000409 "", [(set GR64:$dst, (zext GR8:$src))]>, TB;
Dan Gohman11ba3b12008-07-30 18:09:17 +0000410def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000411 "", [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
Dan Gohman11ba3b12008-07-30 18:09:17 +0000412// Use movzwl instead of movzwq when the destination is a register; it's
413// equivalent due to implicit zero-extending, and it has a smaller encoding.
414def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000415 "", [(set GR64:$dst, (zext GR16:$src))]>, TB;
Dan Gohman11ba3b12008-07-30 18:09:17 +0000416def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000417 "", [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000418
Dan Gohmane3d92062008-08-07 02:54:50 +0000419// There's no movzlq instruction, but movl can be used for this purpose, using
Dan Gohman97121ba2009-04-08 00:15:30 +0000420// implicit zero-extension. The preferred way to do 32-bit-to-64-bit zero
421// extension on x86-64 is to use a SUBREG_TO_REG to utilize implicit
422// zero-extension, however this isn't possible when the 32-bit value is
423// defined by a truncate or is copied from something where the high bits aren't
424// necessarily all zero. In such cases, we fall back to these explicit zext
425// instructions.
Dan Gohmane3d92062008-08-07 02:54:50 +0000426def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000427 "", [(set GR64:$dst, (zext GR32:$src))]>;
Dan Gohmane3d92062008-08-07 02:54:50 +0000428def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000429 "", [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
Dan Gohmane3d92062008-08-07 02:54:50 +0000430
Dan Gohman97121ba2009-04-08 00:15:30 +0000431// Any instruction that defines a 32-bit result leaves the high half of the
Dan Gohman907355c2009-09-15 00:14:11 +0000432// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
433// be copying from a truncate. And x86's cmov doesn't do anything if the
434// condition is false. But any other 32-bit operation will zero-extend
Dan Gohman97121ba2009-04-08 00:15:30 +0000435// up to 64 bits.
436def def32 : PatLeaf<(i32 GR32:$src), [{
437 return N->getOpcode() != ISD::TRUNCATE &&
Chris Lattner518bb532010-02-09 19:54:29 +0000438 N->getOpcode() != TargetOpcode::EXTRACT_SUBREG &&
Dan Gohman907355c2009-09-15 00:14:11 +0000439 N->getOpcode() != ISD::CopyFromReg &&
440 N->getOpcode() != X86ISD::CMOV;
Dan Gohman97121ba2009-04-08 00:15:30 +0000441}]>;
442
443// In the case of a 32-bit def that is known to implicitly zero-extend,
444// we can use a SUBREG_TO_REG.
445def : Pat<(i64 (zext def32:$src)),
446 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
447
Chris Lattnerba7e7562008-01-10 07:59:24 +0000448let neverHasSideEffects = 1 in {
449 let Defs = [RAX], Uses = [EAX] in
450 def CDQE : RI<0x98, RawFrm, (outs), (ins),
451 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Evan Cheng25ab6902006-09-08 06:48:29 +0000452
Chris Lattnerba7e7562008-01-10 07:59:24 +0000453 let Defs = [RAX,RDX], Uses = [RAX] in
454 def CQO : RI<0x99, RawFrm, (outs), (ins),
455 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
456}
Evan Cheng25ab6902006-09-08 06:48:29 +0000457
458//===----------------------------------------------------------------------===//
459// Arithmetic Instructions...
460//
461
Evan Cheng24f2ea32007-09-14 21:48:26 +0000462let Defs = [EFLAGS] in {
Sean Callanana09caa52009-09-02 00:55:49 +0000463
464def ADD64i32 : RI<0x05, RawFrm, (outs), (ins i32imm:$src),
465 "add{q}\t{$src, %rax|%rax, $src}", []>;
466
Evan Cheng25ab6902006-09-08 06:48:29 +0000467let isTwoAddress = 1 in {
468let isConvertibleToThreeAddress = 1 in {
469let isCommutable = 1 in
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000470// Register-Register Addition
Sean Callanan108934c2009-12-18 00:01:26 +0000471def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst),
472 (ins GR64:$src1, GR64:$src2),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000473 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000474 [(set GR64:$dst, (add GR64:$src1, GR64:$src2)),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000475 (implicit EFLAGS)]>;
476
477// Register-Integer Addition
Sean Callanan108934c2009-12-18 00:01:26 +0000478def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst),
479 (ins GR64:$src1, i64i8imm:$src2),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000480 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000481 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2)),
482 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000483def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst),
484 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +0000485 "add{q}\t{$src2, $dst|$dst, $src2}",
486 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2)),
487 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000488} // isConvertibleToThreeAddress
489
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000490// Register-Memory Addition
Sean Callanan108934c2009-12-18 00:01:26 +0000491def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst),
492 (ins GR64:$src1, i64mem:$src2),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000493 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000494 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2))),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000495 (implicit EFLAGS)]>;
Sean Callanan37be5902009-09-15 20:53:57 +0000496
Sean Callanan62c28e32009-09-15 21:43:27 +0000497// Register-Register Addition - Equivalent to the normal rr form (ADD64rr), but
498// differently encoded.
Sean Callanan108934c2009-12-18 00:01:26 +0000499def ADD64mrmrr : RI<0x03, MRMSrcReg, (outs GR64:$dst),
500 (ins GR64:$src1, GR64:$src2),
Sean Callanan37be5902009-09-15 20:53:57 +0000501 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
502
Evan Cheng25ab6902006-09-08 06:48:29 +0000503} // isTwoAddress
504
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000505// Memory-Register Addition
Evan Cheng64d80e32007-07-19 01:14:50 +0000506def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000507 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000508 [(store (add (load addr:$dst), GR64:$src2), addr:$dst),
509 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000510def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000511 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000512 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst),
513 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000514def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
515 "add{q}\t{$src2, $dst|$dst, $src2}",
516 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst),
517 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000518
Evan Cheng3154cb62007-10-05 17:59:57 +0000519let Uses = [EFLAGS] in {
Sean Callanand00025a2009-09-11 19:01:56 +0000520
521def ADC64i32 : RI<0x15, RawFrm, (outs), (ins i32imm:$src),
522 "adc{q}\t{$src, %rax|%rax, $src}", []>;
523
Evan Cheng25ab6902006-09-08 06:48:29 +0000524let isTwoAddress = 1 in {
525let isCommutable = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +0000526def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst),
527 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000528 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000529 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000530
Sean Callanan108934c2009-12-18 00:01:26 +0000531def ADC64rr_REV : RI<0x13, MRMSrcReg , (outs GR32:$dst),
532 (ins GR64:$src1, GR64:$src2),
533 "adc{q}\t{$src2, $dst|$dst, $src2}", []>;
534
535def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst),
536 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000537 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000538 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000539
Sean Callanan108934c2009-12-18 00:01:26 +0000540def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst),
541 (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000542 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000543 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000544def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst),
545 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +0000546 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000547 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000548} // isTwoAddress
549
Evan Cheng64d80e32007-07-19 01:14:50 +0000550def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000551 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000552 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000553def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000554 "adc{q}\t{$src2, $dst|$dst, $src2}",
Sean Callanan108934c2009-12-18 00:01:26 +0000555 [(store (adde (load addr:$dst), i64immSExt8:$src2),
556 addr:$dst)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000557def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
558 "adc{q}\t{$src2, $dst|$dst, $src2}",
Sean Callanan108934c2009-12-18 00:01:26 +0000559 [(store (adde (load addr:$dst), i64immSExt8:$src2),
560 addr:$dst)]>;
Evan Cheng3154cb62007-10-05 17:59:57 +0000561} // Uses = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000562
563let isTwoAddress = 1 in {
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000564// Register-Register Subtraction
Sean Callanan108934c2009-12-18 00:01:26 +0000565def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst),
566 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000567 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000568 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2)),
569 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000570
Sean Callanan108934c2009-12-18 00:01:26 +0000571def SUB64rr_REV : RI<0x2B, MRMSrcReg, (outs GR64:$dst),
572 (ins GR64:$src1, GR64:$src2),
573 "sub{q}\t{$src2, $dst|$dst, $src2}", []>;
574
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000575// Register-Memory Subtraction
Sean Callanan108934c2009-12-18 00:01:26 +0000576def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst),
577 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000578 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000579 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2))),
580 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000581
582// Register-Integer Subtraction
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000583def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst),
584 (ins GR64:$src1, i64i8imm:$src2),
585 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000586 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2)),
587 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000588def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst),
589 (ins GR64:$src1, i64i32imm:$src2),
590 "sub{q}\t{$src2, $dst|$dst, $src2}",
591 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2)),
592 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000593} // isTwoAddress
594
Sean Callanand00025a2009-09-11 19:01:56 +0000595def SUB64i32 : RI<0x2D, RawFrm, (outs), (ins i32imm:$src),
596 "sub{q}\t{$src, %rax|%rax, $src}", []>;
597
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000598// Memory-Register Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +0000599def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000600 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000601 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst),
602 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000603
604// Memory-Integer Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +0000605def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000606 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000607 [(store (sub (load addr:$dst), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +0000608 addr:$dst),
609 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000610def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
611 "sub{q}\t{$src2, $dst|$dst, $src2}",
612 [(store (sub (load addr:$dst), i64immSExt32:$src2),
613 addr:$dst),
614 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000615
Evan Cheng3154cb62007-10-05 17:59:57 +0000616let Uses = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000617let isTwoAddress = 1 in {
Sean Callanan108934c2009-12-18 00:01:26 +0000618def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst),
619 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000620 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000621 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000622
Sean Callanan108934c2009-12-18 00:01:26 +0000623def SBB64rr_REV : RI<0x1B, MRMSrcReg, (outs GR64:$dst),
624 (ins GR64:$src1, GR64:$src2),
625 "sbb{q}\t{$src2, $dst|$dst, $src2}", []>;
626
627def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst),
628 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000629 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000630 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000631
Sean Callanan108934c2009-12-18 00:01:26 +0000632def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst),
633 (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000634 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000635 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000636def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst),
637 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +0000638 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000639 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000640} // isTwoAddress
641
Sean Callanand00025a2009-09-11 19:01:56 +0000642def SBB64i32 : RI<0x1D, RawFrm, (outs), (ins i32imm:$src),
643 "sbb{q}\t{$src, %rax|%rax, $src}", []>;
644
Evan Cheng64d80e32007-07-19 01:14:50 +0000645def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000646 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000647 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000648def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000649 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000650 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000651def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
652 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000653 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Cheng3154cb62007-10-05 17:59:57 +0000654} // Uses = [EFLAGS]
Evan Cheng24f2ea32007-09-14 21:48:26 +0000655} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000656
657// Unsigned multiplication
Chris Lattnerba7e7562008-01-10 07:59:24 +0000658let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000659def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000660 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerba7e7562008-01-10 07:59:24 +0000661let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000662def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000663 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Evan Cheng25ab6902006-09-08 06:48:29 +0000664
665// Signed multiplication
Evan Cheng64d80e32007-07-19 01:14:50 +0000666def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000667 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerba7e7562008-01-10 07:59:24 +0000668let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000669def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000670 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
671}
Evan Cheng25ab6902006-09-08 06:48:29 +0000672
Evan Cheng24f2ea32007-09-14 21:48:26 +0000673let Defs = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000674let isTwoAddress = 1 in {
675let isCommutable = 1 in
Bill Wendlingd350e022008-12-12 21:15:41 +0000676// Register-Register Signed Integer Multiplication
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000677def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
678 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000679 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000680 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2)),
681 (implicit EFLAGS)]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000682
Bill Wendlingd350e022008-12-12 21:15:41 +0000683// Register-Memory Signed Integer Multiplication
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000684def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
685 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000686 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000687 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2))),
688 (implicit EFLAGS)]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000689} // isTwoAddress
690
691// Suprisingly enough, these are not two address instructions!
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000692
Bill Wendlingd350e022008-12-12 21:15:41 +0000693// Register-Integer Signed Integer Multiplication
Evan Cheng25ab6902006-09-08 06:48:29 +0000694def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Cheng64d80e32007-07-19 01:14:50 +0000695 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000696 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000697 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2)),
698 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000699def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
700 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
701 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
702 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2)),
703 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000704
Bill Wendlingd350e022008-12-12 21:15:41 +0000705// Memory-Integer Signed Integer Multiplication
Evan Cheng25ab6902006-09-08 06:48:29 +0000706def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Cheng64d80e32007-07-19 01:14:50 +0000707 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000708 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000709 [(set GR64:$dst, (mul (load addr:$src1),
Bill Wendlingd350e022008-12-12 21:15:41 +0000710 i64immSExt8:$src2)),
711 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000712def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
713 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
714 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
715 [(set GR64:$dst, (mul (load addr:$src1),
716 i64immSExt32:$src2)),
717 (implicit EFLAGS)]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000718} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000719
720// Unsigned division / remainder
Evan Cheng24f2ea32007-09-14 21:48:26 +0000721let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Sean Callanan108934c2009-12-18 00:01:26 +0000722// RDX:RAX/r64 = RAX,RDX
723def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000724 "div{q}\t$src", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000725// Signed division / remainder
Sean Callanan108934c2009-12-18 00:01:26 +0000726// RDX:RAX/r64 = RAX,RDX
727def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000728 "idiv{q}\t$src", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000729let mayLoad = 1 in {
Sean Callanan108934c2009-12-18 00:01:26 +0000730// RDX:RAX/[mem64] = RAX,RDX
731def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000732 "div{q}\t$src", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000733// RDX:RAX/[mem64] = RAX,RDX
734def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000735 "idiv{q}\t$src", []>;
736}
Chris Lattnerba7e7562008-01-10 07:59:24 +0000737}
Evan Cheng25ab6902006-09-08 06:48:29 +0000738
739// Unary instructions
Evan Cheng24f2ea32007-09-14 21:48:26 +0000740let Defs = [EFLAGS], CodeSize = 2 in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000741let isTwoAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000742def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000743 [(set GR64:$dst, (ineg GR64:$src)),
744 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000745def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000746 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
747 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000748
749let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000750def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000751 [(set GR64:$dst, (add GR64:$src, 1)),
752 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000753def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000754 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
755 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000756
757let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000758def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000759 [(set GR64:$dst, (add GR64:$src, -1)),
760 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000761def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000762 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
763 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000764
765// In 64-bit mode, single byte INC and DEC cannot be encoded.
766let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
767// Can transform into LEA.
Sean Callanan108934c2009-12-18 00:01:26 +0000768def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src),
769 "inc{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000770 [(set GR16:$dst, (add GR16:$src, 1)),
771 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000772 OpSize, Requires<[In64BitMode]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000773def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src),
774 "inc{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000775 [(set GR32:$dst, (add GR32:$src, 1)),
776 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000777 Requires<[In64BitMode]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000778def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src),
779 "dec{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000780 [(set GR16:$dst, (add GR16:$src, -1)),
781 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000782 OpSize, Requires<[In64BitMode]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000783def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src),
784 "dec{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000785 [(set GR32:$dst, (add GR32:$src, -1)),
786 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000787 Requires<[In64BitMode]>;
788} // isConvertibleToThreeAddress
Evan Cheng66f71632007-10-19 21:23:22 +0000789
790// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
791// how to unfold them.
792let isTwoAddress = 0, CodeSize = 2 in {
793 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000794 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
795 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000796 OpSize, Requires<[In64BitMode]>;
797 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000798 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
799 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000800 Requires<[In64BitMode]>;
801 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000802 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
803 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000804 OpSize, Requires<[In64BitMode]>;
805 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000806 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
807 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000808 Requires<[In64BitMode]>;
809}
Evan Cheng24f2ea32007-09-14 21:48:26 +0000810} // Defs = [EFLAGS], CodeSize
Evan Cheng25ab6902006-09-08 06:48:29 +0000811
812
Evan Cheng24f2ea32007-09-14 21:48:26 +0000813let Defs = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000814// Shift instructions
815let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000816let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000817def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000818 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000819 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chengb952d1f2007-10-05 18:20:36 +0000820let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Sean Callanan108934c2009-12-18 00:01:26 +0000821def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst),
822 (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000823 "shl{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000824 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Sean Callanan13cf8e92009-09-16 02:28:43 +0000825// NOTE: We don't include patterns for shifts of a register by one, because
826// 'add reg,reg' is cheaper.
827def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
Sean Callanan108934c2009-12-18 00:01:26 +0000828 "shl{q}\t$dst", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000829} // isTwoAddress
830
Evan Cheng071a2792007-09-11 19:55:27 +0000831let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000832def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000833 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000834 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000835def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000836 "shl{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000837 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000838def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000839 "shl{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000840 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
841
842let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000843let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000844def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000845 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000846 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000847def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000848 "shr{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000849 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000850def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000851 "shr{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000852 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
853} // isTwoAddress
854
Evan Cheng071a2792007-09-11 19:55:27 +0000855let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000856def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000857 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000858 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000859def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000860 "shr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000861 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000862def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000863 "shr{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000864 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
865
866let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000867let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000868def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000869 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000870 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000871def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst),
872 (ins GR64:$src1, i8imm:$src2),
873 "sar{q}\t{$src2, $dst|$dst, $src2}",
874 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000875def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000876 "sar{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000877 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
878} // isTwoAddress
879
Evan Cheng071a2792007-09-11 19:55:27 +0000880let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000881def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000882 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000883 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000884def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000885 "sar{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000886 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000887def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000888 "sar{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000889 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
890
891// Rotate instructions
Sean Callanana2dc2822009-09-18 19:35:23 +0000892
893let isTwoAddress = 1 in {
894def RCL64r1 : RI<0xD1, MRM2r, (outs GR64:$dst), (ins GR64:$src),
895 "rcl{q}\t{1, $dst|$dst, 1}", []>;
896def RCL64m1 : RI<0xD1, MRM2m, (outs i64mem:$dst), (ins i64mem:$src),
897 "rcl{q}\t{1, $dst|$dst, 1}", []>;
898let Uses = [CL] in {
899def RCL64rCL : RI<0xD3, MRM2r, (outs GR64:$dst), (ins GR64:$src),
900 "rcl{q}\t{%cl, $dst|$dst, CL}", []>;
901def RCL64mCL : RI<0xD3, MRM2m, (outs i64mem:$dst), (ins i64mem:$src),
902 "rcl{q}\t{%cl, $dst|$dst, CL}", []>;
903}
904def RCL64ri : RIi8<0xC1, MRM2r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt),
905 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000906def RCL64mi : RIi8<0xC1, MRM2m, (outs i64mem:$dst),
907 (ins i64mem:$src, i8imm:$cnt),
Sean Callanana2dc2822009-09-18 19:35:23 +0000908 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>;
909
910def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src),
911 "rcr{q}\t{1, $dst|$dst, 1}", []>;
912def RCR64m1 : RI<0xD1, MRM3m, (outs i64mem:$dst), (ins i64mem:$src),
913 "rcr{q}\t{1, $dst|$dst, 1}", []>;
914let Uses = [CL] in {
915def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src),
916 "rcr{q}\t{%cl, $dst|$dst, CL}", []>;
917def RCR64mCL : RI<0xD3, MRM3m, (outs i64mem:$dst), (ins i64mem:$src),
918 "rcr{q}\t{%cl, $dst|$dst, CL}", []>;
919}
920def RCR64ri : RIi8<0xC1, MRM3r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt),
921 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000922def RCR64mi : RIi8<0xC1, MRM3m, (outs i64mem:$dst),
923 (ins i64mem:$src, i8imm:$cnt),
Sean Callanana2dc2822009-09-18 19:35:23 +0000924 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>;
925}
926
Evan Cheng25ab6902006-09-08 06:48:29 +0000927let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000928let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000929def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000930 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000931 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000932def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst),
933 (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000934 "rol{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000935 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000936def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000937 "rol{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000938 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
939} // isTwoAddress
940
Evan Cheng071a2792007-09-11 19:55:27 +0000941let Uses = [CL] in
Sean Callanan108934c2009-12-18 00:01:26 +0000942def ROL64mCL : RI<0xD3, MRM0m, (outs), (ins i64mem:$dst),
943 "rol{q}\t{%cl, $dst|$dst, %CL}",
944 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000945def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000946 "rol{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000947 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000948def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000949 "rol{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000950 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
951
952let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000953let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000954def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000955 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000956 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000957def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst),
958 (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000959 "ror{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000960 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000961def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000962 "ror{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000963 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
964} // isTwoAddress
965
Evan Cheng071a2792007-09-11 19:55:27 +0000966let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000967def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000968 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000969 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000970def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000971 "ror{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000972 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000973def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000974 "ror{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000975 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
976
977// Double shift instructions (generalizations of rotate)
978let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000979let Uses = [CL] in {
Sean Callanan108934c2009-12-18 00:01:26 +0000980def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst),
981 (ins GR64:$src1, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000982 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Sean Callanan108934c2009-12-18 00:01:26 +0000983 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>,
984 TB;
985def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst),
986 (ins GR64:$src1, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000987 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Sean Callanan108934c2009-12-18 00:01:26 +0000988 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>,
989 TB;
Evan Cheng071a2792007-09-11 19:55:27 +0000990}
Evan Cheng25ab6902006-09-08 06:48:29 +0000991
992let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
993def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Sean Callanan108934c2009-12-18 00:01:26 +0000994 (outs GR64:$dst),
995 (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000996 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
997 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
998 (i8 imm:$src3)))]>,
999 TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001000def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Sean Callanan108934c2009-12-18 00:01:26 +00001001 (outs GR64:$dst),
1002 (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001003 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1004 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
1005 (i8 imm:$src3)))]>,
Evan Cheng25ab6902006-09-08 06:48:29 +00001006 TB;
1007} // isCommutable
1008} // isTwoAddress
1009
Evan Cheng071a2792007-09-11 19:55:27 +00001010let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001011def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001012 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
1013 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
1014 addr:$dst)]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00001015def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001016 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
1017 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
1018 addr:$dst)]>, TB;
Evan Cheng071a2792007-09-11 19:55:27 +00001019}
Evan Cheng25ab6902006-09-08 06:48:29 +00001020def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001021 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001022 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1023 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
1024 (i8 imm:$src3)), addr:$dst)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +00001025 TB;
1026def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001027 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001028 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1029 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
1030 (i8 imm:$src3)), addr:$dst)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +00001031 TB;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001032} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +00001033
1034//===----------------------------------------------------------------------===//
1035// Logical Instructions...
1036//
1037
Evan Chenga095c972009-01-21 19:45:31 +00001038let isTwoAddress = 1 , AddedComplexity = 15 in
Dan Gohmanb1576f52007-07-31 20:11:57 +00001039def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +00001040 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001041def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +00001042 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
1043
Evan Cheng24f2ea32007-09-14 21:48:26 +00001044let Defs = [EFLAGS] in {
Sean Callanana09caa52009-09-02 00:55:49 +00001045def AND64i32 : RI<0x25, RawFrm, (outs), (ins i32imm:$src),
1046 "and{q}\t{$src, %rax|%rax, $src}", []>;
1047
Evan Cheng25ab6902006-09-08 06:48:29 +00001048let isTwoAddress = 1 in {
1049let isCommutable = 1 in
1050def AND64rr : RI<0x21, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001051 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001052 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001053 [(set GR64:$dst, (and GR64:$src1, GR64:$src2)),
1054 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001055def AND64rr_REV : RI<0x23, MRMSrcReg, (outs GR64:$dst),
1056 (ins GR64:$src1, GR64:$src2),
1057 "and{q}\t{$src2, $dst|$dst, $src2}", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001058def AND64rm : RI<0x23, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001059 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001060 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001061 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2))),
1062 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001063def AND64ri8 : RIi8<0x83, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001064 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001065 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001066 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2)),
1067 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001068def AND64ri32 : RIi32<0x81, MRM4r,
1069 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
1070 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001071 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2)),
1072 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001073} // isTwoAddress
1074
1075def AND64mr : RI<0x21, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001076 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001077 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001078 [(store (and (load addr:$dst), GR64:$src), addr:$dst),
1079 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001080def AND64mi8 : RIi8<0x83, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001081 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001082 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001083 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst),
1084 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001085def AND64mi32 : RIi32<0x81, MRM4m,
1086 (outs), (ins i64mem:$dst, i64i32imm:$src),
1087 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001088 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1089 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001090
1091let isTwoAddress = 1 in {
1092let isCommutable = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +00001093def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst),
1094 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001095 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng3bda2012010-01-12 18:31:19 +00001096 [(set GR64:$dst, (or GR64:$src1, GR64:$src2)),
Dan Gohman09a2609e2009-03-03 19:53:46 +00001097 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001098def OR64rr_REV : RI<0x0B, MRMSrcReg, (outs GR64:$dst),
1099 (ins GR64:$src1, GR64:$src2),
1100 "or{q}\t{$src2, $dst|$dst, $src2}", []>;
1101def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst),
1102 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001103 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001104 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2))),
1105 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001106def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst),
1107 (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001108 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng3bda2012010-01-12 18:31:19 +00001109 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2)),
Evan Cheng4b0345b2010-01-11 17:03:47 +00001110 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001111def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst),
1112 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001113 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng3bda2012010-01-12 18:31:19 +00001114 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2)),
Evan Cheng4b0345b2010-01-11 17:03:47 +00001115 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001116} // isTwoAddress
1117
Evan Cheng64d80e32007-07-19 01:14:50 +00001118def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001119 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001120 [(store (or (load addr:$dst), GR64:$src), addr:$dst),
1121 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001122def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001123 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001124 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst),
1125 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001126def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1127 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001128 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1129 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001130
Sean Callanand00025a2009-09-11 19:01:56 +00001131def OR64i32 : RIi32<0x0D, RawFrm, (outs), (ins i32imm:$src),
1132 "or{q}\t{$src, %rax|%rax, $src}", []>;
1133
Evan Cheng25ab6902006-09-08 06:48:29 +00001134let isTwoAddress = 1 in {
Evan Chengb18ae3c2008-08-30 08:54:22 +00001135let isCommutable = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +00001136def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst),
1137 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001138 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001139 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2)),
1140 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001141def XOR64rr_REV : RI<0x33, MRMSrcReg, (outs GR64:$dst),
1142 (ins GR64:$src1, GR64:$src2),
1143 "xor{q}\t{$src2, $dst|$dst, $src2}", []>;
1144def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst),
1145 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001146 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001147 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2))),
1148 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001149def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst),
1150 (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001151 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001152 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2)),
1153 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001154def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001155 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001156 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001157 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2)),
1158 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001159} // isTwoAddress
1160
Evan Cheng64d80e32007-07-19 01:14:50 +00001161def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001162 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001163 [(store (xor (load addr:$dst), GR64:$src), addr:$dst),
1164 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001165def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001166 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001167 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst),
1168 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001169def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1170 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001171 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1172 (implicit EFLAGS)]>;
Sean Callanan7893ec62009-09-10 19:52:26 +00001173
1174def XOR64i32 : RIi32<0x35, RawFrm, (outs), (ins i32imm:$src),
1175 "xor{q}\t{$src, %rax|%rax, $src}", []>;
1176
Evan Cheng24f2ea32007-09-14 21:48:26 +00001177} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +00001178
1179//===----------------------------------------------------------------------===//
1180// Comparison Instructions...
1181//
1182
1183// Integer comparison
Evan Cheng24f2ea32007-09-14 21:48:26 +00001184let Defs = [EFLAGS] in {
Sean Callanan4a93b712009-09-01 18:14:18 +00001185def TEST64i32 : RI<0xa9, RawFrm, (outs), (ins i32imm:$src),
1186 "test{q}\t{$src, %rax|%rax, $src}", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001187let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001188def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001189 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001190 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
1191 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001192def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001193 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001194 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
1195 (implicit EFLAGS)]>;
1196def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
1197 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001198 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001199 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
1200 (implicit EFLAGS)]>;
1201def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
1202 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001203 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001204 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
1205 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001206
Sean Callanana09caa52009-09-02 00:55:49 +00001207
1208def CMP64i32 : RI<0x3D, RawFrm, (outs), (ins i32imm:$src),
1209 "cmp{q}\t{$src, %rax|%rax, $src}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001210def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001211 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001212 [(X86cmp GR64:$src1, GR64:$src2),
1213 (implicit EFLAGS)]>;
Sean Callanand2125a02009-09-16 21:11:23 +00001214def CMP64mrmrr : RI<0x3B, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
1215 "cmp{q}\t{$src2, $src1|$src1, $src2}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001216def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001217 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001218 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
1219 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001220def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001221 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001222 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
1223 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001224def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1225 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1226 [(X86cmp GR64:$src1, i64immSExt8:$src2),
1227 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001228def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001229 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001230 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001231 (implicit EFLAGS)]>;
Evan Chenge5f62042007-09-29 00:00:36 +00001232def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001233 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001234 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001235 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001236def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
1237 (ins i64mem:$src1, i64i32imm:$src2),
1238 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1239 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
1240 (implicit EFLAGS)]>;
Evan Cheng0488db92007-09-25 01:57:46 +00001241} // Defs = [EFLAGS]
1242
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001243// Bit tests.
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001244// TODO: BTC, BTR, and BTS
1245let Defs = [EFLAGS] in {
Chris Lattnerf1e9fd52008-12-25 01:32:49 +00001246def BT64rr : RI<0xA3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001247 "bt{q}\t{$src2, $src1|$src1, $src2}",
1248 [(X86bt GR64:$src1, GR64:$src2),
Chris Lattnerf1e9fd52008-12-25 01:32:49 +00001249 (implicit EFLAGS)]>, TB;
Dan Gohmanf31408d2009-01-13 23:23:30 +00001250
1251// Unlike with the register+register form, the memory+register form of the
1252// bt instruction does not ignore the high bits of the index. From ISel's
1253// perspective, this is pretty bizarre. Disable these instructions for now.
Sean Callanan108934c2009-12-18 00:01:26 +00001254def BT64mr : RI<0xA3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1255 "bt{q}\t{$src2, $src1|$src1, $src2}",
Dan Gohmanf31408d2009-01-13 23:23:30 +00001256// [(X86bt (loadi64 addr:$src1), GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001257// (implicit EFLAGS)]
1258 []
1259 >, TB;
Dan Gohman4afe15b2009-01-13 20:33:23 +00001260
1261def BT64ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1262 "bt{q}\t{$src2, $src1|$src1, $src2}",
1263 [(X86bt GR64:$src1, i64immSExt8:$src2),
1264 (implicit EFLAGS)]>, TB;
1265// Note that these instructions don't need FastBTMem because that
1266// only applies when the other operand is in a register. When it's
1267// an immediate, bt is still fast.
1268def BT64mi8 : Ii8<0xBA, MRM4m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1269 "bt{q}\t{$src2, $src1|$src1, $src2}",
1270 [(X86bt (loadi64 addr:$src1), i64immSExt8:$src2),
1271 (implicit EFLAGS)]>, TB;
Sean Callanan108934c2009-12-18 00:01:26 +00001272
1273def BTC64rr : RI<0xBB, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
1274 "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1275def BTC64mr : RI<0xBB, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1276 "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1277def BTC64ri8 : RIi8<0xBA, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1278 "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1279def BTC64mi8 : RIi8<0xBA, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1280 "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1281
1282def BTR64rr : RI<0xB3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
1283 "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1284def BTR64mr : RI<0xB3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1285 "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1286def BTR64ri8 : RIi8<0xBA, MRM6r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1287 "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1288def BTR64mi8 : RIi8<0xBA, MRM6m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1289 "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1290
1291def BTS64rr : RI<0xAB, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
1292 "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1293def BTS64mr : RI<0xAB, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1294 "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1295def BTS64ri8 : RIi8<0xBA, MRM5r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1296 "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1297def BTS64mi8 : RIi8<0xBA, MRM5m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1298 "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001299} // Defs = [EFLAGS]
1300
Evan Cheng25ab6902006-09-08 06:48:29 +00001301// Conditional moves
Evan Cheng0488db92007-09-25 01:57:46 +00001302let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001303let isCommutable = 1 in {
Evan Cheng25ab6902006-09-08 06:48:29 +00001304def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001305 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001306 "cmovb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001307 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001308 X86_COND_B, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001309def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001310 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001311 "cmovae{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001312 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001313 X86_COND_AE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001314def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001315 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001316 "cmove{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001317 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001318 X86_COND_E, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001319def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001320 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001321 "cmovne{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001322 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001323 X86_COND_NE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001324def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001325 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001326 "cmovbe{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001327 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001328 X86_COND_BE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001329def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001330 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001331 "cmova{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001332 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001333 X86_COND_A, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001334def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001335 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001336 "cmovl{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001337 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001338 X86_COND_L, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001339def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001340 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001341 "cmovge{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001342 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001343 X86_COND_GE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001344def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001345 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001346 "cmovle{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001347 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001348 X86_COND_LE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001349def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001350 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001351 "cmovg{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001352 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001353 X86_COND_G, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001354def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001355 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001356 "cmovs{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001357 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001358 X86_COND_S, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001359def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001360 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001361 "cmovns{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001362 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001363 X86_COND_NS, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001364def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001365 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001366 "cmovp{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001367 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001368 X86_COND_P, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001369def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001370 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001371 "cmovnp{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001372 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001373 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman305fceb2009-01-07 00:35:10 +00001374def CMOVO64rr : RI<0x40, MRMSrcReg, // if overflow, GR64 = GR64
1375 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001376 "cmovo{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman305fceb2009-01-07 00:35:10 +00001377 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1378 X86_COND_O, EFLAGS))]>, TB;
1379def CMOVNO64rr : RI<0x41, MRMSrcReg, // if !overflow, GR64 = GR64
1380 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001381 "cmovno{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman305fceb2009-01-07 00:35:10 +00001382 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1383 X86_COND_NO, EFLAGS))]>, TB;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001384} // isCommutable = 1
1385
1386def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
1387 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001388 "cmovb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001389 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1390 X86_COND_B, EFLAGS))]>, TB;
1391def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
1392 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001393 "cmovae{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001394 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1395 X86_COND_AE, EFLAGS))]>, TB;
1396def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
1397 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001398 "cmove{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001399 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1400 X86_COND_E, EFLAGS))]>, TB;
1401def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
1402 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001403 "cmovne{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001404 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1405 X86_COND_NE, EFLAGS))]>, TB;
1406def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
1407 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001408 "cmovbe{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001409 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1410 X86_COND_BE, EFLAGS))]>, TB;
1411def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
1412 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001413 "cmova{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001414 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1415 X86_COND_A, EFLAGS))]>, TB;
1416def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
1417 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001418 "cmovl{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001419 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1420 X86_COND_L, EFLAGS))]>, TB;
1421def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
1422 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001423 "cmovge{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001424 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1425 X86_COND_GE, EFLAGS))]>, TB;
1426def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
1427 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001428 "cmovle{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001429 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1430 X86_COND_LE, EFLAGS))]>, TB;
1431def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
1432 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001433 "cmovg{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001434 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1435 X86_COND_G, EFLAGS))]>, TB;
1436def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
1437 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001438 "cmovs{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001439 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1440 X86_COND_S, EFLAGS))]>, TB;
1441def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
1442 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001443 "cmovns{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001444 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1445 X86_COND_NS, EFLAGS))]>, TB;
1446def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
1447 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001448 "cmovp{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001449 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1450 X86_COND_P, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001451def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +00001452 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001453 "cmovnp{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001454 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001455 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman305fceb2009-01-07 00:35:10 +00001456def CMOVO64rm : RI<0x40, MRMSrcMem, // if overflow, GR64 = [mem64]
1457 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001458 "cmovo{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman305fceb2009-01-07 00:35:10 +00001459 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1460 X86_COND_O, EFLAGS))]>, TB;
1461def CMOVNO64rm : RI<0x41, MRMSrcMem, // if !overflow, GR64 = [mem64]
1462 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001463 "cmovno{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman305fceb2009-01-07 00:35:10 +00001464 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1465 X86_COND_NO, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001466} // isTwoAddress
1467
Evan Chengad9c0a32009-12-15 00:53:42 +00001468// Use sbb to materialize carry flag into a GPR.
Chris Lattnerc74e3332010-02-05 21:13:48 +00001469// FIXME: This are pseudo ops that should be replaced with Pat<> patterns.
1470// However, Pat<> can't replicate the destination reg into the inputs of the
1471// result.
1472// FIXME: Change this to have encoding Pseudo when X86MCCodeEmitter replaces
1473// X86CodeEmitter.
Evan Chengad9c0a32009-12-15 00:53:42 +00001474let Defs = [EFLAGS], Uses = [EFLAGS], isCodeGenOnly = 1 in
Chris Lattnerc74e3332010-02-05 21:13:48 +00001475def SETB_C64r : RI<0x19, MRMInitReg, (outs GR64:$dst), (ins), "",
Evan Cheng2e489c42009-12-16 00:53:11 +00001476 [(set GR64:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Evan Chengad9c0a32009-12-15 00:53:42 +00001477
Evan Cheng2e489c42009-12-16 00:53:11 +00001478def : Pat<(i64 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
Evan Chengad9c0a32009-12-15 00:53:42 +00001479 (SETB_C64r)>;
1480
Evan Cheng25ab6902006-09-08 06:48:29 +00001481//===----------------------------------------------------------------------===//
1482// Conversion Instructions...
1483//
1484
1485// f64 -> signed i64
Sean Callanan108934c2009-12-18 00:01:26 +00001486def CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
1487 "cvtsd2si{q}\t{$src, $dst|$dst, $src}", []>;
1488def CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
1489 "cvtsd2si{q}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001490def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001491 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001492 [(set GR64:$dst,
1493 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001494def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst),
1495 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001496 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001497 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1498 (load addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001499def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001500 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001501 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001502def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001503 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001504 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001505def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001506 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001507 [(set GR64:$dst,
1508 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001509def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst),
1510 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001511 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001512 [(set GR64:$dst,
1513 (int_x86_sse2_cvttsd2si64
1514 (load addr:$src)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001515
1516// Signed i64 -> f64
Evan Cheng64d80e32007-07-19 01:14:50 +00001517def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001518 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001519 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001520def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001521 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001522 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng90e9d4e2008-01-11 07:37:44 +00001523
Evan Cheng25ab6902006-09-08 06:48:29 +00001524let isTwoAddress = 1 in {
1525def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001526 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001527 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001528 [(set VR128:$dst,
1529 (int_x86_sse2_cvtsi642sd VR128:$src1,
1530 GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001531def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001532 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001533 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001534 [(set VR128:$dst,
1535 (int_x86_sse2_cvtsi642sd VR128:$src1,
1536 (loadi64 addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001537} // isTwoAddress
1538
1539// Signed i64 -> f32
Evan Cheng64d80e32007-07-19 01:14:50 +00001540def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001541 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001542 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001543def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001544 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001545 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng90e9d4e2008-01-11 07:37:44 +00001546
1547let isTwoAddress = 1 in {
1548 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1549 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1550 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1551 [(set VR128:$dst,
1552 (int_x86_sse_cvtsi642ss VR128:$src1,
1553 GR64:$src2))]>;
1554 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
Sean Callanan108934c2009-12-18 00:01:26 +00001555 (outs VR128:$dst),
1556 (ins VR128:$src1, i64mem:$src2),
Evan Cheng90e9d4e2008-01-11 07:37:44 +00001557 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1558 [(set VR128:$dst,
1559 (int_x86_sse_cvtsi642ss VR128:$src1,
1560 (loadi64 addr:$src2)))]>;
1561}
Evan Cheng25ab6902006-09-08 06:48:29 +00001562
1563// f32 -> signed i64
Sean Callanan108934c2009-12-18 00:01:26 +00001564def CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
1565 "cvtss2si{q}\t{$src, $dst|$dst, $src}", []>;
1566def CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
1567 "cvtss2si{q}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001568def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001569 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001570 [(set GR64:$dst,
1571 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001572def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001573 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001574 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1575 (load addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001576def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001577 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001578 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001579def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001580 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001581 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001582def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001583 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001584 [(set GR64:$dst,
1585 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001586def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst),
1587 (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001588 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001589 [(set GR64:$dst,
1590 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001591
1592// Descriptor-table support instructions
1593
1594// LLDT is not interpreted specially in 64-bit mode because there is no sign
1595// extension.
1596def SLDT64r : RI<0x00, MRM0r, (outs GR64:$dst), (ins),
1597 "sldt{q}\t$dst", []>, TB;
1598def SLDT64m : RI<0x00, MRM0m, (outs i16mem:$dst), (ins),
1599 "sldt{q}\t$dst", []>, TB;
Bill Wendling6a20cf02007-07-23 03:07:27 +00001600
Evan Cheng25ab6902006-09-08 06:48:29 +00001601//===----------------------------------------------------------------------===//
1602// Alias Instructions
1603//===----------------------------------------------------------------------===//
1604
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001605// We want to rewrite MOV64r0 in terms of MOV32r0, because it's sometimes a
1606// smaller encoding, but doing so at isel time interferes with rematerialization
1607// in the current register allocator. For now, this is rewritten when the
1608// instruction is lowered to an MCInst.
Chris Lattner9ac75422009-07-14 20:19:57 +00001609// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
Evan Cheng25ab6902006-09-08 06:48:29 +00001610// when we have a better way to specify isel priority.
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001611let Defs = [EFLAGS],
1612 AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001613def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins), "",
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001614 [(set GR64:$dst, 0)]>;
Chris Lattner9ac75422009-07-14 20:19:57 +00001615
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001616// Materialize i64 constant where top 32-bits are zero. This could theoretically
1617// use MOV32ri with a SUBREG_TO_REG to represent the zero-extension, however
1618// that would make it more difficult to rematerialize.
Evan Chengb3379fb2009-02-05 08:42:55 +00001619let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001620def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Chris Lattner172862a2009-10-19 19:51:42 +00001621 "", [(set GR64:$dst, i64immZExt32:$src)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001622
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00001623//===----------------------------------------------------------------------===//
1624// Thread Local Storage Instructions
1625//===----------------------------------------------------------------------===//
1626
Rafael Espindola15f1b662009-04-24 12:59:40 +00001627// All calls clobber the non-callee saved registers. RSP is marked as
1628// a use to prevent stack-pointer assignments that appear immediately
1629// before calls from potentially appearing dead.
1630let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
1631 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
1632 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
1633 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
1634 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
1635 Uses = [RSP] in
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001636def TLS_addr64 : I<0, Pseudo, (outs), (ins lea64mem:$sym),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001637 ".byte\t0x66; "
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001638 "leaq\t$sym(%rip), %rdi; "
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001639 ".word\t0x6666; "
1640 "rex64; "
1641 "call\t__tls_get_addr@PLT",
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001642 [(X86tlsaddr tls64addr:$sym)]>,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00001643 Requires<[In64BitMode]>;
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001644
Daniel Dunbar0c420fc2009-08-11 22:24:40 +00001645let AddedComplexity = 5, isCodeGenOnly = 1 in
Nate Begeman51a04372009-01-26 01:24:32 +00001646def MOV64GSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1647 "movq\t%gs:$src, $dst",
1648 [(set GR64:$dst, (gsload addr:$src))]>, SegGS;
1649
Daniel Dunbar0c420fc2009-08-11 22:24:40 +00001650let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattner1777d0c2009-05-05 18:52:19 +00001651def MOV64FSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1652 "movq\t%fs:$src, $dst",
1653 [(set GR64:$dst, (fsload addr:$src))]>, SegFS;
1654
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001655//===----------------------------------------------------------------------===//
1656// Atomic Instructions
1657//===----------------------------------------------------------------------===//
1658
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001659let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Cheng7e032802008-04-18 20:55:36 +00001660def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001661 "lock\n\t"
1662 "cmpxchgq\t$swap,$ptr",
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001663 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1664}
1665
Dan Gohman165660e2008-08-06 15:52:50 +00001666let Constraints = "$val = $dst" in {
1667let Defs = [EFLAGS] in
Sean Callanan108934c2009-12-18 00:01:26 +00001668def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins GR64:$val,i64mem:$ptr),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001669 "lock\n\t"
1670 "xadd\t$val, $ptr",
Mon P Wang28873102008-06-25 08:15:39 +00001671 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001672 TB, LOCK;
Evan Cheng37b73872009-07-30 08:33:02 +00001673
Sean Callanan108934c2009-12-18 00:01:26 +00001674def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst),
1675 (ins GR64:$val,i64mem:$ptr),
1676 "xchg{q}\t{$val, $ptr|$ptr, $val}",
Evan Cheng94d7b022008-04-19 02:05:42 +00001677 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001678
1679def XCHG64rr : RI<0x87, MRMSrcReg, (outs GR64:$dst), (ins GR64:$val,GR64:$src),
1680 "xchg{q}\t{$val, $src|$src, $val}", []>;
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001681}
1682
Sean Callanan108934c2009-12-18 00:01:26 +00001683def XADD64rr : RI<0xC1, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
1684 "xadd{q}\t{$src, $dst|$dst, $src}", []>, TB;
1685def XADD64rm : RI<0xC1, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1686 "xadd{q}\t{$src, $dst|$dst, $src}", []>, TB;
1687
1688def CMPXCHG64rr : RI<0xB1, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
1689 "cmpxchg{q}\t{$src, $dst|$dst, $src}", []>, TB;
1690def CMPXCHG64rm : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1691 "cmpxchg{q}\t{$src, $dst|$dst, $src}", []>, TB;
1692
Evan Chengb093bd02010-01-08 01:29:19 +00001693let Defs = [RAX, RDX, EFLAGS], Uses = [RAX, RBX, RCX, RDX] in
Sean Callanan108934c2009-12-18 00:01:26 +00001694def CMPXCHG16B : RI<0xC7, MRM1m, (outs), (ins i128mem:$dst),
1695 "cmpxchg16b\t$dst", []>, TB;
1696
1697def XCHG64ar : RI<0x90, AddRegFrm, (outs), (ins GR64:$src),
1698 "xchg{q}\t{$src, %rax|%rax, $src}", []>;
1699
Evan Cheng37b73872009-07-30 08:33:02 +00001700// Optimized codegen when the non-memory output is not used.
Torok Edwin66029222009-10-19 11:00:58 +00001701let Defs = [EFLAGS] in {
Evan Cheng37b73872009-07-30 08:33:02 +00001702// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
1703def LOCK_ADD64mr : RI<0x03, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1704 "lock\n\t"
1705 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1706def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs),
1707 (ins i64mem:$dst, i64i8imm :$src2),
1708 "lock\n\t"
1709 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1710def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs),
1711 (ins i64mem:$dst, i64i32imm :$src2),
1712 "lock\n\t"
1713 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1714def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1715 "lock\n\t"
1716 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1717def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs),
1718 (ins i64mem:$dst, i64i8imm :$src2),
1719 "lock\n\t"
1720 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1721def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs),
1722 (ins i64mem:$dst, i64i32imm:$src2),
1723 "lock\n\t"
1724 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1725def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
1726 "lock\n\t"
1727 "inc{q}\t$dst", []>, LOCK;
1728def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
1729 "lock\n\t"
1730 "dec{q}\t$dst", []>, LOCK;
Torok Edwin66029222009-10-19 11:00:58 +00001731}
Dale Johannesena99e3842008-08-20 00:48:50 +00001732// Atomic exchange, and, or, xor
1733let Constraints = "$val = $dst", Defs = [EFLAGS],
Dan Gohman533297b2009-10-29 18:10:34 +00001734 usesCustomInserter = 1 in {
Dale Johannesena99e3842008-08-20 00:48:50 +00001735def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001736 "#ATOMAND64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001737 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001738def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001739 "#ATOMOR64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001740 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001741def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001742 "#ATOMXOR64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001743 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001744def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001745 "#ATOMNAND64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001746 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001747def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001748 "#ATOMMIN64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001749 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001750def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001751 "#ATOMMAX64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001752 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001753def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001754 "#ATOMUMIN64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001755 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001756def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001757 "#ATOMUMAX64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001758 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001759}
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001760
Sean Callanan358f1ef2009-09-16 21:55:34 +00001761// Segmentation support instructions
1762
1763// i16mem operand in LAR64rm and GR32 operand in LAR32rr is not a typo.
1764def LAR64rm : RI<0x02, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
1765 "lar{q}\t{$src, $dst|$dst, $src}", []>, TB;
1766def LAR64rr : RI<0x02, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
1767 "lar{q}\t{$src, $dst|$dst, $src}", []>, TB;
Sean Callanan9a86f102009-09-16 22:59:28 +00001768
Sean Callanan108934c2009-12-18 00:01:26 +00001769def LSL64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1770 "lsl{q}\t{$src, $dst|$dst, $src}", []>, TB;
1771def LSL64rr : RI<0x03, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
1772 "lsl{q}\t{$src, $dst|$dst, $src}", []>, TB;
1773
1774def SWPGS : I<0x01, RawFrm, (outs), (ins), "swpgs", []>, TB;
1775
1776def PUSHFS64 : I<0xa0, RawFrm, (outs), (ins),
1777 "push{q}\t%fs", []>, TB;
1778def PUSHGS64 : I<0xa8, RawFrm, (outs), (ins),
1779 "push{q}\t%gs", []>, TB;
1780
1781def POPFS64 : I<0xa1, RawFrm, (outs), (ins),
1782 "pop{q}\t%fs", []>, TB;
1783def POPGS64 : I<0xa9, RawFrm, (outs), (ins),
1784 "pop{q}\t%gs", []>, TB;
1785
1786def LSS64rm : RI<0xb2, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src),
1787 "lss{q}\t{$src, $dst|$dst, $src}", []>, TB;
1788def LFS64rm : RI<0xb4, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src),
1789 "lfs{q}\t{$src, $dst|$dst, $src}", []>, TB;
1790def LGS64rm : RI<0xb5, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src),
1791 "lgs{q}\t{$src, $dst|$dst, $src}", []>, TB;
1792
1793// Specialized register support
1794
1795// no m form encodable; use SMSW16m
1796def SMSW64r : RI<0x01, MRM4r, (outs GR64:$dst), (ins),
1797 "smsw{q}\t$dst", []>, TB;
1798
Sean Callanan9a86f102009-09-16 22:59:28 +00001799// String manipulation instructions
1800
1801def LODSQ : RI<0xAD, RawFrm, (outs), (ins), "lodsq", []>;
Sean Callanan358f1ef2009-09-16 21:55:34 +00001802
Evan Cheng25ab6902006-09-08 06:48:29 +00001803//===----------------------------------------------------------------------===//
1804// Non-Instruction Patterns
1805//===----------------------------------------------------------------------===//
1806
Chris Lattner25142782009-07-11 22:50:33 +00001807// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
1808// code model mode, should use 'movabs'. FIXME: This is really a hack, the
1809// 'movabs' predicate should handle this sort of thing.
Evan Cheng0085a282006-11-30 21:55:46 +00001810def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001811 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001812def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001813 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001814def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001815 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001816def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001817 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
Dan Gohmanf705adb2009-10-30 01:28:02 +00001818def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
1819 (MOV64ri tblockaddress:$dst)>, Requires<[FarData]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001820
Chris Lattner65a7a6f2009-07-11 23:17:29 +00001821// In static codegen with small code model, we can get the address of a label
1822// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
1823// the MOV64ri64i32 should accept these.
1824def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1825 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
1826def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1827 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
1828def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1829 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
1830def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1831 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
Dan Gohmanf705adb2009-10-30 01:28:02 +00001832def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
1833 (MOV64ri64i32 tblockaddress:$dst)>, Requires<[SmallCode]>;
Chris Lattner65a7a6f2009-07-11 23:17:29 +00001834
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001835// In kernel code model, we can get the address of a label
1836// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
1837// the MOV64ri32 should accept these.
1838def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1839 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
1840def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1841 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
1842def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1843 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
1844def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1845 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
Dan Gohmanf705adb2009-10-30 01:28:02 +00001846def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
1847 (MOV64ri32 tblockaddress:$dst)>, Requires<[KernelCode]>;
Chris Lattner65a7a6f2009-07-11 23:17:29 +00001848
Chris Lattner18c59872009-06-27 04:16:01 +00001849// If we have small model and -static mode, it is safe to store global addresses
1850// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
Chris Lattner25142782009-07-11 22:50:33 +00001851// for MOV64mi32 should handle this sort of thing.
Evan Cheng28b514392006-12-05 19:50:18 +00001852def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1853 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001854 Requires<[NearData, IsStatic]>;
Evan Cheng28b514392006-12-05 19:50:18 +00001855def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1856 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001857 Requires<[NearData, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001858def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
Evan Cheng28b514392006-12-05 19:50:18 +00001859 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001860 Requires<[NearData, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001861def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
Evan Cheng28b514392006-12-05 19:50:18 +00001862 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001863 Requires<[NearData, IsStatic]>;
Dan Gohmanf705adb2009-10-30 01:28:02 +00001864def : Pat<(store (i64 (X86Wrapper tblockaddress:$src)), addr:$dst),
1865 (MOV64mi32 addr:$dst, tblockaddress:$src)>,
1866 Requires<[NearData, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001867
Evan Cheng25ab6902006-09-08 06:48:29 +00001868// Calls
1869// Direct PC relative function call for small code model. 32-bit displacement
1870// sign extended to 64-bit.
1871def : Pat<(X86call (i64 tglobaladdr:$dst)),
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001872 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001873def : Pat<(X86call (i64 texternalsym:$dst)),
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001874 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
1875
1876def : Pat<(X86call (i64 tglobaladdr:$dst)),
1877 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
1878def : Pat<(X86call (i64 texternalsym:$dst)),
1879 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001880
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001881// tailcall stuff
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001882def : Pat<(X86tcret GR64:$dst, imm:$off),
1883 (TCRETURNri64 GR64:$dst, imm:$off)>;
1884
1885def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
Dan Gohman22f65262009-11-30 23:33:37 +00001886 (TCRETURNdi64 tglobaladdr:$dst, imm:$off)>;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001887
1888def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1889 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1890
Dan Gohman11f7bfb2007-09-17 14:35:24 +00001891// Comparisons.
1892
1893// TEST R,R is smaller than CMP R,0
Evan Chenge5f62042007-09-29 00:00:36 +00001894def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohman11f7bfb2007-09-17 14:35:24 +00001895 (TEST64rr GR64:$src1, GR64:$src1)>;
1896
Dan Gohmanfbb74862009-01-07 01:00:24 +00001897// Conditional moves with folded loads with operands swapped and conditions
1898// inverted.
1899def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_B, EFLAGS),
1900 (CMOVAE64rm GR64:$src2, addr:$src1)>;
1901def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_AE, EFLAGS),
1902 (CMOVB64rm GR64:$src2, addr:$src1)>;
1903def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_E, EFLAGS),
1904 (CMOVNE64rm GR64:$src2, addr:$src1)>;
1905def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NE, EFLAGS),
1906 (CMOVE64rm GR64:$src2, addr:$src1)>;
1907def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_BE, EFLAGS),
1908 (CMOVA64rm GR64:$src2, addr:$src1)>;
1909def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_A, EFLAGS),
1910 (CMOVBE64rm GR64:$src2, addr:$src1)>;
1911def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_L, EFLAGS),
1912 (CMOVGE64rm GR64:$src2, addr:$src1)>;
1913def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_GE, EFLAGS),
1914 (CMOVL64rm GR64:$src2, addr:$src1)>;
1915def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_LE, EFLAGS),
1916 (CMOVG64rm GR64:$src2, addr:$src1)>;
1917def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_G, EFLAGS),
1918 (CMOVLE64rm GR64:$src2, addr:$src1)>;
1919def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_P, EFLAGS),
1920 (CMOVNP64rm GR64:$src2, addr:$src1)>;
1921def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NP, EFLAGS),
1922 (CMOVP64rm GR64:$src2, addr:$src1)>;
1923def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_S, EFLAGS),
1924 (CMOVNS64rm GR64:$src2, addr:$src1)>;
1925def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NS, EFLAGS),
1926 (CMOVS64rm GR64:$src2, addr:$src1)>;
1927def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_O, EFLAGS),
1928 (CMOVNO64rm GR64:$src2, addr:$src1)>;
1929def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NO, EFLAGS),
1930 (CMOVO64rm GR64:$src2, addr:$src1)>;
Christopher Lamb6634e262008-03-13 05:47:01 +00001931
Duncan Sandsf9c98e62008-01-23 20:39:46 +00001932// zextload bool -> zextload byte
Evan Cheng25ab6902006-09-08 06:48:29 +00001933def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1934
1935// extload
Sean Callanan108934c2009-12-18 00:01:26 +00001936// When extloading from 16-bit and smaller memory locations into 64-bit
1937// registers, use zero-extending loads so that the entire 64-bit register is
1938// defined, avoiding partial-register updates.
Dan Gohman7deb1712008-08-27 17:33:15 +00001939def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1940def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1941def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1942// For other extloads, use subregs, since the high contents of the register are
1943// defined after an extload.
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001944def : Pat<(extloadi64i32 addr:$src),
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00001945 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001946 x86_subreg_32bit)>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001947
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00001948// anyext. Define these to do an explicit zero-extend to
1949// avoid partial-register updates.
1950def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1951def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
1952def : Pat<(i64 (anyext GR32:$src)),
1953 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001954
1955//===----------------------------------------------------------------------===//
1956// Some peepholes
1957//===----------------------------------------------------------------------===//
1958
Dan Gohman63f97202008-10-17 01:33:43 +00001959// Odd encoding trick: -128 fits into an 8-bit immediate field while
1960// +128 doesn't, so in this special case use a sub instead of an add.
1961def : Pat<(add GR64:$src1, 128),
1962 (SUB64ri8 GR64:$src1, -128)>;
1963def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1964 (SUB64mi8 addr:$dst, -128)>;
1965
1966// The same trick applies for 32-bit immediate fields in 64-bit
1967// instructions.
1968def : Pat<(add GR64:$src1, 0x0000000080000000),
1969 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1970def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1971 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1972
Dan Gohmane5dacc52010-01-11 17:58:34 +00001973// Use a 32-bit and with implicit zero-extension instead of a 64-bit and if it
1974// has an immediate with at least 32 bits of leading zeros, to avoid needing to
1975// materialize that immediate in a register first.
1976def : Pat<(and GR64:$src, i64immZExt32:$imm),
1977 (SUBREG_TO_REG
1978 (i64 0),
1979 (AND32ri
1980 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit),
1981 imm:$imm),
1982 x86_subreg_32bit)>;
1983
Dan Gohmane3d92062008-08-07 02:54:50 +00001984// r & (2^32-1) ==> movz
Dan Gohman63f97202008-10-17 01:33:43 +00001985def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001986 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohman11ba3b12008-07-30 18:09:17 +00001987// r & (2^16-1) ==> movz
1988def : Pat<(and GR64:$src, 0xffff),
1989 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1990// r & (2^8-1) ==> movz
1991def : Pat<(and GR64:$src, 0xff),
1992 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman11ba3b12008-07-30 18:09:17 +00001993// r & (2^8-1) ==> movz
1994def : Pat<(and GR32:$src1, 0xff),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001995 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit))>,
Dan Gohman11ba3b12008-07-30 18:09:17 +00001996 Requires<[In64BitMode]>;
1997// r & (2^8-1) ==> movz
1998def : Pat<(and GR16:$src1, 0xff),
1999 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
2000 Requires<[In64BitMode]>;
Christopher Lamb6634e262008-03-13 05:47:01 +00002001
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002002// sext_inreg patterns
2003def : Pat<(sext_inreg GR64:$src, i32),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002004 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002005def : Pat<(sext_inreg GR64:$src, i16),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002006 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002007def : Pat<(sext_inreg GR64:$src, i8),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002008 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002009def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002010 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002011 Requires<[In64BitMode]>;
2012def : Pat<(sext_inreg GR16:$src, i8),
2013 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>,
2014 Requires<[In64BitMode]>;
2015
2016// trunc patterns
2017def : Pat<(i32 (trunc GR64:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002018 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002019def : Pat<(i16 (trunc GR64:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002020 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002021def : Pat<(i8 (trunc GR64:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002022 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002023def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002024 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002025 Requires<[In64BitMode]>;
2026def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002027 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)>,
2028 Requires<[In64BitMode]>;
2029
2030// h-register tricks.
Dan Gohman2d98f062009-05-31 17:52:18 +00002031// For now, be conservative on x86-64 and use an h-register extract only if the
2032// value is immediately zero-extended or stored, which are somewhat common
2033// cases. This uses a bunch of code to prevent a register requiring a REX prefix
2034// from being allocated in the same instruction as the h register, as there's
2035// currently no way to describe this requirement to the register allocator.
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002036
2037// h-register extract and zero-extend.
2038def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
2039 (SUBREG_TO_REG
2040 (i64 0),
2041 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002042 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002043 x86_subreg_8bit_hi)),
2044 x86_subreg_32bit)>;
2045def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
2046 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002047 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002048 x86_subreg_8bit_hi))>,
2049 Requires<[In64BitMode]>;
Dan Gohman7e0d64a2010-01-11 17:21:05 +00002050def : Pat<(srl GR16:$src, (i8 8)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002051 (EXTRACT_SUBREG
2052 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002053 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002054 x86_subreg_8bit_hi)),
2055 x86_subreg_16bit)>,
2056 Requires<[In64BitMode]>;
Evan Chengcb219f02009-05-29 01:44:43 +00002057def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
2058 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002059 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Evan Chengcb219f02009-05-29 01:44:43 +00002060 x86_subreg_8bit_hi))>,
2061 Requires<[In64BitMode]>;
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00002062def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
2063 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002064 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00002065 x86_subreg_8bit_hi))>,
2066 Requires<[In64BitMode]>;
Evan Chengcb219f02009-05-29 01:44:43 +00002067def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
2068 (SUBREG_TO_REG
2069 (i64 0),
2070 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002071 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Evan Chengcb219f02009-05-29 01:44:43 +00002072 x86_subreg_8bit_hi)),
2073 x86_subreg_32bit)>;
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00002074def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
2075 (SUBREG_TO_REG
2076 (i64 0),
2077 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002078 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00002079 x86_subreg_8bit_hi)),
2080 x86_subreg_32bit)>;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002081
2082// h-register extract and store.
2083def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
2084 (MOV8mr_NOREX
2085 addr:$dst,
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002086 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002087 x86_subreg_8bit_hi))>;
2088def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
2089 (MOV8mr_NOREX
2090 addr:$dst,
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002091 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002092 x86_subreg_8bit_hi))>,
2093 Requires<[In64BitMode]>;
2094def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
2095 (MOV8mr_NOREX
2096 addr:$dst,
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002097 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002098 x86_subreg_8bit_hi))>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002099 Requires<[In64BitMode]>;
2100
Evan Cheng25ab6902006-09-08 06:48:29 +00002101// (shl x, 1) ==> (add x, x)
2102def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
2103
Evan Chengeb9f8922008-08-30 02:03:58 +00002104// (shl x (and y, 63)) ==> (shl x, y)
2105def : Pat<(shl GR64:$src1, (and CL:$amt, 63)),
2106 (SHL64rCL GR64:$src1)>;
2107def : Pat<(store (shl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
2108 (SHL64mCL addr:$dst)>;
2109
2110def : Pat<(srl GR64:$src1, (and CL:$amt, 63)),
2111 (SHR64rCL GR64:$src1)>;
2112def : Pat<(store (srl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
2113 (SHR64mCL addr:$dst)>;
2114
2115def : Pat<(sra GR64:$src1, (and CL:$amt, 63)),
2116 (SAR64rCL GR64:$src1)>;
2117def : Pat<(store (sra (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
2118 (SAR64mCL addr:$dst)>;
2119
Evan Cheng760d1942010-01-04 21:22:48 +00002120// Double shift patterns
Dan Gohman74feef22008-10-17 01:23:35 +00002121def : Pat<(shrd GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
2122 (SHRD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
2123
2124def : Pat<(store (shrd (loadi64 addr:$dst), (i8 imm:$amt1),
2125 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
2126 (SHRD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
2127
Dan Gohman74feef22008-10-17 01:23:35 +00002128def : Pat<(shld GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
2129 (SHLD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
2130
2131def : Pat<(store (shld (loadi64 addr:$dst), (i8 imm:$amt1),
2132 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
2133 (SHLD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
2134
Evan Cheng199c4242010-01-11 22:03:29 +00002135// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
Evan Cheng3bda2012010-01-12 18:31:19 +00002136let AddedComplexity = 5 in { // Try this before the selecting to OR
Evan Cheng4b0345b2010-01-11 17:03:47 +00002137def : Pat<(parallel (or_is_add GR64:$src1, i64immSExt8:$src2),
2138 (implicit EFLAGS)),
2139 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
2140def : Pat<(parallel (or_is_add GR64:$src1, i64immSExt32:$src2),
2141 (implicit EFLAGS)),
2142 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
Evan Cheng199c4242010-01-11 22:03:29 +00002143def : Pat<(parallel (or_is_add GR64:$src1, GR64:$src2),
2144 (implicit EFLAGS)),
2145 (ADD64rr GR64:$src1, GR64:$src2)>;
Evan Cheng3bda2012010-01-12 18:31:19 +00002146} // AddedComplexity
Evan Cheng4b0345b2010-01-11 17:03:47 +00002147
Chris Lattnera0668102007-05-17 06:35:11 +00002148// X86 specific add which produces a flag.
2149def : Pat<(addc GR64:$src1, GR64:$src2),
2150 (ADD64rr GR64:$src1, GR64:$src2)>;
2151def : Pat<(addc GR64:$src1, (load addr:$src2)),
2152 (ADD64rm GR64:$src1, addr:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002153def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
2154 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman018a34c2008-12-19 18:25:21 +00002155def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
2156 (ADD64ri32 GR64:$src1, imm:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002157
2158def : Pat<(subc GR64:$src1, GR64:$src2),
2159 (SUB64rr GR64:$src1, GR64:$src2)>;
2160def : Pat<(subc GR64:$src1, (load addr:$src2)),
2161 (SUB64rm GR64:$src1, addr:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002162def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
2163 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman018a34c2008-12-19 18:25:21 +00002164def : Pat<(subc GR64:$src1, imm:$src2),
2165 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002166
Bill Wendlingd350e022008-12-12 21:15:41 +00002167//===----------------------------------------------------------------------===//
Dan Gohman076aee32009-03-04 19:44:21 +00002168// EFLAGS-defining Patterns
Bill Wendlingd350e022008-12-12 21:15:41 +00002169//===----------------------------------------------------------------------===//
2170
Dan Gohman076aee32009-03-04 19:44:21 +00002171// Register-Register Addition with EFLAGS result
2172def : Pat<(parallel (X86add_flag GR64:$src1, GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002173 (implicit EFLAGS)),
2174 (ADD64rr GR64:$src1, GR64:$src2)>;
2175
Dan Gohman076aee32009-03-04 19:44:21 +00002176// Register-Integer Addition with EFLAGS result
2177def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002178 (implicit EFLAGS)),
2179 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002180def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002181 (implicit EFLAGS)),
2182 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002183
Dan Gohman076aee32009-03-04 19:44:21 +00002184// Register-Memory Addition with EFLAGS result
2185def : Pat<(parallel (X86add_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00002186 (implicit EFLAGS)),
2187 (ADD64rm GR64:$src1, addr:$src2)>;
2188
Dan Gohman076aee32009-03-04 19:44:21 +00002189// Memory-Register Addition with EFLAGS result
2190def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002191 addr:$dst),
2192 (implicit EFLAGS)),
2193 (ADD64mr addr:$dst, GR64:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002194def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002195 addr:$dst),
2196 (implicit EFLAGS)),
2197 (ADD64mi8 addr:$dst, i64immSExt8:$src2)>;
Sean Callanan108934c2009-12-18 00:01:26 +00002198def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst),
2199 i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002200 addr:$dst),
2201 (implicit EFLAGS)),
2202 (ADD64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002203
Dan Gohman076aee32009-03-04 19:44:21 +00002204// Register-Register Subtraction with EFLAGS result
2205def : Pat<(parallel (X86sub_flag GR64:$src1, GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002206 (implicit EFLAGS)),
2207 (SUB64rr GR64:$src1, GR64:$src2)>;
2208
Dan Gohman076aee32009-03-04 19:44:21 +00002209// Register-Memory Subtraction with EFLAGS result
2210def : Pat<(parallel (X86sub_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00002211 (implicit EFLAGS)),
2212 (SUB64rm GR64:$src1, addr:$src2)>;
2213
Dan Gohman076aee32009-03-04 19:44:21 +00002214// Register-Integer Subtraction with EFLAGS result
2215def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002216 (implicit EFLAGS)),
2217 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002218def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002219 (implicit EFLAGS)),
2220 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002221
Dan Gohman076aee32009-03-04 19:44:21 +00002222// Memory-Register Subtraction with EFLAGS result
2223def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002224 addr:$dst),
2225 (implicit EFLAGS)),
2226 (SUB64mr addr:$dst, GR64:$src2)>;
2227
Dan Gohman076aee32009-03-04 19:44:21 +00002228// Memory-Integer Subtraction with EFLAGS result
Sean Callanan108934c2009-12-18 00:01:26 +00002229def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst),
2230 i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002231 addr:$dst),
2232 (implicit EFLAGS)),
2233 (SUB64mi8 addr:$dst, i64immSExt8:$src2)>;
Sean Callanan108934c2009-12-18 00:01:26 +00002234def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst),
2235 i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002236 addr:$dst),
2237 (implicit EFLAGS)),
2238 (SUB64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002239
Dan Gohman076aee32009-03-04 19:44:21 +00002240// Register-Register Signed Integer Multiplication with EFLAGS result
2241def : Pat<(parallel (X86smul_flag GR64:$src1, GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002242 (implicit EFLAGS)),
2243 (IMUL64rr GR64:$src1, GR64:$src2)>;
2244
Dan Gohman076aee32009-03-04 19:44:21 +00002245// Register-Memory Signed Integer Multiplication with EFLAGS result
2246def : Pat<(parallel (X86smul_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00002247 (implicit EFLAGS)),
2248 (IMUL64rm GR64:$src1, addr:$src2)>;
2249
Dan Gohman076aee32009-03-04 19:44:21 +00002250// Register-Integer Signed Integer Multiplication with EFLAGS result
2251def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002252 (implicit EFLAGS)),
2253 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002254def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002255 (implicit EFLAGS)),
2256 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002257
Dan Gohman076aee32009-03-04 19:44:21 +00002258// Memory-Integer Signed Integer Multiplication with EFLAGS result
2259def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002260 (implicit EFLAGS)),
2261 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002262def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002263 (implicit EFLAGS)),
2264 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002265
Dan Gohman076aee32009-03-04 19:44:21 +00002266// INC and DEC with EFLAGS result. Note that these do not set CF.
Dan Gohman1f4af262009-03-05 21:32:23 +00002267def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
2268 (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
2269def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
2270 (implicit EFLAGS)),
2271 (INC64_16m addr:$dst)>, Requires<[In64BitMode]>;
2272def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
2273 (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
2274def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
2275 (implicit EFLAGS)),
2276 (DEC64_16m addr:$dst)>, Requires<[In64BitMode]>;
2277
2278def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
2279 (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
2280def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
2281 (implicit EFLAGS)),
2282 (INC64_32m addr:$dst)>, Requires<[In64BitMode]>;
2283def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
2284 (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
2285def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
2286 (implicit EFLAGS)),
2287 (DEC64_32m addr:$dst)>, Requires<[In64BitMode]>;
2288
Dan Gohman076aee32009-03-04 19:44:21 +00002289def : Pat<(parallel (X86inc_flag GR64:$src), (implicit EFLAGS)),
2290 (INC64r GR64:$src)>;
2291def : Pat<(parallel (store (i64 (X86inc_flag (loadi64 addr:$dst))), addr:$dst),
2292 (implicit EFLAGS)),
2293 (INC64m addr:$dst)>;
2294def : Pat<(parallel (X86dec_flag GR64:$src), (implicit EFLAGS)),
2295 (DEC64r GR64:$src)>;
2296def : Pat<(parallel (store (i64 (X86dec_flag (loadi64 addr:$dst))), addr:$dst),
2297 (implicit EFLAGS)),
2298 (DEC64m addr:$dst)>;
2299
Dan Gohmane220c4b2009-09-18 19:59:53 +00002300// Register-Register Logical Or with EFLAGS result
2301def : Pat<(parallel (X86or_flag GR64:$src1, GR64:$src2),
2302 (implicit EFLAGS)),
2303 (OR64rr GR64:$src1, GR64:$src2)>;
2304
2305// Register-Integer Logical Or with EFLAGS result
2306def : Pat<(parallel (X86or_flag GR64:$src1, i64immSExt8:$src2),
2307 (implicit EFLAGS)),
2308 (OR64ri8 GR64:$src1, i64immSExt8:$src2)>;
2309def : Pat<(parallel (X86or_flag GR64:$src1, i64immSExt32:$src2),
2310 (implicit EFLAGS)),
2311 (OR64ri32 GR64:$src1, i64immSExt32:$src2)>;
2312
2313// Register-Memory Logical Or with EFLAGS result
2314def : Pat<(parallel (X86or_flag GR64:$src1, (loadi64 addr:$src2)),
2315 (implicit EFLAGS)),
2316 (OR64rm GR64:$src1, addr:$src2)>;
2317
2318// Memory-Register Logical Or with EFLAGS result
2319def : Pat<(parallel (store (X86or_flag (loadi64 addr:$dst), GR64:$src2),
2320 addr:$dst),
2321 (implicit EFLAGS)),
2322 (OR64mr addr:$dst, GR64:$src2)>;
2323def : Pat<(parallel (store (X86or_flag (loadi64 addr:$dst), i64immSExt8:$src2),
2324 addr:$dst),
2325 (implicit EFLAGS)),
2326 (OR64mi8 addr:$dst, i64immSExt8:$src2)>;
2327def : Pat<(parallel (store (X86or_flag (loadi64 addr:$dst), i64immSExt32:$src2),
2328 addr:$dst),
2329 (implicit EFLAGS)),
2330 (OR64mi32 addr:$dst, i64immSExt32:$src2)>;
2331
2332// Register-Register Logical XOr with EFLAGS result
2333def : Pat<(parallel (X86xor_flag GR64:$src1, GR64:$src2),
2334 (implicit EFLAGS)),
2335 (XOR64rr GR64:$src1, GR64:$src2)>;
2336
2337// Register-Integer Logical XOr with EFLAGS result
2338def : Pat<(parallel (X86xor_flag GR64:$src1, i64immSExt8:$src2),
2339 (implicit EFLAGS)),
2340 (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>;
2341def : Pat<(parallel (X86xor_flag GR64:$src1, i64immSExt32:$src2),
2342 (implicit EFLAGS)),
2343 (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>;
2344
2345// Register-Memory Logical XOr with EFLAGS result
2346def : Pat<(parallel (X86xor_flag GR64:$src1, (loadi64 addr:$src2)),
2347 (implicit EFLAGS)),
2348 (XOR64rm GR64:$src1, addr:$src2)>;
2349
2350// Memory-Register Logical XOr with EFLAGS result
2351def : Pat<(parallel (store (X86xor_flag (loadi64 addr:$dst), GR64:$src2),
2352 addr:$dst),
2353 (implicit EFLAGS)),
2354 (XOR64mr addr:$dst, GR64:$src2)>;
2355def : Pat<(parallel (store (X86xor_flag (loadi64 addr:$dst), i64immSExt8:$src2),
2356 addr:$dst),
2357 (implicit EFLAGS)),
2358 (XOR64mi8 addr:$dst, i64immSExt8:$src2)>;
Sean Callanan108934c2009-12-18 00:01:26 +00002359def : Pat<(parallel (store (X86xor_flag (loadi64 addr:$dst),
2360 i64immSExt32:$src2),
Dan Gohmane220c4b2009-09-18 19:59:53 +00002361 addr:$dst),
2362 (implicit EFLAGS)),
2363 (XOR64mi32 addr:$dst, i64immSExt32:$src2)>;
2364
2365// Register-Register Logical And with EFLAGS result
2366def : Pat<(parallel (X86and_flag GR64:$src1, GR64:$src2),
2367 (implicit EFLAGS)),
2368 (AND64rr GR64:$src1, GR64:$src2)>;
2369
2370// Register-Integer Logical And with EFLAGS result
2371def : Pat<(parallel (X86and_flag GR64:$src1, i64immSExt8:$src2),
2372 (implicit EFLAGS)),
2373 (AND64ri8 GR64:$src1, i64immSExt8:$src2)>;
2374def : Pat<(parallel (X86and_flag GR64:$src1, i64immSExt32:$src2),
2375 (implicit EFLAGS)),
2376 (AND64ri32 GR64:$src1, i64immSExt32:$src2)>;
2377
2378// Register-Memory Logical And with EFLAGS result
2379def : Pat<(parallel (X86and_flag GR64:$src1, (loadi64 addr:$src2)),
2380 (implicit EFLAGS)),
2381 (AND64rm GR64:$src1, addr:$src2)>;
2382
2383// Memory-Register Logical And with EFLAGS result
2384def : Pat<(parallel (store (X86and_flag (loadi64 addr:$dst), GR64:$src2),
2385 addr:$dst),
2386 (implicit EFLAGS)),
2387 (AND64mr addr:$dst, GR64:$src2)>;
2388def : Pat<(parallel (store (X86and_flag (loadi64 addr:$dst), i64immSExt8:$src2),
2389 addr:$dst),
2390 (implicit EFLAGS)),
2391 (AND64mi8 addr:$dst, i64immSExt8:$src2)>;
Sean Callanan108934c2009-12-18 00:01:26 +00002392def : Pat<(parallel (store (X86and_flag (loadi64 addr:$dst),
2393 i64immSExt32:$src2),
Dan Gohmane220c4b2009-09-18 19:59:53 +00002394 addr:$dst),
2395 (implicit EFLAGS)),
2396 (AND64mi32 addr:$dst, i64immSExt32:$src2)>;
2397
Evan Chengebf01d62006-11-16 23:33:25 +00002398//===----------------------------------------------------------------------===//
2399// X86-64 SSE Instructions
2400//===----------------------------------------------------------------------===//
2401
2402// Move instructions...
2403
Evan Cheng64d80e32007-07-19 01:14:50 +00002404def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002405 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002406 [(set VR128:$dst,
2407 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002408def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002409 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002410 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
2411 (iPTR 0)))]>;
Evan Cheng21b76122006-12-14 21:55:39 +00002412
Evan Cheng64d80e32007-07-19 01:14:50 +00002413def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002414 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002415 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002416def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Evan Chenge7321442008-08-25 04:11:42 +00002417 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002418 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
2419
Evan Cheng64d80e32007-07-19 01:14:50 +00002420def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002421 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002422 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002423def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Evan Chenge7321442008-08-25 04:11:42 +00002424 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002425 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00002426
2427//===----------------------------------------------------------------------===//
2428// X86-64 SSE4.1 Instructions
2429//===----------------------------------------------------------------------===//
2430
Nate Begemancdd1eec2008-02-12 22:51:28 +00002431/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
2432multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Nate Begeman110e3b32008-10-29 23:07:17 +00002433 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002434 (ins VR128:$src1, i32i8imm:$src2),
2435 !strconcat(OpcodeStr,
2436 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2437 [(set GR64:$dst,
2438 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng172b7942008-03-14 07:39:27 +00002439 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002440 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
2441 !strconcat(OpcodeStr,
2442 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2443 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
2444 addr:$dst)]>, OpSize, REX_W;
2445}
2446
2447defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
2448
2449let isTwoAddress = 1 in {
2450 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00002451 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002452 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2453 !strconcat(OpcodeStr,
2454 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2455 [(set VR128:$dst,
2456 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
2457 OpSize, REX_W;
Evan Cheng172b7942008-03-14 07:39:27 +00002458 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002459 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
2460 !strconcat(OpcodeStr,
2461 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2462 [(set VR128:$dst,
2463 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
2464 imm:$src3)))]>, OpSize, REX_W;
2465 }
2466}
2467
2468defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;
Dan Gohman2f67df72009-09-03 17:18:51 +00002469
2470// -disable-16bit support.
2471def : Pat<(truncstorei16 (i64 imm:$src), addr:$dst),
2472 (MOV16mi addr:$dst, imm:$src)>;
2473def : Pat<(truncstorei16 GR64:$src, addr:$dst),
2474 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
2475def : Pat<(i64 (sextloadi16 addr:$dst)),
2476 (MOVSX64rm16 addr:$dst)>;
2477def : Pat<(i64 (zextloadi16 addr:$dst)),
2478 (MOVZX64rm16 addr:$dst)>;
2479def : Pat<(i64 (extloadi16 addr:$dst)),
2480 (MOVZX64rm16 addr:$dst)>;