blob: bedc5e50af0067b5ffc385f38c5dbdf149e881ac [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Evan Cheng and is distributed under the University
6// of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
23
24def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad, [SDNPHasChain]>;
25def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad, [SDNPHasChain]>;
26def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
37def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
38 [SDNPHasChain, SDNPOutFlag]>;
39def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
40 [SDNPHasChain, SDNPOutFlag]>;
41def X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
42def X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
43def X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
44
45//===----------------------------------------------------------------------===//
46// SSE 'Special' Instructions
47//===----------------------------------------------------------------------===//
48
Evan Chengb783fa32007-07-19 01:14:50 +000049def IMPLICIT_DEF_VR128 : I<0, Pseudo, (outs VR128:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 "#IMPLICIT_DEF $dst",
51 [(set VR128:$dst, (v4f32 (undef)))]>,
52 Requires<[HasSSE1]>;
Evan Chengb783fa32007-07-19 01:14:50 +000053def IMPLICIT_DEF_FR32 : I<0, Pseudo, (outs FR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054 "#IMPLICIT_DEF $dst",
55 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +000056def IMPLICIT_DEF_FR64 : I<0, Pseudo, (outs FR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057 "#IMPLICIT_DEF $dst",
58 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
59
60//===----------------------------------------------------------------------===//
61// SSE Complex Patterns
62//===----------------------------------------------------------------------===//
63
64// These are 'extloads' from a scalar to the low element of a vector, zeroing
65// the top elements. These are used for the SSE 'ss' and 'sd' instruction
66// forms.
67def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
68 [SDNPHasChain]>;
69def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
70 [SDNPHasChain]>;
71
72def ssmem : Operand<v4f32> {
73 let PrintMethod = "printf32mem";
74 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
75}
76def sdmem : Operand<v2f64> {
77 let PrintMethod = "printf64mem";
78 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
79}
80
81//===----------------------------------------------------------------------===//
82// SSE pattern fragments
83//===----------------------------------------------------------------------===//
84
85def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
86def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
87
88def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
89def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
90def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
91def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
92
Dan Gohman4a4f1512007-07-18 20:23:34 +000093// Like 'store', but always requires natural alignment.
94def alignedstore : PatFrag<(ops node:$val, node:$ptr),
95 (st node:$val, node:$ptr), [{
96 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
97 return !ST->isTruncatingStore() &&
98 ST->getAddressingMode() == ISD::UNINDEXED &&
99 ST->getAlignment() * 8 >= MVT::getSizeInBits(ST->getStoredVT());
100 return false;
101}]>;
102
103// Like 'load', but always requires natural alignment.
104def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
105 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
106 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
107 LD->getAddressingMode() == ISD::UNINDEXED &&
108 LD->getAlignment() * 8 >= MVT::getSizeInBits(LD->getLoadedVT());
109 return false;
110}]>;
111
112def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
113def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
114def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
115def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
116
117// Like 'load', but uses special alignment checks suitable for use in
118// memory operands in most SSE instructions, which are required to
119// be naturally aligned on some targets but not on others.
120// FIXME: Actually implement support for targets that don't require the
121// alignment. This probably wants a subtarget predicate.
122def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
123 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
124 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
125 LD->getAddressingMode() == ISD::UNINDEXED &&
126 LD->getAlignment() * 8 >= MVT::getSizeInBits(LD->getLoadedVT());
127 return false;
128}]>;
129
130def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
131def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
132def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
133def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
134
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
136def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
137def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
138def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
139def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
140def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
141
142def fp32imm0 : PatLeaf<(f32 fpimm), [{
143 return N->isExactlyValue(+0.0);
144}]>;
145
146def PSxLDQ_imm : SDNodeXForm<imm, [{
147 // Transformation function: imm >> 3
148 return getI32Imm(N->getValue() >> 3);
149}]>;
150
151// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
152// SHUFP* etc. imm.
153def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
154 return getI8Imm(X86::getShuffleSHUFImmediate(N));
155}]>;
156
157// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
158// PSHUFHW imm.
159def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
160 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
161}]>;
162
163// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
164// PSHUFLW imm.
165def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
166 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
167}]>;
168
169def SSE_splat_mask : PatLeaf<(build_vector), [{
170 return X86::isSplatMask(N);
171}], SHUFFLE_get_shuf_imm>;
172
173def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
174 return X86::isSplatLoMask(N);
175}]>;
176
177def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
178 return X86::isMOVHLPSMask(N);
179}]>;
180
181def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
182 return X86::isMOVHLPS_v_undef_Mask(N);
183}]>;
184
185def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
186 return X86::isMOVHPMask(N);
187}]>;
188
189def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
190 return X86::isMOVLPMask(N);
191}]>;
192
193def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
194 return X86::isMOVLMask(N);
195}]>;
196
197def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
198 return X86::isMOVSHDUPMask(N);
199}]>;
200
201def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
202 return X86::isMOVSLDUPMask(N);
203}]>;
204
205def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
206 return X86::isUNPCKLMask(N);
207}]>;
208
209def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
210 return X86::isUNPCKHMask(N);
211}]>;
212
213def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
214 return X86::isUNPCKL_v_undef_Mask(N);
215}]>;
216
217def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
218 return X86::isUNPCKH_v_undef_Mask(N);
219}]>;
220
221def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
222 return X86::isPSHUFDMask(N);
223}], SHUFFLE_get_shuf_imm>;
224
225def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
226 return X86::isPSHUFHWMask(N);
227}], SHUFFLE_get_pshufhw_imm>;
228
229def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
230 return X86::isPSHUFLWMask(N);
231}], SHUFFLE_get_pshuflw_imm>;
232
233def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
234 return X86::isPSHUFDMask(N);
235}], SHUFFLE_get_shuf_imm>;
236
237def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
238 return X86::isSHUFPMask(N);
239}], SHUFFLE_get_shuf_imm>;
240
241def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
242 return X86::isSHUFPMask(N);
243}], SHUFFLE_get_shuf_imm>;
244
245//===----------------------------------------------------------------------===//
246// SSE scalar FP Instructions
247//===----------------------------------------------------------------------===//
248
249// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
250// scheduler into a branch sequence.
251let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
252 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000253 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 "#CMOV_FR32 PSEUDO!",
255 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
256 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000257 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 "#CMOV_FR64 PSEUDO!",
259 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
260 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000261 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 "#CMOV_V4F32 PSEUDO!",
263 [(set VR128:$dst,
264 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
265 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000266 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 "#CMOV_V2F64 PSEUDO!",
268 [(set VR128:$dst,
269 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
270 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000271 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 "#CMOV_V2I64 PSEUDO!",
273 [(set VR128:$dst,
274 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
275}
276
277//===----------------------------------------------------------------------===//
278// SSE1 Instructions
279//===----------------------------------------------------------------------===//
280
281// SSE1 Instruction Templates:
282//
283// SSI - SSE1 instructions with XS prefix.
284// PSI - SSE1 instructions with TB prefix.
285// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
286
Evan Chengb783fa32007-07-19 01:14:50 +0000287class SSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
288 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
289class PSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
290 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasSSE1]>;
291class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
292 list<dag> pattern>
293 : Ii8<o, F, outs, ins, asm, pattern>, TB, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294
295// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000296def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 "movss {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000298def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 "movss {$src, $dst|$dst, $src}",
300 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000301def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 "movss {$src, $dst|$dst, $src}",
303 [(store FR32:$src, addr:$dst)]>;
304
305// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000306def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 "cvttss2si {$src, $dst|$dst, $src}",
308 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000309def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 "cvttss2si {$src, $dst|$dst, $src}",
311 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000312def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 "cvtsi2ss {$src, $dst|$dst, $src}",
314 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000315def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 "cvtsi2ss {$src, $dst|$dst, $src}",
317 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
318
319// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000320def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 "cvtss2si {$src, $dst|$dst, $src}",
322 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000323def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 "cvtss2si {$src, $dst|$dst, $src}",
325 [(set GR32:$dst, (int_x86_sse_cvtss2si
326 (load addr:$src)))]>;
327
328// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000329def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330 "cvttss2si {$src, $dst|$dst, $src}",
331 [(set GR32:$dst,
332 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 "cvttss2si {$src, $dst|$dst, $src}",
335 [(set GR32:$dst,
336 (int_x86_sse_cvttss2si(load addr:$src)))]>;
337
338let isTwoAddress = 1 in {
339 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000340 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 "cvtsi2ss {$src2, $dst|$dst, $src2}",
342 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
343 GR32:$src2))]>;
344 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000345 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 "cvtsi2ss {$src2, $dst|$dst, $src2}",
347 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
348 (loadi32 addr:$src2)))]>;
349}
350
351// Comparison instructions
352let isTwoAddress = 1 in {
353 def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000354 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 "cmp${cc}ss {$src, $dst|$dst, $src}",
356 []>;
357 def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000358 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
360}
361
Evan Chengb783fa32007-07-19 01:14:50 +0000362def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 "ucomiss {$src2, $src1|$src1, $src2}",
364 [(X86cmp FR32:$src1, FR32:$src2)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000365def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 "ucomiss {$src2, $src1|$src1, $src2}",
367 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
368
369// Aliases to match intrinsics which expect XMM operand(s).
370let isTwoAddress = 1 in {
371 def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000372 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 "cmp${cc}ss {$src, $dst|$dst, $src}",
374 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
375 VR128:$src, imm:$cc))]>;
376 def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000377 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 "cmp${cc}ss {$src, $dst|$dst, $src}",
379 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
380 (load addr:$src), imm:$cc))]>;
381}
382
Evan Chengb783fa32007-07-19 01:14:50 +0000383def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 "ucomiss {$src2, $src1|$src1, $src2}",
385 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000386def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 "ucomiss {$src2, $src1|$src1, $src2}",
388 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2))]>;
389
Evan Chengb783fa32007-07-19 01:14:50 +0000390def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 "comiss {$src2, $src1|$src1, $src2}",
392 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000393def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 "comiss {$src2, $src1|$src1, $src2}",
395 [(X86comi (v4f32 VR128:$src1), (load addr:$src2))]>;
396
397// Aliases of packed SSE1 instructions for scalar use. These all have names that
398// start with 'Fs'.
399
400// Alias instructions that map fld0 to pxor for sse.
Evan Chengb783fa32007-07-19 01:14:50 +0000401def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
403 Requires<[HasSSE1]>, TB, OpSize;
404
405// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
406// disregarded.
Evan Chengb783fa32007-07-19 01:14:50 +0000407def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408 "movaps {$src, $dst|$dst, $src}", []>;
409
410// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
411// disregarded.
Evan Chengb783fa32007-07-19 01:14:50 +0000412def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 "movaps {$src, $dst|$dst, $src}",
414 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
415
416// Alias bitwise logical operations using SSE logical ops on packed FP values.
417let isTwoAddress = 1 in {
418let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000419 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 "andps {$src2, $dst|$dst, $src2}",
421 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000422 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 "orps {$src2, $dst|$dst, $src2}",
424 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000425 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 "xorps {$src2, $dst|$dst, $src2}",
427 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
428}
429
Evan Chengb783fa32007-07-19 01:14:50 +0000430def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 "andps {$src2, $dst|$dst, $src2}",
432 [(set FR32:$dst, (X86fand FR32:$src1,
433 (X86loadpf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000434def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435 "orps {$src2, $dst|$dst, $src2}",
436 [(set FR32:$dst, (X86for FR32:$src1,
437 (X86loadpf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000438def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 "xorps {$src2, $dst|$dst, $src2}",
440 [(set FR32:$dst, (X86fxor FR32:$src1,
441 (X86loadpf32 addr:$src2)))]>;
442
443def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000444 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445 "andnps {$src2, $dst|$dst, $src2}", []>;
446def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000447 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 "andnps {$src2, $dst|$dst, $src2}", []>;
449}
450
451/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
452///
453/// In addition, we also have a special variant of the scalar form here to
454/// represent the associated intrinsic operation. This form is unlike the
455/// plain scalar form, in that it takes an entire vector (instead of a scalar)
456/// and leaves the top elements undefined.
457///
458/// These three forms can each be reg+reg or reg+mem, so there are a total of
459/// six "instructions".
460///
461let isTwoAddress = 1 in {
462multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
463 SDNode OpNode, Intrinsic F32Int,
464 bit Commutable = 0> {
465 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000466 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
468 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
469 let isCommutable = Commutable;
470 }
471
472 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000473 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
475 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
476
477 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000478 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
480 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
481 let isCommutable = Commutable;
482 }
483
484 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000485 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000487 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488
489 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000490 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
492 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
493 let isCommutable = Commutable;
494 }
495
496 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000497 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
499 [(set VR128:$dst, (F32Int VR128:$src1,
500 sse_load_f32:$src2))]>;
501}
502}
503
504// Arithmetic instructions
505defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
506defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
507defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
508defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
509
510/// sse1_fp_binop_rm - Other SSE1 binops
511///
512/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
513/// instructions for a full-vector intrinsic form. Operations that map
514/// onto C operators don't use this form since they just use the plain
515/// vector form instead of having a separate vector intrinsic form.
516///
517/// This provides a total of eight "instructions".
518///
519let isTwoAddress = 1 in {
520multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
521 SDNode OpNode,
522 Intrinsic F32Int,
523 Intrinsic V4F32Int,
524 bit Commutable = 0> {
525
526 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000527 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
529 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
530 let isCommutable = Commutable;
531 }
532
533 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000534 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
536 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
537
538 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000539 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
541 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
542 let isCommutable = Commutable;
543 }
544
545 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000546 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000548 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549
550 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000551 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
553 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
554 let isCommutable = Commutable;
555 }
556
557 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000558 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2}"),
560 [(set VR128:$dst, (F32Int VR128:$src1,
561 sse_load_f32:$src2))]>;
562
563 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000564 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
566 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
567 let isCommutable = Commutable;
568 }
569
570 // Vector intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000571 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2}"),
573 [(set VR128:$dst, (V4F32Int VR128:$src1, (load addr:$src2)))]>;
574}
575}
576
577defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
578 int_x86_sse_max_ss, int_x86_sse_max_ps>;
579defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
580 int_x86_sse_min_ss, int_x86_sse_min_ps>;
581
582//===----------------------------------------------------------------------===//
583// SSE packed FP Instructions
584
585// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000586def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 "movaps {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000588def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 "movaps {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000590 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591
Evan Chengb783fa32007-07-19 01:14:50 +0000592def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 "movaps {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000594 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595
Evan Chengb783fa32007-07-19 01:14:50 +0000596def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000598def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 "movups {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000600 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000601def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602 "movups {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000603 [(store (v4f32 VR128:$src), addr:$dst)]>;
604
605// Intrinsic forms of MOVUPS load and store
Evan Chengb783fa32007-07-19 01:14:50 +0000606def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000607 "movups {$src, $dst|$dst, $src}",
608 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000609def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000610 "movups {$src, $dst|$dst, $src}",
611 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612
613let isTwoAddress = 1 in {
614 let AddedComplexity = 20 in {
615 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000616 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 "movlps {$src2, $dst|$dst, $src2}",
618 [(set VR128:$dst,
619 (v4f32 (vector_shuffle VR128:$src1,
620 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
621 MOVLP_shuffle_mask)))]>;
622 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000623 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 "movhps {$src2, $dst|$dst, $src2}",
625 [(set VR128:$dst,
626 (v4f32 (vector_shuffle VR128:$src1,
627 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
628 MOVHP_shuffle_mask)))]>;
629 } // AddedComplexity
630} // isTwoAddress
631
Evan Chengb783fa32007-07-19 01:14:50 +0000632def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633 "movlps {$src, $dst|$dst, $src}",
634 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
635 (iPTR 0))), addr:$dst)]>;
636
637// v2f64 extract element 1 is always custom lowered to unpack high to low
638// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000639def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 "movhps {$src, $dst|$dst, $src}",
641 [(store (f64 (vector_extract
642 (v2f64 (vector_shuffle
643 (bc_v2f64 (v4f32 VR128:$src)), (undef),
644 UNPCKH_shuffle_mask)), (iPTR 0))),
645 addr:$dst)]>;
646
647let isTwoAddress = 1 in {
648let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000649def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 "movlhps {$src2, $dst|$dst, $src2}",
651 [(set VR128:$dst,
652 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
653 MOVHP_shuffle_mask)))]>;
654
Evan Chengb783fa32007-07-19 01:14:50 +0000655def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656 "movhlps {$src2, $dst|$dst, $src2}",
657 [(set VR128:$dst,
658 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
659 MOVHLPS_shuffle_mask)))]>;
660} // AddedComplexity
661} // isTwoAddress
662
663
664
665// Arithmetic
666
667/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
668///
669/// In addition, we also have a special variant of the scalar form here to
670/// represent the associated intrinsic operation. This form is unlike the
671/// plain scalar form, in that it takes an entire vector (instead of a
672/// scalar) and leaves the top elements undefined.
673///
674/// And, we have a special variant form for a full-vector intrinsic form.
675///
676/// These four forms can each have a reg or a mem operand, so there are a
677/// total of eight "instructions".
678///
679multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
680 SDNode OpNode,
681 Intrinsic F32Int,
682 Intrinsic V4F32Int,
683 bit Commutable = 0> {
684 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000685 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 !strconcat(OpcodeStr, "ss {$src, $dst|$dst, $src}"),
687 [(set FR32:$dst, (OpNode FR32:$src))]> {
688 let isCommutable = Commutable;
689 }
690
691 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000692 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 !strconcat(OpcodeStr, "ss {$src, $dst|$dst, $src}"),
694 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
695
696 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000697 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 !strconcat(OpcodeStr, "ps {$src, $dst|$dst, $src}"),
699 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
700 let isCommutable = Commutable;
701 }
702
703 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000704 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 !strconcat(OpcodeStr, "ps {$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000706 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707
708 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000709 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 !strconcat(OpcodeStr, "ss {$src, $dst|$dst, $src}"),
711 [(set VR128:$dst, (F32Int VR128:$src))]> {
712 let isCommutable = Commutable;
713 }
714
715 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000716 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 !strconcat(OpcodeStr, "ss {$src, $dst|$dst, $src}"),
718 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
719
720 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000721 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 !strconcat(OpcodeStr, "ps {$src, $dst|$dst, $src}"),
723 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
724 let isCommutable = Commutable;
725 }
726
727 // Vector intrinsic operation, mem
Evan Chengb783fa32007-07-19 01:14:50 +0000728 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 !strconcat(OpcodeStr, "ps {$src, $dst|$dst, $src}"),
730 [(set VR128:$dst, (V4F32Int (load addr:$src)))]>;
731}
732
733// Square root.
734defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
735 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
736
737// Reciprocal approximations. Note that these typically require refinement
738// in order to obtain suitable precision.
739defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
740 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
741defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
742 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
743
744// Logical
745let isTwoAddress = 1 in {
746 let isCommutable = 1 in {
747 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000748 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749 "andps {$src2, $dst|$dst, $src2}",
750 [(set VR128:$dst, (v2i64
751 (and VR128:$src1, VR128:$src2)))]>;
752 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000753 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 "orps {$src2, $dst|$dst, $src2}",
755 [(set VR128:$dst, (v2i64
756 (or VR128:$src1, VR128:$src2)))]>;
757 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000758 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759 "xorps {$src2, $dst|$dst, $src2}",
760 [(set VR128:$dst, (v2i64
761 (xor VR128:$src1, VR128:$src2)))]>;
762 }
763
764 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000765 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000766 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000767 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
768 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000770 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000772 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
773 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000775 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000777 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
778 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000780 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781 "andnps {$src2, $dst|$dst, $src2}",
782 [(set VR128:$dst,
783 (v2i64 (and (xor VR128:$src1,
784 (bc_v2i64 (v4i32 immAllOnesV))),
785 VR128:$src2)))]>;
786 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000787 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 "andnps {$src2, $dst|$dst, $src2}",
789 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000790 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000792 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793}
794
795let isTwoAddress = 1 in {
796 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000797 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798 "cmp${cc}ps {$src, $dst|$dst, $src}",
799 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
800 VR128:$src, imm:$cc))]>;
801 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000802 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 "cmp${cc}ps {$src, $dst|$dst, $src}",
804 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
805 (load addr:$src), imm:$cc))]>;
806}
807
808// Shuffle and unpack instructions
809let isTwoAddress = 1 in {
810 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
811 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000812 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 VR128:$src2, i32i8imm:$src3),
814 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
815 [(set VR128:$dst,
816 (v4f32 (vector_shuffle
817 VR128:$src1, VR128:$src2,
818 SHUFP_shuffle_mask:$src3)))]>;
819 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000820 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821 f128mem:$src2, i32i8imm:$src3),
822 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
823 [(set VR128:$dst,
824 (v4f32 (vector_shuffle
825 VR128:$src1, (load addr:$src2),
826 SHUFP_shuffle_mask:$src3)))]>;
827
828 let AddedComplexity = 10 in {
829 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000830 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831 "unpckhps {$src2, $dst|$dst, $src2}",
832 [(set VR128:$dst,
833 (v4f32 (vector_shuffle
834 VR128:$src1, VR128:$src2,
835 UNPCKH_shuffle_mask)))]>;
836 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000837 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 "unpckhps {$src2, $dst|$dst, $src2}",
839 [(set VR128:$dst,
840 (v4f32 (vector_shuffle
841 VR128:$src1, (load addr:$src2),
842 UNPCKH_shuffle_mask)))]>;
843
844 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000845 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 "unpcklps {$src2, $dst|$dst, $src2}",
847 [(set VR128:$dst,
848 (v4f32 (vector_shuffle
849 VR128:$src1, VR128:$src2,
850 UNPCKL_shuffle_mask)))]>;
851 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000852 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 "unpcklps {$src2, $dst|$dst, $src2}",
854 [(set VR128:$dst,
855 (v4f32 (vector_shuffle
856 VR128:$src1, (load addr:$src2),
857 UNPCKL_shuffle_mask)))]>;
858 } // AddedComplexity
859} // isTwoAddress
860
861// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000862def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 "movmskps {$src, $dst|$dst, $src}",
864 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000865def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 "movmskpd {$src, $dst|$dst, $src}",
867 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
868
869// Prefetching loads.
870// TODO: no intrinsics for these?
Evan Chengb783fa32007-07-19 01:14:50 +0000871def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src), "prefetcht0 $src", []>;
872def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src), "prefetcht1 $src", []>;
873def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src), "prefetcht2 $src", []>;
874def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src), "prefetchnta $src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875
876// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000877def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 "movntps {$src, $dst|$dst, $src}",
879 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
880
881// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000882def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883
884// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000885def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 "ldmxcsr $src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000887def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 "stmxcsr $dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
889
890// Alias instructions that map zero vector to pxor / xorp* for sse.
891// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
892let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000893def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 "xorps $dst, $dst",
895 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
896
897// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +0000898def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 "movss {$src, $dst|$dst, $src}",
900 [(set VR128:$dst,
901 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000902def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 "movss {$src, $dst|$dst, $src}",
904 [(set VR128:$dst,
905 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
906
907// FIXME: may not be able to eliminate this movss with coalescing the src and
908// dest register classes are different. We really want to write this pattern
909// like this:
910// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
911// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +0000912def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 "movss {$src, $dst|$dst, $src}",
914 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
915 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000916def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 "movss {$src, $dst|$dst, $src}",
918 [(store (f32 (vector_extract (v4f32 VR128:$src),
919 (iPTR 0))), addr:$dst)]>;
920
921
922// Move to lower bits of a VR128, leaving upper bits alone.
923// Three operand (but two address) aliases.
924let isTwoAddress = 1 in {
925 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000926 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 "movss {$src2, $dst|$dst, $src2}", []>;
928
929 let AddedComplexity = 15 in
930 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000931 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 "movss {$src2, $dst|$dst, $src2}",
933 [(set VR128:$dst,
934 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
935 MOVL_shuffle_mask)))]>;
936}
937
938// Move to lower bits of a VR128 and zeroing upper bits.
939// Loading from memory automatically zeroing upper bits.
940let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +0000941def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 "movss {$src, $dst|$dst, $src}",
943 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
944 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
945 MOVL_shuffle_mask)))]>;
946
947
948//===----------------------------------------------------------------------===//
949// SSE2 Instructions
950//===----------------------------------------------------------------------===//
951
952// SSE2 Instruction Templates:
953//
954// SDI - SSE2 instructions with XD prefix.
955// PDI - SSE2 instructions with TB and OpSize prefixes.
956// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
957
Evan Chengb783fa32007-07-19 01:14:50 +0000958class SDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
959 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
960class PDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
961 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
962class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
963 list<dag> pattern>
964 : Ii8<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965
966// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000967def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 "movsd {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000969def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970 "movsd {$src, $dst|$dst, $src}",
971 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000972def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 "movsd {$src, $dst|$dst, $src}",
974 [(store FR64:$src, addr:$dst)]>;
975
976// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000977def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978 "cvttsd2si {$src, $dst|$dst, $src}",
979 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000980def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 "cvttsd2si {$src, $dst|$dst, $src}",
982 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000983def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984 "cvtsd2ss {$src, $dst|$dst, $src}",
985 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000986def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 "cvtsd2ss {$src, $dst|$dst, $src}",
988 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000989def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990 "cvtsi2sd {$src, $dst|$dst, $src}",
991 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000992def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 "cvtsi2sd {$src, $dst|$dst, $src}",
994 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
995
996// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +0000997def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 "cvtss2sd {$src, $dst|$dst, $src}",
999 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1000 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001001def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 "cvtss2sd {$src, $dst|$dst, $src}",
1003 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1004 Requires<[HasSSE2]>;
1005
1006// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001007def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 "cvtsd2si {$src, $dst|$dst, $src}",
1009 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001010def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 "cvtsd2si {$src, $dst|$dst, $src}",
1012 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1013 (load addr:$src)))]>;
1014
1015// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001016def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 "cvttsd2si {$src, $dst|$dst, $src}",
1018 [(set GR32:$dst,
1019 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001020def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 "cvttsd2si {$src, $dst|$dst, $src}",
1022 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1023 (load addr:$src)))]>;
1024
1025// Comparison instructions
1026let isTwoAddress = 1 in {
1027 def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001028 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
1030 def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001031 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
1033}
1034
Evan Chengb783fa32007-07-19 01:14:50 +00001035def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 "ucomisd {$src2, $src1|$src1, $src2}",
1037 [(X86cmp FR64:$src1, FR64:$src2)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001038def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 "ucomisd {$src2, $src1|$src1, $src2}",
1040 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
1041
1042// Aliases to match intrinsics which expect XMM operand(s).
1043let isTwoAddress = 1 in {
1044 def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001045 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046 "cmp${cc}sd {$src, $dst|$dst, $src}",
1047 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1048 VR128:$src, imm:$cc))]>;
1049 def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001050 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051 "cmp${cc}sd {$src, $dst|$dst, $src}",
1052 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1053 (load addr:$src), imm:$cc))]>;
1054}
1055
Evan Chengb783fa32007-07-19 01:14:50 +00001056def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 "ucomisd {$src2, $src1|$src1, $src2}",
1058 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001059def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 "ucomisd {$src2, $src1|$src1, $src2}",
1061 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2))]>;
1062
Evan Chengb783fa32007-07-19 01:14:50 +00001063def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 "comisd {$src2, $src1|$src1, $src2}",
1065 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001066def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 "comisd {$src2, $src1|$src1, $src2}",
1068 [(X86comi (v2f64 VR128:$src1), (load addr:$src2))]>;
1069
1070// Aliases of packed SSE2 instructions for scalar use. These all have names that
1071// start with 'Fs'.
1072
1073// Alias instructions that map fld0 to pxor for sse.
Evan Chengb783fa32007-07-19 01:14:50 +00001074def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 "pxor $dst, $dst", [(set FR64:$dst, fpimm0)]>,
1076 Requires<[HasSSE2]>, TB, OpSize;
1077
1078// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1079// disregarded.
Evan Chengb783fa32007-07-19 01:14:50 +00001080def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 "movapd {$src, $dst|$dst, $src}", []>;
1082
1083// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1084// disregarded.
Evan Chengb783fa32007-07-19 01:14:50 +00001085def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 "movapd {$src, $dst|$dst, $src}",
1087 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
1088
1089// Alias bitwise logical operations using SSE logical ops on packed FP values.
1090let isTwoAddress = 1 in {
1091let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001092 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 "andpd {$src2, $dst|$dst, $src2}",
1094 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001095 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 "orpd {$src2, $dst|$dst, $src2}",
1097 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001098 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 "xorpd {$src2, $dst|$dst, $src2}",
1100 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1101}
1102
Evan Chengb783fa32007-07-19 01:14:50 +00001103def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 "andpd {$src2, $dst|$dst, $src2}",
1105 [(set FR64:$dst, (X86fand FR64:$src1,
1106 (X86loadpf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001107def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108 "orpd {$src2, $dst|$dst, $src2}",
1109 [(set FR64:$dst, (X86for FR64:$src1,
1110 (X86loadpf64 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001111def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112 "xorpd {$src2, $dst|$dst, $src2}",
1113 [(set FR64:$dst, (X86fxor FR64:$src1,
1114 (X86loadpf64 addr:$src2)))]>;
1115
1116def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001117 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 "andnpd {$src2, $dst|$dst, $src2}", []>;
1119def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001120 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 "andnpd {$src2, $dst|$dst, $src2}", []>;
1122}
1123
1124/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1125///
1126/// In addition, we also have a special variant of the scalar form here to
1127/// represent the associated intrinsic operation. This form is unlike the
1128/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1129/// and leaves the top elements undefined.
1130///
1131/// These three forms can each be reg+reg or reg+mem, so there are a total of
1132/// six "instructions".
1133///
1134let isTwoAddress = 1 in {
1135multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1136 SDNode OpNode, Intrinsic F64Int,
1137 bit Commutable = 0> {
1138 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001139 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1141 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1142 let isCommutable = Commutable;
1143 }
1144
1145 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001146 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1148 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1149
1150 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001151 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
1153 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1154 let isCommutable = Commutable;
1155 }
1156
1157 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001158 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001160 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161
1162 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001163 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1165 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1166 let isCommutable = Commutable;
1167 }
1168
1169 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001170 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1172 [(set VR128:$dst, (F64Int VR128:$src1,
1173 sse_load_f64:$src2))]>;
1174}
1175}
1176
1177// Arithmetic instructions
1178defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1179defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1180defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1181defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1182
1183/// sse2_fp_binop_rm - Other SSE2 binops
1184///
1185/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1186/// instructions for a full-vector intrinsic form. Operations that map
1187/// onto C operators don't use this form since they just use the plain
1188/// vector form instead of having a separate vector intrinsic form.
1189///
1190/// This provides a total of eight "instructions".
1191///
1192let isTwoAddress = 1 in {
1193multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1194 SDNode OpNode,
1195 Intrinsic F64Int,
1196 Intrinsic V2F64Int,
1197 bit Commutable = 0> {
1198
1199 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001200 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1202 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1203 let isCommutable = Commutable;
1204 }
1205
1206 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001207 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1209 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1210
1211 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001212 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
1214 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1215 let isCommutable = Commutable;
1216 }
1217
1218 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001219 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001221 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222
1223 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001224 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1226 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1227 let isCommutable = Commutable;
1228 }
1229
1230 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001231 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2}"),
1233 [(set VR128:$dst, (F64Int VR128:$src1,
1234 sse_load_f64:$src2))]>;
1235
1236 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001237 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
1239 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1240 let isCommutable = Commutable;
1241 }
1242
1243 // Vector intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001244 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2}"),
1246 [(set VR128:$dst, (V2F64Int VR128:$src1, (load addr:$src2)))]>;
1247}
1248}
1249
1250defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1251 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1252defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1253 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1254
1255//===----------------------------------------------------------------------===//
1256// SSE packed FP Instructions
1257
1258// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001259def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 "movapd {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001261def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262 "movapd {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001263 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264
Evan Chengb783fa32007-07-19 01:14:50 +00001265def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266 "movapd {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001267 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268
Evan Chengb783fa32007-07-19 01:14:50 +00001269def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270 "movupd {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001271def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272 "movupd {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001273 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001274def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 "movupd {$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001276 [(store (v2f64 VR128:$src), addr:$dst)]>;
1277
1278// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001279def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001280 "movupd {$src, $dst|$dst, $src}",
1281 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001282def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001283 "movupd {$src, $dst|$dst, $src}",
1284 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285
1286let isTwoAddress = 1 in {
1287 let AddedComplexity = 20 in {
1288 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001289 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290 "movlpd {$src2, $dst|$dst, $src2}",
1291 [(set VR128:$dst,
1292 (v2f64 (vector_shuffle VR128:$src1,
1293 (scalar_to_vector (loadf64 addr:$src2)),
1294 MOVLP_shuffle_mask)))]>;
1295 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001296 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297 "movhpd {$src2, $dst|$dst, $src2}",
1298 [(set VR128:$dst,
1299 (v2f64 (vector_shuffle VR128:$src1,
1300 (scalar_to_vector (loadf64 addr:$src2)),
1301 MOVHP_shuffle_mask)))]>;
1302 } // AddedComplexity
1303} // isTwoAddress
1304
Evan Chengb783fa32007-07-19 01:14:50 +00001305def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001306 "movlpd {$src, $dst|$dst, $src}",
1307 [(store (f64 (vector_extract (v2f64 VR128:$src),
1308 (iPTR 0))), addr:$dst)]>;
1309
1310// v2f64 extract element 1 is always custom lowered to unpack high to low
1311// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001312def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 "movhpd {$src, $dst|$dst, $src}",
1314 [(store (f64 (vector_extract
1315 (v2f64 (vector_shuffle VR128:$src, (undef),
1316 UNPCKH_shuffle_mask)), (iPTR 0))),
1317 addr:$dst)]>;
1318
1319// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001320def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321 "cvtdq2ps {$src, $dst|$dst, $src}",
1322 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1323 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001324def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325 "cvtdq2ps {$src, $dst|$dst, $src}",
1326 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Dan Gohman4a4f1512007-07-18 20:23:34 +00001327 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328 TB, Requires<[HasSSE2]>;
1329
1330// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001331def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001332 "cvtdq2pd {$src, $dst|$dst, $src}",
1333 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1334 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001335def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 "cvtdq2pd {$src, $dst|$dst, $src}",
1337 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Dan Gohman4a4f1512007-07-18 20:23:34 +00001338 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339 XS, Requires<[HasSSE2]>;
1340
Evan Chengb783fa32007-07-19 01:14:50 +00001341def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342 "cvtps2dq {$src, $dst|$dst, $src}",
1343 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001344def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 "cvtps2dq {$src, $dst|$dst, $src}",
1346 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1347 (load addr:$src)))]>;
1348// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001349def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001350 "cvttps2dq {$src, $dst|$dst, $src}",
1351 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1352 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001353def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001354 "cvttps2dq {$src, $dst|$dst, $src}",
1355 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1356 (load addr:$src)))]>,
1357 XS, Requires<[HasSSE2]>;
1358
1359// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001360def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001361 "cvtpd2dq {$src, $dst|$dst, $src}",
1362 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1363 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001364def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 "cvtpd2dq {$src, $dst|$dst, $src}",
1366 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1367 (load addr:$src)))]>,
1368 XD, Requires<[HasSSE2]>;
1369
Evan Chengb783fa32007-07-19 01:14:50 +00001370def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371 "cvttpd2dq {$src, $dst|$dst, $src}",
1372 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001373def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374 "cvttpd2dq {$src, $dst|$dst, $src}",
1375 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1376 (load addr:$src)))]>;
1377
1378// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001379def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001380 "cvtps2pd {$src, $dst|$dst, $src}",
1381 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1382 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001383def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384 "cvtps2pd {$src, $dst|$dst, $src}",
1385 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1386 (load addr:$src)))]>,
1387 TB, Requires<[HasSSE2]>;
1388
Evan Chengb783fa32007-07-19 01:14:50 +00001389def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001390 "cvtpd2ps {$src, $dst|$dst, $src}",
1391 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001392def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393 "cvtpd2ps {$src, $dst|$dst, $src}",
1394 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1395 (load addr:$src)))]>;
1396
1397// Match intrinsics which expect XMM operand(s).
1398// Aliases for intrinsics
1399let isTwoAddress = 1 in {
1400def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001401 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001402 "cvtsi2sd {$src2, $dst|$dst, $src2}",
1403 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1404 GR32:$src2))]>;
1405def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001406 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407 "cvtsi2sd {$src2, $dst|$dst, $src2}",
1408 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1409 (loadi32 addr:$src2)))]>;
1410def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001411 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412 "cvtsd2ss {$src2, $dst|$dst, $src2}",
1413 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1414 VR128:$src2))]>;
1415def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001416 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417 "cvtsd2ss {$src2, $dst|$dst, $src2}",
1418 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1419 (load addr:$src2)))]>;
1420def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001421 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422 "cvtss2sd {$src2, $dst|$dst, $src2}",
1423 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1424 VR128:$src2))]>, XS,
1425 Requires<[HasSSE2]>;
1426def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001427 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001428 "cvtss2sd {$src2, $dst|$dst, $src2}",
1429 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1430 (load addr:$src2)))]>, XS,
1431 Requires<[HasSSE2]>;
1432}
1433
1434// Arithmetic
1435
1436/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1437///
1438/// In addition, we also have a special variant of the scalar form here to
1439/// represent the associated intrinsic operation. This form is unlike the
1440/// plain scalar form, in that it takes an entire vector (instead of a
1441/// scalar) and leaves the top elements undefined.
1442///
1443/// And, we have a special variant form for a full-vector intrinsic form.
1444///
1445/// These four forms can each have a reg or a mem operand, so there are a
1446/// total of eight "instructions".
1447///
1448multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1449 SDNode OpNode,
1450 Intrinsic F64Int,
1451 Intrinsic V2F64Int,
1452 bit Commutable = 0> {
1453 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001454 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455 !strconcat(OpcodeStr, "sd {$src, $dst|$dst, $src}"),
1456 [(set FR64:$dst, (OpNode FR64:$src))]> {
1457 let isCommutable = Commutable;
1458 }
1459
1460 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001461 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 !strconcat(OpcodeStr, "sd {$src, $dst|$dst, $src}"),
1463 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1464
1465 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001466 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 !strconcat(OpcodeStr, "pd {$src, $dst|$dst, $src}"),
1468 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1469 let isCommutable = Commutable;
1470 }
1471
1472 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001473 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001474 !strconcat(OpcodeStr, "pd {$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001475 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476
1477 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001478 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 !strconcat(OpcodeStr, "sd {$src, $dst|$dst, $src}"),
1480 [(set VR128:$dst, (F64Int VR128:$src))]> {
1481 let isCommutable = Commutable;
1482 }
1483
1484 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001485 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486 !strconcat(OpcodeStr, "sd {$src, $dst|$dst, $src}"),
1487 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1488
1489 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001490 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491 !strconcat(OpcodeStr, "pd {$src, $dst|$dst, $src}"),
1492 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1493 let isCommutable = Commutable;
1494 }
1495
1496 // Vector intrinsic operation, mem
Evan Chengb783fa32007-07-19 01:14:50 +00001497 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498 !strconcat(OpcodeStr, "pd {$src, $dst|$dst, $src}"),
1499 [(set VR128:$dst, (V2F64Int (load addr:$src)))]>;
1500}
1501
1502// Square root.
1503defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1504 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1505
1506// There is no f64 version of the reciprocal approximation instructions.
1507
1508// Logical
1509let isTwoAddress = 1 in {
1510 let isCommutable = 1 in {
1511 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001512 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 "andpd {$src2, $dst|$dst, $src2}",
1514 [(set VR128:$dst,
1515 (and (bc_v2i64 (v2f64 VR128:$src1)),
1516 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1517 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001518 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 "orpd {$src2, $dst|$dst, $src2}",
1520 [(set VR128:$dst,
1521 (or (bc_v2i64 (v2f64 VR128:$src1)),
1522 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1523 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001524 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001525 "xorpd {$src2, $dst|$dst, $src2}",
1526 [(set VR128:$dst,
1527 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1528 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1529 }
1530
1531 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001532 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533 "andpd {$src2, $dst|$dst, $src2}",
1534 [(set VR128:$dst,
1535 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001536 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001537 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001538 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539 "orpd {$src2, $dst|$dst, $src2}",
1540 [(set VR128:$dst,
1541 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001542 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001544 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545 "xorpd {$src2, $dst|$dst, $src2}",
1546 [(set VR128:$dst,
1547 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001548 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001550 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001551 "andnpd {$src2, $dst|$dst, $src2}",
1552 [(set VR128:$dst,
1553 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1554 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1555 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001556 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 "andnpd {$src2, $dst|$dst, $src2}",
1558 [(set VR128:$dst,
1559 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001560 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001561}
1562
1563let isTwoAddress = 1 in {
1564 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001565 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566 "cmp${cc}pd {$src, $dst|$dst, $src}",
1567 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1568 VR128:$src, imm:$cc))]>;
1569 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001570 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 "cmp${cc}pd {$src, $dst|$dst, $src}",
1572 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1573 (load addr:$src), imm:$cc))]>;
1574}
1575
1576// Shuffle and unpack instructions
1577let isTwoAddress = 1 in {
1578 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001579 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001580 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
1581 [(set VR128:$dst, (v2f64 (vector_shuffle
1582 VR128:$src1, VR128:$src2,
1583 SHUFP_shuffle_mask:$src3)))]>;
1584 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001585 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586 f128mem:$src2, i8imm:$src3),
1587 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
1588 [(set VR128:$dst,
1589 (v2f64 (vector_shuffle
1590 VR128:$src1, (load addr:$src2),
1591 SHUFP_shuffle_mask:$src3)))]>;
1592
1593 let AddedComplexity = 10 in {
1594 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001595 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596 "unpckhpd {$src2, $dst|$dst, $src2}",
1597 [(set VR128:$dst,
1598 (v2f64 (vector_shuffle
1599 VR128:$src1, VR128:$src2,
1600 UNPCKH_shuffle_mask)))]>;
1601 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001602 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001603 "unpckhpd {$src2, $dst|$dst, $src2}",
1604 [(set VR128:$dst,
1605 (v2f64 (vector_shuffle
1606 VR128:$src1, (load addr:$src2),
1607 UNPCKH_shuffle_mask)))]>;
1608
1609 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001610 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611 "unpcklpd {$src2, $dst|$dst, $src2}",
1612 [(set VR128:$dst,
1613 (v2f64 (vector_shuffle
1614 VR128:$src1, VR128:$src2,
1615 UNPCKL_shuffle_mask)))]>;
1616 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001617 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618 "unpcklpd {$src2, $dst|$dst, $src2}",
1619 [(set VR128:$dst,
1620 (v2f64 (vector_shuffle
1621 VR128:$src1, (load addr:$src2),
1622 UNPCKL_shuffle_mask)))]>;
1623 } // AddedComplexity
1624} // isTwoAddress
1625
1626
1627//===----------------------------------------------------------------------===//
1628// SSE integer instructions
1629
1630// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001631def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 "movdqa {$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001633def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001635 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001636def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001637 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001638 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001639def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640 "movdqu {$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001641 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001643def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 "movdqu {$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001645 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646 XS, Requires<[HasSSE2]>;
1647
Dan Gohman4a4f1512007-07-18 20:23:34 +00001648// Intrinsic forms of MOVDQU load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001649def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001650 "movdqu {$src, $dst|$dst, $src}",
1651 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1652 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001653def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001654 "movdqu {$src, $dst|$dst, $src}",
1655 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1656 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657
1658let isTwoAddress = 1 in {
1659
1660multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1661 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001662 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001663 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1664 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1665 let isCommutable = Commutable;
1666 }
Evan Chengb783fa32007-07-19 01:14:50 +00001667 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001668 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1669 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001670 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671}
1672
1673multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1674 string OpcodeStr, Intrinsic IntId> {
Evan Chengb783fa32007-07-19 01:14:50 +00001675 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1677 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001678 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001679 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1680 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001681 (bitconvert (memopv2i64 addr:$src2))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001682 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001683 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1684 [(set VR128:$dst, (IntId VR128:$src1,
1685 (scalar_to_vector (i32 imm:$src2))))]>;
1686}
1687
1688
1689/// PDI_binop_rm - Simple SSE2 binary operator.
1690multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1691 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001692 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1694 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1695 let isCommutable = Commutable;
1696 }
Evan Chengb783fa32007-07-19 01:14:50 +00001697 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1699 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001700 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701}
1702
1703/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1704///
1705/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1706/// to collapse (bitconvert VT to VT) into its operand.
1707///
1708multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1709 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001710 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1712 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1713 let isCommutable = Commutable;
1714 }
Evan Chengb783fa32007-07-19 01:14:50 +00001715 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001717 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718}
1719
1720} // isTwoAddress
1721
1722// 128-bit Integer Arithmetic
1723
1724defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1725defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1726defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1727defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1728
1729defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1730defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1731defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1732defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1733
1734defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1735defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1736defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1737defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1738
1739defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1740defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1741defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1742defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1743
1744defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1745
1746defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1747defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1748defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1749
1750defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1751
1752defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1753defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1754
1755
1756defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1757defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1758defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1759defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1760defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1761
1762
1763defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw", int_x86_sse2_psll_w>;
1764defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld", int_x86_sse2_psll_d>;
1765defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq", int_x86_sse2_psll_q>;
1766
1767defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw", int_x86_sse2_psrl_w>;
1768defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld", int_x86_sse2_psrl_d>;
1769defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq", int_x86_sse2_psrl_q>;
1770
1771defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw", int_x86_sse2_psra_w>;
1772defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad", int_x86_sse2_psra_d>;
1773// PSRAQ doesn't exist in SSE[1-3].
1774
1775// 128-bit logical shifts.
1776let isTwoAddress = 1 in {
1777 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001778 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779 "pslldq {$src2, $dst|$dst, $src2}", []>;
1780 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001781 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782 "psrldq {$src2, $dst|$dst, $src2}", []>;
1783 // PSRADQri doesn't exist in SSE[1-3].
1784}
1785
1786let Predicates = [HasSSE2] in {
1787 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1788 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1789 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1790 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1791 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1792 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1793}
1794
1795// Logical
1796defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1797defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1798defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1799
1800let isTwoAddress = 1 in {
1801 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001802 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001803 "pandn {$src2, $dst|$dst, $src2}",
1804 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1805 VR128:$src2)))]>;
1806
1807 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001808 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809 "pandn {$src2, $dst|$dst, $src2}",
1810 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1811 (load addr:$src2))))]>;
1812}
1813
1814// SSE2 Integer comparison
1815defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1816defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1817defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1818defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1819defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1820defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1821
1822// Pack instructions
1823defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1824defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1825defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
1826
1827// Shuffle and unpack instructions
1828def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001829 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1831 [(set VR128:$dst, (v4i32 (vector_shuffle
1832 VR128:$src1, (undef),
1833 PSHUFD_shuffle_mask:$src2)))]>;
1834def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001835 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1837 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001838 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001839 (undef),
1840 PSHUFD_shuffle_mask:$src2)))]>;
1841
1842// SSE2 with ImmT == Imm8 and XS prefix.
1843def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001844 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001845 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1846 [(set VR128:$dst, (v8i16 (vector_shuffle
1847 VR128:$src1, (undef),
1848 PSHUFHW_shuffle_mask:$src2)))]>,
1849 XS, Requires<[HasSSE2]>;
1850def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001851 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001852 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1853 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001854 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001855 (undef),
1856 PSHUFHW_shuffle_mask:$src2)))]>,
1857 XS, Requires<[HasSSE2]>;
1858
1859// SSE2 with ImmT == Imm8 and XD prefix.
1860def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001861 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001862 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
1863 [(set VR128:$dst, (v8i16 (vector_shuffle
1864 VR128:$src1, (undef),
1865 PSHUFLW_shuffle_mask:$src2)))]>,
1866 XD, Requires<[HasSSE2]>;
1867def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001868 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001869 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
1870 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001871 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872 (undef),
1873 PSHUFLW_shuffle_mask:$src2)))]>,
1874 XD, Requires<[HasSSE2]>;
1875
1876
1877let isTwoAddress = 1 in {
1878 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001879 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 "punpcklbw {$src2, $dst|$dst, $src2}",
1881 [(set VR128:$dst,
1882 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1883 UNPCKL_shuffle_mask)))]>;
1884 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001885 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886 "punpcklbw {$src2, $dst|$dst, $src2}",
1887 [(set VR128:$dst,
1888 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001889 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001890 UNPCKL_shuffle_mask)))]>;
1891 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001892 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001893 "punpcklwd {$src2, $dst|$dst, $src2}",
1894 [(set VR128:$dst,
1895 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1896 UNPCKL_shuffle_mask)))]>;
1897 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001898 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001899 "punpcklwd {$src2, $dst|$dst, $src2}",
1900 [(set VR128:$dst,
1901 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001902 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001903 UNPCKL_shuffle_mask)))]>;
1904 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001905 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906 "punpckldq {$src2, $dst|$dst, $src2}",
1907 [(set VR128:$dst,
1908 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1909 UNPCKL_shuffle_mask)))]>;
1910 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001911 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001912 "punpckldq {$src2, $dst|$dst, $src2}",
1913 [(set VR128:$dst,
1914 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001915 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001916 UNPCKL_shuffle_mask)))]>;
1917 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001918 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001919 "punpcklqdq {$src2, $dst|$dst, $src2}",
1920 [(set VR128:$dst,
1921 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1922 UNPCKL_shuffle_mask)))]>;
1923 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001924 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001925 "punpcklqdq {$src2, $dst|$dst, $src2}",
1926 [(set VR128:$dst,
1927 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001928 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001929 UNPCKL_shuffle_mask)))]>;
1930
1931 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001932 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001933 "punpckhbw {$src2, $dst|$dst, $src2}",
1934 [(set VR128:$dst,
1935 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1936 UNPCKH_shuffle_mask)))]>;
1937 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001938 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001939 "punpckhbw {$src2, $dst|$dst, $src2}",
1940 [(set VR128:$dst,
1941 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001942 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001943 UNPCKH_shuffle_mask)))]>;
1944 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001945 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946 "punpckhwd {$src2, $dst|$dst, $src2}",
1947 [(set VR128:$dst,
1948 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1949 UNPCKH_shuffle_mask)))]>;
1950 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001951 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001952 "punpckhwd {$src2, $dst|$dst, $src2}",
1953 [(set VR128:$dst,
1954 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001955 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001956 UNPCKH_shuffle_mask)))]>;
1957 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001958 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959 "punpckhdq {$src2, $dst|$dst, $src2}",
1960 [(set VR128:$dst,
1961 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1962 UNPCKH_shuffle_mask)))]>;
1963 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001964 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001965 "punpckhdq {$src2, $dst|$dst, $src2}",
1966 [(set VR128:$dst,
1967 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001968 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001969 UNPCKH_shuffle_mask)))]>;
1970 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001971 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 "punpckhqdq {$src2, $dst|$dst, $src2}",
1973 [(set VR128:$dst,
1974 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1975 UNPCKH_shuffle_mask)))]>;
1976 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001977 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 "punpckhqdq {$src2, $dst|$dst, $src2}",
1979 [(set VR128:$dst,
1980 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001981 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982 UNPCKH_shuffle_mask)))]>;
1983}
1984
1985// Extract / Insert
1986def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001987 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001988 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
1989 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
1990 (iPTR imm:$src2)))]>;
1991let isTwoAddress = 1 in {
1992 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001993 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001994 GR32:$src2, i32i8imm:$src3),
1995 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
1996 [(set VR128:$dst,
1997 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
1998 GR32:$src2, (iPTR imm:$src3))))]>;
1999 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002000 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002001 i16mem:$src2, i32i8imm:$src3),
2002 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2003 [(set VR128:$dst,
2004 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
2005 (i32 (anyext (loadi16 addr:$src2))),
2006 (iPTR imm:$src3))))]>;
2007}
2008
2009// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002010def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011 "pmovmskb {$src, $dst|$dst, $src}",
2012 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2013
2014// Conditional store
Evan Chengb783fa32007-07-19 01:14:50 +00002015def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016 "maskmovdqu {$mask, $src|$src, $mask}",
2017 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2018 Imp<[EDI],[]>;
2019
2020// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002021def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002022 "movntpd {$src, $dst|$dst, $src}",
2023 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002024def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002025 "movntdq {$src, $dst|$dst, $src}",
2026 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002027def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028 "movnti {$src, $dst|$dst, $src}",
2029 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2030 TB, Requires<[HasSSE2]>;
2031
2032// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002033def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2035 TB, Requires<[HasSSE2]>;
2036
2037// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002038def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002039 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002040def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2042
2043
2044// Alias instructions that map zero vector to pxor / xorp* for sse.
2045// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
2046let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002047 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002048 "pcmpeqd $dst, $dst",
2049 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2050
2051// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002052def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 "movsd {$src, $dst|$dst, $src}",
2054 [(set VR128:$dst,
2055 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002056def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 "movsd {$src, $dst|$dst, $src}",
2058 [(set VR128:$dst,
2059 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2060
Evan Chengb783fa32007-07-19 01:14:50 +00002061def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 "movd {$src, $dst|$dst, $src}",
2063 [(set VR128:$dst,
2064 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002065def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 "movd {$src, $dst|$dst, $src}",
2067 [(set VR128:$dst,
2068 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2069
Evan Chengb783fa32007-07-19 01:14:50 +00002070def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 "movd {$src, $dst|$dst, $src}",
2072 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2073
Evan Chengb783fa32007-07-19 01:14:50 +00002074def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 "movd {$src, $dst|$dst, $src}",
2076 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2077
2078// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002079def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002080 "movq {$src, $dst|$dst, $src}",
2081 [(set VR128:$dst,
2082 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2083 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002084def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002085 "movq {$src, $dst|$dst, $src}",
2086 [(store (i64 (vector_extract (v2i64 VR128:$src),
2087 (iPTR 0))), addr:$dst)]>;
2088
2089// FIXME: may not be able to eliminate this movss with coalescing the src and
2090// dest register classes are different. We really want to write this pattern
2091// like this:
2092// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2093// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002094def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 "movsd {$src, $dst|$dst, $src}",
2096 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2097 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002098def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 "movsd {$src, $dst|$dst, $src}",
2100 [(store (f64 (vector_extract (v2f64 VR128:$src),
2101 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002102def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 "movd {$src, $dst|$dst, $src}",
2104 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2105 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002106def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107 "movd {$src, $dst|$dst, $src}",
2108 [(store (i32 (vector_extract (v4i32 VR128:$src),
2109 (iPTR 0))), addr:$dst)]>;
2110
Evan Chengb783fa32007-07-19 01:14:50 +00002111def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 "movd {$src, $dst|$dst, $src}",
2113 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002114def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002115 "movd {$src, $dst|$dst, $src}",
2116 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2117
2118
2119// Move to lower bits of a VR128, leaving upper bits alone.
2120// Three operand (but two address) aliases.
2121let isTwoAddress = 1 in {
2122 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002123 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002124 "movsd {$src2, $dst|$dst, $src2}", []>;
2125
2126 let AddedComplexity = 15 in
2127 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002128 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129 "movsd {$src2, $dst|$dst, $src2}",
2130 [(set VR128:$dst,
2131 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2132 MOVL_shuffle_mask)))]>;
2133}
2134
2135// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002136def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 "movq {$src, $dst|$dst, $src}",
2138 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2139
2140// Move to lower bits of a VR128 and zeroing upper bits.
2141// Loading from memory automatically zeroing upper bits.
2142let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002143 def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002144 "movsd {$src, $dst|$dst, $src}",
2145 [(set VR128:$dst,
2146 (v2f64 (vector_shuffle immAllZerosV,
2147 (v2f64 (scalar_to_vector
2148 (loadf64 addr:$src))),
2149 MOVL_shuffle_mask)))]>;
2150
2151let AddedComplexity = 15 in
2152// movd / movq to XMM register zero-extends
Evan Chengb783fa32007-07-19 01:14:50 +00002153def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 "movd {$src, $dst|$dst, $src}",
2155 [(set VR128:$dst,
2156 (v4i32 (vector_shuffle immAllZerosV,
2157 (v4i32 (scalar_to_vector GR32:$src)),
2158 MOVL_shuffle_mask)))]>;
2159let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002160def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 "movd {$src, $dst|$dst, $src}",
2162 [(set VR128:$dst,
2163 (v4i32 (vector_shuffle immAllZerosV,
2164 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2165 MOVL_shuffle_mask)))]>;
2166
2167// Moving from XMM to XMM but still clear upper 64 bits.
2168let AddedComplexity = 15 in
Evan Chengb783fa32007-07-19 01:14:50 +00002169def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002170 "movq {$src, $dst|$dst, $src}",
2171 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2172 XS, Requires<[HasSSE2]>;
2173let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002174def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175 "movq {$src, $dst|$dst, $src}",
2176 [(set VR128:$dst, (int_x86_sse2_movl_dq
Dan Gohman4a4f1512007-07-18 20:23:34 +00002177 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178 XS, Requires<[HasSSE2]>;
2179
2180
2181//===----------------------------------------------------------------------===//
2182// SSE3 Instructions
2183//===----------------------------------------------------------------------===//
2184
2185// SSE3 Instruction Templates:
2186//
2187// S3I - SSE3 instructions with TB and OpSize prefixes.
2188// S3SI - SSE3 instructions with XS prefix.
2189// S3DI - SSE3 instructions with XD prefix.
2190
Evan Chengb783fa32007-07-19 01:14:50 +00002191class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
2192 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE3]>;
2193class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
2194 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE3]>;
2195class S3I<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
2196 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197
2198// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002199def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 "movshdup {$src, $dst|$dst, $src}",
2201 [(set VR128:$dst, (v4f32 (vector_shuffle
2202 VR128:$src, (undef),
2203 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002204def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002205 "movshdup {$src, $dst|$dst, $src}",
2206 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002207 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 MOVSHDUP_shuffle_mask)))]>;
2209
Evan Chengb783fa32007-07-19 01:14:50 +00002210def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 "movsldup {$src, $dst|$dst, $src}",
2212 [(set VR128:$dst, (v4f32 (vector_shuffle
2213 VR128:$src, (undef),
2214 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002215def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002216 "movsldup {$src, $dst|$dst, $src}",
2217 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002218 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219 MOVSLDUP_shuffle_mask)))]>;
2220
Evan Chengb783fa32007-07-19 01:14:50 +00002221def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002222 "movddup {$src, $dst|$dst, $src}",
2223 [(set VR128:$dst, (v2f64 (vector_shuffle
2224 VR128:$src, (undef),
2225 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002226def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002227 "movddup {$src, $dst|$dst, $src}",
2228 [(set VR128:$dst,
2229 (v2f64 (vector_shuffle
2230 (scalar_to_vector (loadf64 addr:$src)),
2231 (undef),
2232 SSE_splat_lo_mask)))]>;
2233
2234// Arithmetic
2235let isTwoAddress = 1 in {
2236 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002237 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002238 "addsubps {$src2, $dst|$dst, $src2}",
2239 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2240 VR128:$src2))]>;
2241 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002242 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243 "addsubps {$src2, $dst|$dst, $src2}",
2244 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2245 (load addr:$src2)))]>;
2246 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002247 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248 "addsubpd {$src2, $dst|$dst, $src2}",
2249 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2250 VR128:$src2))]>;
2251 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002252 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002253 "addsubpd {$src2, $dst|$dst, $src2}",
2254 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2255 (load addr:$src2)))]>;
2256}
2257
Evan Chengb783fa32007-07-19 01:14:50 +00002258def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002259 "lddqu {$src, $dst|$dst, $src}",
2260 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2261
2262// Horizontal ops
2263class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002264 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002265 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2266 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2267class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002268 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002269 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2270 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
2271class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002272 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002273 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2274 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2275class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002276 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2278 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
2279
2280let isTwoAddress = 1 in {
2281 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2282 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2283 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2284 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2285 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2286 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2287 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2288 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2289}
2290
2291// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002292def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002293 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002294def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2296
2297// vector_shuffle v1, <undef> <1, 1, 3, 3>
2298let AddedComplexity = 15 in
2299def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2300 MOVSHDUP_shuffle_mask)),
2301 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2302let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002303def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 MOVSHDUP_shuffle_mask)),
2305 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2306
2307// vector_shuffle v1, <undef> <0, 0, 2, 2>
2308let AddedComplexity = 15 in
2309 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2310 MOVSLDUP_shuffle_mask)),
2311 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2312let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002313 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 MOVSLDUP_shuffle_mask)),
2315 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2316
2317//===----------------------------------------------------------------------===//
2318// SSSE3 Instructions
2319//===----------------------------------------------------------------------===//
2320
2321// SSE3 Instruction Templates:
2322//
2323// SS38I - SSSE3 instructions with T8 and OpSize prefixes.
2324// SS3AI - SSSE3 instructions with TA and OpSize prefixes.
2325
Evan Chengb783fa32007-07-19 01:14:50 +00002326class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
2327 list<dag> pattern>
2328 : I<o, F, outs, ins, asm, pattern>, T8, OpSize, Requires<[HasSSSE3]>;
2329class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
2330 list<dag> pattern>
2331 : I<o, F, outs, ins, asm, pattern>, TA, OpSize, Requires<[HasSSSE3]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002332
2333/// SS3I_binop_rm_int - Simple SSSE3 binary operatr whose type is v2i64.
2334let isTwoAddress = 1 in {
2335 multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
2336 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00002337 def rr : SS38I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002338 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2339 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
2340 let isCommutable = Commutable;
2341 }
Evan Chengb783fa32007-07-19 01:14:50 +00002342 def rm : SS38I<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002343 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
2344 [(set VR128:$dst,
2345 (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002346 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002347 }
2348}
2349
2350defm PMULHRSW128 : SS3I_binop_rm_int<0x0B, "pmulhrsw",
2351 int_x86_ssse3_pmulhrsw_128, 1>;
2352
2353//===----------------------------------------------------------------------===//
2354// Non-Instruction Patterns
2355//===----------------------------------------------------------------------===//
2356
2357// 128-bit vector undef's.
2358def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2359def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2360def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2361def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2362def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2363
2364// 128-bit vector all zero's.
2365def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2366def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2367def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2368def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2369def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
2370
2371// 128-bit vector all one's.
2372def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2373def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2374def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2375def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
2376def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
2377
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002378
2379// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
2380// 16-bits matter.
2381def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
2382 Requires<[HasSSE2]>;
2383def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
2384 Requires<[HasSSE2]>;
2385
2386// bit_convert
2387let Predicates = [HasSSE2] in {
2388 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2389 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2390 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2391 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2392 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2393 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2394 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2395 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2396 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2397 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2398 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2399 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2400 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2401 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2402 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2403 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2404 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2405 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2406 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2407 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2408 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2409 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2410 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2411 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2412 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2413 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2414 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2415 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2416 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2417 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2418}
2419
2420// Move scalar to XMM zero-extended
2421// movd to XMM register zero-extends
2422let AddedComplexity = 15 in {
2423def : Pat<(v8i16 (vector_shuffle immAllZerosV,
2424 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2425 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
2426def : Pat<(v16i8 (vector_shuffle immAllZerosV,
2427 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2428 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
2429// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2430def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2431 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
2432 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
2433def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2434 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
2435 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
2436}
2437
2438// Splat v2f64 / v2i64
2439let AddedComplexity = 10 in {
2440def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2441 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2442def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2443 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2444def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2445 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2446def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2447 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2448}
2449
2450// Splat v4f32
2451def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
2452 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
2453 Requires<[HasSSE1]>;
2454
2455// Special unary SHUFPSrri case.
2456// FIXME: when we want non two-address code, then we should use PSHUFD?
2457def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
2458 SHUFP_unary_shuffle_mask:$sm),
2459 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2460 Requires<[HasSSE1]>;
2461// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Dan Gohman4a4f1512007-07-18 20:23:34 +00002462def : Pat<(vector_shuffle (memopv4f32 addr:$src1), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002463 SHUFP_unary_shuffle_mask:$sm),
2464 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2465 Requires<[HasSSE2]>;
2466// Special binary v4i32 shuffle cases with SHUFPS.
2467def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2468 PSHUFD_binary_shuffle_mask:$sm),
2469 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2470 Requires<[HasSSE2]>;
2471def : Pat<(vector_shuffle (v4i32 VR128:$src1),
Dan Gohman4a4f1512007-07-18 20:23:34 +00002472 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002473 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2474 Requires<[HasSSE2]>;
2475
2476// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2477let AddedComplexity = 10 in {
2478def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2479 UNPCKL_v_undef_shuffle_mask)),
2480 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2481def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2482 UNPCKL_v_undef_shuffle_mask)),
2483 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2484def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2485 UNPCKL_v_undef_shuffle_mask)),
2486 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2487def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2488 UNPCKL_v_undef_shuffle_mask)),
2489 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2490}
2491
2492// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2493let AddedComplexity = 10 in {
2494def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2495 UNPCKH_v_undef_shuffle_mask)),
2496 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2497def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2498 UNPCKH_v_undef_shuffle_mask)),
2499 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2500def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2501 UNPCKH_v_undef_shuffle_mask)),
2502 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2503def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2504 UNPCKH_v_undef_shuffle_mask)),
2505 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2506}
2507
2508let AddedComplexity = 15 in {
2509// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2510def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2511 MOVHP_shuffle_mask)),
2512 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2513
2514// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2515def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2516 MOVHLPS_shuffle_mask)),
2517 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2518
2519// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2520def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2521 MOVHLPS_v_undef_shuffle_mask)),
2522 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2523def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2524 MOVHLPS_v_undef_shuffle_mask)),
2525 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2526}
2527
2528let AddedComplexity = 20 in {
2529// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2530// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Dan Gohman4a4f1512007-07-18 20:23:34 +00002531def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002532 MOVLP_shuffle_mask)),
2533 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002534def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002535 MOVLP_shuffle_mask)),
2536 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002537def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002538 MOVHP_shuffle_mask)),
2539 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002540def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002541 MOVHP_shuffle_mask)),
2542 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2543
Dan Gohman4a4f1512007-07-18 20:23:34 +00002544def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002545 MOVLP_shuffle_mask)),
2546 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002547def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002548 MOVLP_shuffle_mask)),
2549 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002550def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002551 MOVHP_shuffle_mask)),
2552 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002553def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002554 MOVLP_shuffle_mask)),
2555 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2556}
2557
2558let AddedComplexity = 15 in {
2559// Setting the lowest element in the vector.
2560def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2561 MOVL_shuffle_mask)),
2562 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2563def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2564 MOVL_shuffle_mask)),
2565 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2566
2567// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2568def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2569 MOVLP_shuffle_mask)),
2570 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2571def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2572 MOVLP_shuffle_mask)),
2573 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2574}
2575
2576// Set lowest element and zero upper elements.
2577let AddedComplexity = 20 in
2578def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2579 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2580 MOVL_shuffle_mask)),
2581 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
2582
2583// FIXME: Temporary workaround since 2-wide shuffle is broken.
2584def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
2585 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2586def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
2587 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2588def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
2589 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2590def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
2591 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2592 Requires<[HasSSE2]>;
2593def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
2594 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2595 Requires<[HasSSE2]>;
2596def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
2597 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2598def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
2599 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2600def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
2601 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2602def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
2603 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2604def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
2605 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2606def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
2607 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2608def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
2609 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2610def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2611 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2612
2613// Some special case pandn patterns.
2614def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2615 VR128:$src2)),
2616 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2617def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2618 VR128:$src2)),
2619 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2620def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2621 VR128:$src2)),
2622 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2623
2624def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2625 (load addr:$src2))),
2626 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2627def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2628 (load addr:$src2))),
2629 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2630def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2631 (load addr:$src2))),
2632 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2633
2634// Unaligned load
2635def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>,
2636 Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00002637
2638// Use movaps / movups for SSE integer load / store (one byte shorter).
2639def : Pat<(alignedloadv2i64 addr:$src),
2640 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
2641def : Pat<(loadv2i64 addr:$src),
2642 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
2643
2644def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
2645 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2646def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
2647 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2648def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2649 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2650def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2651 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2652def : Pat<(store (v2i64 VR128:$src), addr:$dst),
2653 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2654def : Pat<(store (v4i32 VR128:$src), addr:$dst),
2655 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2656def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2657 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2658def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2659 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;