blob: a6e1ca3128ee6b61fb03f32e02a31eee2e61a98b [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86.td - Target definition file for the Intel X86 ---*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This is a target description file for the Intel i386 architecture, refered to
11// here as the "X86" architecture.
12//
13//===----------------------------------------------------------------------===//
14
15// Get the target-independent interfaces which we are implementing...
16//
Evan Cheng301aaf52008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018
19//===----------------------------------------------------------------------===//
20// X86 Subtarget features.
21//===----------------------------------------------------------------------===//
Chris Lattner556464f2009-09-02 05:53:04 +000022
23def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
24 "Enable conditional move instructions">;
25
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def FeatureMMX : SubtargetFeature<"mmx","X86SSELevel", "MMX",
27 "Enable MMX instructions">;
28def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
29 "Enable SSE instructions",
Chris Lattner556464f2009-09-02 05:53:04 +000030 // SSE codegen depends on cmovs, and all
31 // SSE1+ processors support them.
32 [FeatureMMX, FeatureCMOV]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
34 "Enable SSE2 instructions",
35 [FeatureSSE1]>;
36def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
37 "Enable SSE3 instructions",
38 [FeatureSSE2]>;
39def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
40 "Enable SSSE3 instructions",
41 [FeatureSSE3]>;
Nate Begemanb2975562008-02-03 07:18:54 +000042def FeatureSSE41 : SubtargetFeature<"sse41", "X86SSELevel", "SSE41",
43 "Enable SSE 4.1 instructions",
44 [FeatureSSSE3]>;
45def FeatureSSE42 : SubtargetFeature<"sse42", "X86SSELevel", "SSE42",
46 "Enable SSE 4.2 instructions",
47 [FeatureSSE41]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
49 "Enable 3DNow! instructions">;
50def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
51 "Enable 3DNow! Athlon instructions",
52 [Feature3DNow]>;
Dan Gohman4092bbc2009-02-03 00:04:43 +000053// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
54// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
55// without disabling 64-bit mode.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Dan Gohman4092bbc2009-02-03 00:04:43 +000057 "Support 64-bit instructions">;
Evan Cheng95a77fd2009-01-02 05:35:45 +000058def FeatureSlowBTMem : SubtargetFeature<"slow-bt-mem", "IsBTMemSlow", "true",
59 "Bit testing of memory is slow">;
Stefanus Du Toitfe086e62009-05-26 21:04:35 +000060def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
61 "Support SSE 4a instructions">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062
David Greene8bf22bc2009-06-26 22:46:54 +000063def FeatureAVX : SubtargetFeature<"avx", "HasAVX", "true",
64 "Enable AVX instructions">;
65def FeatureFMA3 : SubtargetFeature<"fma3", "HasFMA3", "true",
Sean Callanan2c48df22009-12-18 00:01:26 +000066 "Enable three-operand fused multiple-add">;
David Greene8bf22bc2009-06-26 22:46:54 +000067def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
68 "Enable four-operand fused multiple-add">;
69
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070//===----------------------------------------------------------------------===//
71// X86 processors supported.
72//===----------------------------------------------------------------------===//
73
74class Proc<string Name, list<SubtargetFeature> Features>
75 : Processor<Name, NoItineraries, Features>;
76
77def : Proc<"generic", []>;
78def : Proc<"i386", []>;
79def : Proc<"i486", []>;
Dale Johannesen68a99ca2008-10-14 22:06:33 +000080def : Proc<"i586", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081def : Proc<"pentium", []>;
82def : Proc<"pentium-mmx", [FeatureMMX]>;
83def : Proc<"i686", []>;
Chris Lattner556464f2009-09-02 05:53:04 +000084def : Proc<"pentiumpro", [FeatureCMOV]>;
85def : Proc<"pentium2", [FeatureMMX, FeatureCMOV]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086def : Proc<"pentium3", [FeatureSSE1]>;
Evan Cheng95a77fd2009-01-02 05:35:45 +000087def : Proc<"pentium-m", [FeatureSSE2, FeatureSlowBTMem]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088def : Proc<"pentium4", [FeatureSSE2]>;
Evan Chengd53fca12009-12-22 17:47:23 +000089def : Proc<"x86-64", [FeatureSSE2, Feature64Bit, FeatureSlowBTMem]>;
90def : Proc<"yonah", [FeatureSSE3, FeatureSlowBTMem]>;
91def : Proc<"prescott", [FeatureSSE3, FeatureSlowBTMem]>;
92def : Proc<"nocona", [FeatureSSE3, Feature64Bit, FeatureSlowBTMem]>;
93def : Proc<"core2", [FeatureSSSE3, Feature64Bit, FeatureSlowBTMem]>;
94def : Proc<"penryn", [FeatureSSE41, Feature64Bit, FeatureSlowBTMem]>;
95def : Proc<"atom", [FeatureSSE3, Feature64Bit, FeatureSlowBTMem]>;
96def : Proc<"corei7", [FeatureSSE42, Feature64Bit, FeatureSlowBTMem]>;
97def : Proc<"nehalem", [FeatureSSE42, Feature64Bit, FeatureSlowBTMem]>;
David Greene8bf22bc2009-06-26 22:46:54 +000098// Sandy Bridge does not have FMA
Evan Chengd53fca12009-12-22 17:47:23 +000099def : Proc<"sandybridge", [FeatureSSE42, FeatureAVX, Feature64Bit]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100
101def : Proc<"k6", [FeatureMMX]>;
102def : Proc<"k6-2", [FeatureMMX, Feature3DNow]>;
103def : Proc<"k6-3", [FeatureMMX, Feature3DNow]>;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000104def : Proc<"athlon", [FeatureMMX, Feature3DNowA, FeatureSlowBTMem]>;
105def : Proc<"athlon-tbird", [FeatureMMX, Feature3DNowA, FeatureSlowBTMem]>;
106def : Proc<"athlon-4", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
107def : Proc<"athlon-xp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
108def : Proc<"athlon-mp", [FeatureSSE1, Feature3DNowA, FeatureSlowBTMem]>;
Dan Gohman4092bbc2009-02-03 00:04:43 +0000109def : Proc<"k8", [FeatureSSE2, Feature3DNowA, Feature64Bit,
110 FeatureSlowBTMem]>;
111def : Proc<"opteron", [FeatureSSE2, Feature3DNowA, Feature64Bit,
112 FeatureSlowBTMem]>;
113def : Proc<"athlon64", [FeatureSSE2, Feature3DNowA, Feature64Bit,
114 FeatureSlowBTMem]>;
115def : Proc<"athlon-fx", [FeatureSSE2, Feature3DNowA, Feature64Bit,
116 FeatureSlowBTMem]>;
Stefanus Du Toitfe086e62009-05-26 21:04:35 +0000117def : Proc<"k8-sse3", [FeatureSSE3, Feature3DNowA, Feature64Bit,
118 FeatureSlowBTMem]>;
119def : Proc<"opteron-sse3", [FeatureSSE3, Feature3DNowA, Feature64Bit,
120 FeatureSlowBTMem]>;
121def : Proc<"athlon64-sse3", [FeatureSSE3, Feature3DNowA, Feature64Bit,
122 FeatureSlowBTMem]>;
123def : Proc<"amdfam10", [FeatureSSE3, FeatureSSE4A,
124 Feature3DNowA, Feature64Bit, FeatureSlowBTMem]>;
125def : Proc<"barcelona", [FeatureSSE3, FeatureSSE4A,
126 Feature3DNowA, Feature64Bit, FeatureSlowBTMem]>;
David Greene7f4cb852009-06-29 16:54:06 +0000127def : Proc<"istanbul", [Feature3DNowA, Feature64Bit, FeatureSSE4A,
128 Feature3DNowA]>;
129def : Proc<"shanghai", [Feature3DNowA, Feature64Bit, FeatureSSE4A,
130 Feature3DNowA]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131
132def : Proc<"winchip-c6", [FeatureMMX]>;
133def : Proc<"winchip2", [FeatureMMX, Feature3DNow]>;
134def : Proc<"c3", [FeatureMMX, Feature3DNow]>;
135def : Proc<"c3-2", [FeatureSSE1]>;
136
137//===----------------------------------------------------------------------===//
138// Register File Description
139//===----------------------------------------------------------------------===//
140
141include "X86RegisterInfo.td"
142
143//===----------------------------------------------------------------------===//
144// Instruction Descriptions
145//===----------------------------------------------------------------------===//
146
147include "X86InstrInfo.td"
148
149def X86InstrInfo : InstrInfo {
150
151 // Define how we want to layout our TargetSpecific information field... This
152 // should be kept up-to-date with the fields in the X86InstrInfo.h file.
153 let TSFlagsFields = ["FormBits",
154 "hasOpSizePrefix",
155 "hasAdSizePrefix",
156 "Prefix",
157 "hasREX_WPrefix",
158 "ImmTypeBits",
159 "FPFormBits",
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000160 "hasLockPrefix",
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000161 "SegOvrBits",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 "Opcode"];
163 let TSFlagsShifts = [0,
164 6,
165 7,
166 8,
167 12,
168 13,
169 16,
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000170 19,
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000171 20,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172 24];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173}
174
175//===----------------------------------------------------------------------===//
176// Calling Conventions
177//===----------------------------------------------------------------------===//
178
179include "X86CallingConv.td"
180
181
182//===----------------------------------------------------------------------===//
183// Assembly Printers
184//===----------------------------------------------------------------------===//
185
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000186// Currently the X86 assembly parser only supports ATT syntax.
187def ATTAsmParser : AsmParser {
188 string AsmParserClassName = "ATTAsmParser";
189 int Variant = 0;
Daniel Dunbara6d04732009-08-11 20:59:47 +0000190
191 // Discard comments in assembly strings.
192 string CommentDelimiter = "#";
193
194 // Recognize hard coded registers.
195 string RegisterPrefix = "%";
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000196}
197
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198// The X86 target supports two different syntaxes for emitting machine code.
199// This is controlled by the -x86-asm-syntax={att|intel}
200def ATTAsmWriter : AsmWriter {
Chris Lattner59a6e612009-09-13 19:30:11 +0000201 string AsmWriterClassName = "ATTInstPrinter";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 int Variant = 0;
203}
204def IntelAsmWriter : AsmWriter {
Chris Lattnerf0544b62009-09-20 07:47:59 +0000205 string AsmWriterClassName = "IntelInstPrinter";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 int Variant = 1;
207}
208
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209def X86 : Target {
210 // Information about the instructions...
211 let InstructionSet = X86InstrInfo;
212
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000213 let AssemblyParsers = [ATTAsmParser];
214
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
216}