blob: c7c00b536ce3843268e64848c85e39c15053f227 [file] [log] [blame]
Chris Lattner522e9a02009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner0dc32ea2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/X86ATTInstPrinter.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "X86COFFMachineModuleInfo.h"
18#include "llvm/ADT/SmallString.h"
Chris Lattnerdc62ea02009-09-16 06:25:03 +000019#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000020#include "llvm/IR/Type.h"
Evan Cheng1abf2cb2011-07-14 23:50:31 +000021#include "llvm/MC/MCAsmInfo.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000022#include "llvm/MC/MCContext.h"
23#include "llvm/MC/MCExpr.h"
24#include "llvm/MC/MCInst.h"
Benjamin Kramer391271f2012-11-26 13:34:22 +000025#include "llvm/MC/MCInstBuilder.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000026#include "llvm/MC/MCStreamer.h"
Chris Lattnerc9747c02010-03-12 19:42:40 +000027#include "llvm/MC/MCSymbol.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000028#include "llvm/Support/FormattedStream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000029#include "llvm/Target/Mangler.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000030using namespace llvm;
31
Craig Topperfdc054c2012-10-16 06:01:50 +000032namespace {
33
34/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
35class X86MCInstLower {
36 MCContext &Ctx;
37 Mangler *Mang;
38 const MachineFunction &MF;
39 const TargetMachine &TM;
40 const MCAsmInfo &MAI;
41 X86AsmPrinter &AsmPrinter;
42public:
43 X86MCInstLower(Mangler *mang, const MachineFunction &MF,
44 X86AsmPrinter &asmprinter);
45
46 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
47
48 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
49 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
50
51private:
52 MachineModuleInfoMachO &getMachOMMI() const;
53};
54
55} // end anonymous namespace
56
Chris Lattner6e815432010-07-20 22:45:33 +000057X86MCInstLower::X86MCInstLower(Mangler *mang, const MachineFunction &mf,
Chris Lattner0123c1d2010-07-22 21:10:04 +000058 X86AsmPrinter &asmprinter)
Chris Lattner6e815432010-07-20 22:45:33 +000059: Ctx(mf.getContext()), Mang(mang), MF(mf), TM(mf.getTarget()),
60 MAI(*TM.getMCAsmInfo()), AsmPrinter(asmprinter) {}
Chris Lattner8fea32f2009-09-12 20:34:57 +000061
Chris Lattnerdc62ea02009-09-16 06:25:03 +000062MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner0c13cf32010-07-20 22:26:07 +000063 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattnerdc62ea02009-09-16 06:25:03 +000064}
65
Chris Lattner8fea32f2009-09-12 20:34:57 +000066
Chris Lattner34841102010-02-08 23:03:41 +000067/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
68/// operand to an MCSymbol.
Chris Lattner8fea32f2009-09-12 20:34:57 +000069MCSymbol *X86MCInstLower::
Chris Lattner34841102010-02-08 23:03:41 +000070GetSymbolFromOperand(const MachineOperand &MO) const {
Michael Liao281ae5a2012-10-17 02:22:27 +000071 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattner34841102010-02-08 23:03:41 +000072
Chris Lattnera49ea862009-09-11 05:58:44 +000073 SmallString<128> Name;
Chad Rosiera20e1e72012-08-01 18:39:17 +000074
Michael Liao281ae5a2012-10-17 02:22:27 +000075 if (MO.isGlobal()) {
Chris Lattnerc9747c02010-03-12 19:42:40 +000076 const GlobalValue *GV = MO.getGlobal();
Chris Lattner34841102010-02-08 23:03:41 +000077 bool isImplicitlyPrivate = false;
78 if (MO.getTargetFlags() == X86II::MO_DARWIN_STUB ||
79 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY ||
80 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY_PIC_BASE ||
81 MO.getTargetFlags() == X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE)
82 isImplicitlyPrivate = true;
Chad Rosiera20e1e72012-08-01 18:39:17 +000083
Chris Lattner34841102010-02-08 23:03:41 +000084 Mang->getNameWithPrefix(Name, GV, isImplicitlyPrivate);
Michael Liao281ae5a2012-10-17 02:22:27 +000085 } else if (MO.isSymbol()) {
86 Name += MAI.getGlobalPrefix();
87 Name += MO.getSymbolName();
88 } else if (MO.isMBB()) {
89 Name += MO.getMBB()->getSymbol()->getName();
Chris Lattner67c6b6e2009-09-20 06:45:52 +000090 }
Chris Lattner34841102010-02-08 23:03:41 +000091
92 // If the target flags on the operand changes the name of the symbol, do that
93 // before we return the symbol.
Chris Lattner522e9a02009-09-02 17:35:12 +000094 switch (MO.getTargetFlags()) {
Chris Lattner34841102010-02-08 23:03:41 +000095 default: break;
Chris Lattnera49ea862009-09-11 05:58:44 +000096 case X86II::MO_DLLIMPORT: {
Chris Lattner47548d32009-09-03 05:06:07 +000097 // Handle dllimport linkage.
Chris Lattnera49ea862009-09-11 05:58:44 +000098 const char *Prefix = "__imp_";
99 Name.insert(Name.begin(), Prefix, Prefix+strlen(Prefix));
Chris Lattner47548d32009-09-03 05:06:07 +0000100 break;
Chris Lattnera49ea862009-09-11 05:58:44 +0000101 }
Chris Lattner47548d32009-09-03 05:06:07 +0000102 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner46091d72009-09-11 06:59:18 +0000103 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +0000104 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +0000105 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Chris Lattnerdc62ea02009-09-16 06:25:03 +0000106
Bill Wendlingcebae362010-03-10 22:34:10 +0000107 MachineModuleInfoImpl::StubValueTy &StubSym =
108 getMachOMMI().getGVStubEntry(Sym);
109 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +0000110 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +0000111 StubSym =
112 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000113 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000114 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000115 }
Chris Lattner46091d72009-09-11 06:59:18 +0000116 return Sym;
Chris Lattner46091d72009-09-11 06:59:18 +0000117 }
Chris Lattner9e6ffba2009-09-11 07:03:20 +0000118 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +0000119 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +0000120 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000121 MachineModuleInfoImpl::StubValueTy &StubSym =
122 getMachOMMI().getHiddenGVStubEntry(Sym);
123 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +0000124 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +0000125 StubSym =
126 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000127 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000128 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000129 }
130 return Sym;
131 }
132 case X86II::MO_DARWIN_STUB: {
133 Name += "$stub";
Chris Lattner9b97a732010-03-30 18:10:53 +0000134 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000135 MachineModuleInfoImpl::StubValueTy &StubSym =
136 getMachOMMI().getFnStubEntry(Sym);
137 if (StubSym.getPointer())
Chris Lattner34841102010-02-08 23:03:41 +0000138 return Sym;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000139
Chris Lattner34841102010-02-08 23:03:41 +0000140 if (MO.isGlobal()) {
Bill Wendlingcebae362010-03-10 22:34:10 +0000141 StubSym =
142 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000143 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000144 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000145 } else {
Chris Lattner46091d72009-09-11 06:59:18 +0000146 Name.erase(Name.end()-5, Name.end());
Bill Wendlingcebae362010-03-10 22:34:10 +0000147 StubSym =
148 MachineModuleInfoImpl::
Chris Lattner9b97a732010-03-30 18:10:53 +0000149 StubValueTy(Ctx.GetOrCreateSymbol(Name.str()), false);
Chris Lattner46091d72009-09-11 06:59:18 +0000150 }
Chris Lattner2a3c20b2009-09-11 06:36:33 +0000151 return Sym;
152 }
Chris Lattner88e97582009-09-09 00:10:14 +0000153 }
Chris Lattner34841102010-02-08 23:03:41 +0000154
Chris Lattner8fea32f2009-09-12 20:34:57 +0000155 return Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner522e9a02009-09-02 17:35:12 +0000156}
157
Chris Lattner8fea32f2009-09-12 20:34:57 +0000158MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
159 MCSymbol *Sym) const {
Chris Lattner975d7e02009-09-03 07:30:56 +0000160 // FIXME: We would like an efficient form for this, so we don't have to do a
161 // lot of extra uniquing.
Chris Lattner8fb2e232010-02-08 22:52:47 +0000162 const MCExpr *Expr = 0;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000163 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000164
Chris Lattnere8c27802009-09-03 04:56:20 +0000165 switch (MO.getTargetFlags()) {
Chris Lattner47548d32009-09-03 05:06:07 +0000166 default: llvm_unreachable("Unknown target flag on GV operand");
167 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner47548d32009-09-03 05:06:07 +0000168 // These affect the name of the symbol, not any suffix.
169 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner47548d32009-09-03 05:06:07 +0000170 case X86II::MO_DLLIMPORT:
171 case X86II::MO_DARWIN_STUB:
Chris Lattner47548d32009-09-03 05:06:07 +0000172 break;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000173
Eric Christopher30ef0e52010-06-03 04:07:48 +0000174 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
175 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner41af1cd2010-07-14 23:04:59 +0000176 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
177 // Subtract the pic base.
178 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner142b5312010-11-14 22:48:15 +0000179 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(),
Chris Lattner41af1cd2010-07-14 23:04:59 +0000180 Ctx),
181 Ctx);
182 break;
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +0000183 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000184 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000185 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
186 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000187 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
188 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
189 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000190 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000191 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborg228756c2012-05-11 10:11:01 +0000192 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000193 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
194 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
195 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
196 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner47548d32009-09-03 05:06:07 +0000197 case X86II::MO_PIC_BASE_OFFSET:
198 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
199 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000200 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner47548d32009-09-03 05:06:07 +0000201 // Subtract the pic base.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000202 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner142b5312010-11-14 22:48:15 +0000203 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner8fea32f2009-09-12 20:34:57 +0000204 Ctx);
Chris Lattnerc0115b52010-07-20 22:30:53 +0000205 if (MO.isJTI() && MAI.hasSetDirective()) {
Evan Cheng82865a12010-04-12 23:07:17 +0000206 // If .set directive is supported, use it to reduce the number of
207 // relocations the assembler will generate for differences between
208 // local labels. This is only safe when the symbols are in the same
209 // section so we are restricting it to jumptable references.
210 MCSymbol *Label = Ctx.CreateTempSymbol();
Chris Lattner0123c1d2010-07-22 21:10:04 +0000211 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
Evan Cheng82865a12010-04-12 23:07:17 +0000212 Expr = MCSymbolRefExpr::Create(Label, Ctx);
213 }
Chris Lattner47548d32009-09-03 05:06:07 +0000214 break;
Chris Lattner975d7e02009-09-03 07:30:56 +0000215 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000216
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000217 if (Expr == 0)
218 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000219
Michael Liao281ae5a2012-10-17 02:22:27 +0000220 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Chris Lattner8fea32f2009-09-12 20:34:57 +0000221 Expr = MCBinaryExpr::CreateAdd(Expr,
222 MCConstantExpr::Create(MO.getOffset(), Ctx),
223 Ctx);
Chris Lattner118c27c2009-09-03 04:44:53 +0000224 return MCOperand::CreateExpr(Expr);
225}
226
Chris Lattnercf1ed752009-09-11 04:28:13 +0000227
Chris Lattnerff928972010-02-05 21:15:57 +0000228/// LowerUnaryToTwoAddr - R = setb -> R = sbb R, R
229static void LowerUnaryToTwoAddr(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000230 OutMI.setOpcode(NewOpc);
231 OutMI.addOperand(OutMI.getOperand(0));
232 OutMI.addOperand(OutMI.getOperand(0));
233}
Chris Lattnercf1ed752009-09-11 04:28:13 +0000234
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000235/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
236/// a short fixed-register form.
237static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
238 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +0000239 assert(Inst.getOperand(0).isReg() &&
240 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000241 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
242 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
243 Inst.getNumOperands() == 2) && "Unexpected instruction!");
244
245 // Check whether the destination register can be fixed.
246 unsigned Reg = Inst.getOperand(0).getReg();
247 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
248 return;
249
250 // If so, rewrite the instruction.
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000251 MCOperand Saved = Inst.getOperand(ImmOp);
252 Inst = MCInst();
253 Inst.setOpcode(Opcode);
254 Inst.addOperand(Saved);
255}
256
Benjamin Kramerb619dd52013-07-12 18:06:44 +0000257/// \brief If a movsx instruction has a shorter encoding for the used register
258/// simplify the instruction to use it instead.
259static void SimplifyMOVSX(MCInst &Inst) {
260 unsigned NewOpcode = 0;
261 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
262 switch (Inst.getOpcode()) {
263 default:
264 llvm_unreachable("Unexpected instruction!");
265 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
266 if (Op0 == X86::AX && Op1 == X86::AL)
267 NewOpcode = X86::CBW;
268 break;
269 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
270 if (Op0 == X86::EAX && Op1 == X86::AX)
271 NewOpcode = X86::CWDE;
272 break;
273 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
274 if (Op0 == X86::RAX && Op1 == X86::EAX)
275 NewOpcode = X86::CDQE;
276 break;
277 }
278
279 if (NewOpcode != 0) {
280 Inst = MCInst();
281 Inst.setOpcode(NewOpcode);
282 }
283}
284
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000285/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman321473d2010-08-16 21:03:32 +0000286static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
287 unsigned Opcode) {
288 // Don't make these simplifications in 64-bit mode; other assemblers don't
289 // perform them because they make the code larger.
290 if (Printer.getSubtarget().is64Bit())
291 return;
292
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000293 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
294 unsigned AddrBase = IsStore;
295 unsigned RegOp = IsStore ? 0 : 5;
296 unsigned AddrOp = AddrBase + 3;
297 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
298 Inst.getOperand(AddrBase + 0).isReg() && // base
299 Inst.getOperand(AddrBase + 1).isImm() && // scale
300 Inst.getOperand(AddrBase + 2).isReg() && // index register
301 (Inst.getOperand(AddrOp).isExpr() || // address
302 Inst.getOperand(AddrOp).isImm())&&
303 Inst.getOperand(AddrBase + 4).isReg() && // segment
304 "Unexpected instruction!");
305
306 // Check whether the destination register can be fixed.
307 unsigned Reg = Inst.getOperand(RegOp).getReg();
308 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
309 return;
310
311 // Check whether this is an absolute address.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000312 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christophere98ad832010-06-17 00:51:48 +0000313 // to do this here.
314 bool Absolute = true;
315 if (Inst.getOperand(AddrOp).isExpr()) {
316 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
317 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
318 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
319 Absolute = false;
320 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000321
Eric Christophere98ad832010-06-17 00:51:48 +0000322 if (Absolute &&
323 (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
324 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
325 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
326 Inst.getOperand(AddrBase + 1).getImm() != 1))
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000327 return;
328
329 // If so, rewrite the instruction.
330 MCOperand Saved = Inst.getOperand(AddrOp);
331 Inst = MCInst();
332 Inst.setOpcode(Opcode);
333 Inst.addOperand(Saved);
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000334}
Chris Lattner8fea32f2009-09-12 20:34:57 +0000335
336void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
337 OutMI.setOpcode(MI->getOpcode());
Chad Rosiera20e1e72012-08-01 18:39:17 +0000338
Chris Lattner8fea32f2009-09-12 20:34:57 +0000339 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
340 const MachineOperand &MO = MI->getOperand(i);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000341
Chris Lattner8fea32f2009-09-12 20:34:57 +0000342 MCOperand MCOp;
343 switch (MO.getType()) {
344 default:
345 MI->dump();
346 llvm_unreachable("unknown operand type");
347 case MachineOperand::MO_Register:
Chris Lattneraf0df672009-10-19 23:35:57 +0000348 // Ignore all implicit register operands.
349 if (MO.isImplicit()) continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000350 MCOp = MCOperand::CreateReg(MO.getReg());
351 break;
352 case MachineOperand::MO_Immediate:
353 MCOp = MCOperand::CreateImm(MO.getImm());
354 break;
355 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000356 case MachineOperand::MO_GlobalAddress:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000357 case MachineOperand::MO_ExternalSymbol:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000358 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000359 break;
360 case MachineOperand::MO_JumpTableIndex:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000361 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000362 break;
363 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000364 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000365 break;
Dan Gohmanf705adb2009-10-30 01:28:02 +0000366 case MachineOperand::MO_BlockAddress:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000367 MCOp = LowerSymbolOperand(MO,
368 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf705adb2009-10-30 01:28:02 +0000369 break;
Jakob Stoklund Olesen71f0fc12012-01-18 23:52:19 +0000370 case MachineOperand::MO_RegisterMask:
371 // Ignore call clobbers.
372 continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000373 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000374
Chris Lattner8fea32f2009-09-12 20:34:57 +0000375 OutMI.addOperand(MCOp);
376 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000377
Chris Lattner8fea32f2009-09-12 20:34:57 +0000378 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner99ae6652010-10-08 03:54:52 +0000379ReSimplify:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000380 switch (OutMI.getOpcode()) {
Tim Northovere5609f32013-06-10 20:43:49 +0000381 case X86::LEA64_32r:
Chris Lattner599b5312010-07-08 23:46:44 +0000382 case X86::LEA64r:
383 case X86::LEA16r:
384 case X86::LEA32r:
385 // LEA should have a segment register, but it must be empty.
386 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
387 "Unexpected # of LEA operands");
388 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
389 "LEA has segment specified!");
Chris Lattner8fea32f2009-09-12 20:34:57 +0000390 break;
Chris Lattner35e0e842010-02-05 21:21:06 +0000391 case X86::MOV32r0: LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000392
Tim Northover85c622d2013-06-01 09:55:14 +0000393 case X86::MOV32ri64:
394 OutMI.setOpcode(X86::MOV32ri);
395 break;
396
Craig Topper599521f2013-03-14 07:09:57 +0000397 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
398 // if one of the registers is extended, but other isn't.
399 case X86::VMOVAPDrr:
400 case X86::VMOVAPDYrr:
401 case X86::VMOVAPSrr:
402 case X86::VMOVAPSYrr:
403 case X86::VMOVDQArr:
404 case X86::VMOVDQAYrr:
405 case X86::VMOVDQUrr:
406 case X86::VMOVDQUYrr:
Craig Topper599521f2013-03-14 07:09:57 +0000407 case X86::VMOVUPDrr:
408 case X86::VMOVUPDYrr:
409 case X86::VMOVUPSrr:
410 case X86::VMOVUPSYrr: {
Craig Topper86477502013-03-16 03:44:31 +0000411 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
412 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
413 unsigned NewOpc;
414 switch (OutMI.getOpcode()) {
415 default: llvm_unreachable("Invalid opcode");
416 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
417 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
418 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
419 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
420 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
421 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
422 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
423 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
424 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
425 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
426 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
427 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
428 }
429 OutMI.setOpcode(NewOpc);
Craig Topper599521f2013-03-14 07:09:57 +0000430 }
Craig Topper86477502013-03-16 03:44:31 +0000431 break;
432 }
433 case X86::VMOVSDrr:
434 case X86::VMOVSSrr: {
435 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
436 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
437 unsigned NewOpc;
438 switch (OutMI.getOpcode()) {
439 default: llvm_unreachable("Invalid opcode");
440 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
441 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
442 }
443 OutMI.setOpcode(NewOpc);
444 }
Craig Topper599521f2013-03-14 07:09:57 +0000445 break;
446 }
447
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000448 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
449 // inputs modeled as normal uses instead of implicit uses. As such, truncate
450 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbar7d4bd202010-05-19 08:07:12 +0000451 case X86::TAILJMPr64:
Daniel Dunbar9248b322010-05-19 04:31:36 +0000452 case X86::CALL64r:
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000453 case X86::CALL64pcrel32: {
Daniel Dunbar9248b322010-05-19 04:31:36 +0000454 unsigned Opcode = OutMI.getOpcode();
Chris Lattner6db03632010-05-18 21:40:18 +0000455 MCOperand Saved = OutMI.getOperand(0);
456 OutMI = MCInst();
Daniel Dunbar9248b322010-05-19 04:31:36 +0000457 OutMI.setOpcode(Opcode);
Chris Lattner6db03632010-05-18 21:40:18 +0000458 OutMI.addOperand(Saved);
459 break;
460 }
Daniel Dunbar9248b322010-05-19 04:31:36 +0000461
Rafael Espindolade42e5c2010-10-26 18:09:55 +0000462 case X86::EH_RETURN:
463 case X86::EH_RETURN64: {
464 OutMI = MCInst();
465 OutMI.setOpcode(X86::RET);
466 break;
467 }
468
Daniel Dunbar52322e72010-05-19 15:26:43 +0000469 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattnerc5f56262010-07-09 00:49:41 +0000470 case X86::TAILJMPr:
Daniel Dunbar52322e72010-05-19 15:26:43 +0000471 case X86::TAILJMPd:
472 case X86::TAILJMPd64: {
Chris Lattnerc5f56262010-07-09 00:49:41 +0000473 unsigned Opcode;
474 switch (OutMI.getOpcode()) {
Craig Topper6d1263a2012-02-05 05:38:58 +0000475 default: llvm_unreachable("Invalid opcode");
Chris Lattnerc5f56262010-07-09 00:49:41 +0000476 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
477 case X86::TAILJMPd:
478 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
479 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000480
Daniel Dunbar52322e72010-05-19 15:26:43 +0000481 MCOperand Saved = OutMI.getOperand(0);
482 OutMI = MCInst();
Chris Lattnerc5f56262010-07-09 00:49:41 +0000483 OutMI.setOpcode(Opcode);
Daniel Dunbar52322e72010-05-19 15:26:43 +0000484 OutMI.addOperand(Saved);
485 break;
486 }
487
Chris Lattner99ae6652010-10-08 03:54:52 +0000488 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
489 // this with an ugly goto in case the resultant OR uses EAX and needs the
490 // short form.
Chris Lattner15df55d2010-10-08 03:57:25 +0000491 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
492 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
493 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
494 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
495 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
496 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
497 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
498 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
499 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000500
Chris Lattner166604e2010-03-14 17:04:18 +0000501 // The assembler backend wants to see branches in their small form and relax
502 // them to their large form. The JIT can only handle the large form because
Chris Lattnerc441e972010-03-14 17:10:52 +0000503 // it does not do relaxation. For now, translate the large form to the
Chris Lattner166604e2010-03-14 17:04:18 +0000504 // small one here.
505 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
506 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
507 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
508 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
509 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
510 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
511 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
512 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
513 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
514 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
515 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
516 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
517 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
518 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
519 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
520 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
521 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000522
Eli Friedmand5ccb052011-09-07 18:48:32 +0000523 // Atomic load and store require a separate pseudo-inst because Acquire
524 // implies mayStore and Release implies mayLoad; fix these to regular MOV
525 // instructions here
526 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
527 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
528 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
529 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
530 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
531 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
532 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
533 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
534
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000535 // We don't currently select the correct instruction form for instructions
536 // which have a short %eax, etc. form. Handle this by custom lowering, for
537 // now.
538 //
539 // Note, we are currently not handling the following instructions:
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000540 // MOV64ao8, MOV64o8a
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000541 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000542 case X86::MOV8mr_NOREX:
Eli Friedman321473d2010-08-16 21:03:32 +0000543 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao8); break;
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000544 case X86::MOV8rm_NOREX:
Eli Friedman321473d2010-08-16 21:03:32 +0000545 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o8a); break;
546 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao16); break;
547 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o16a); break;
548 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
549 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000550
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000551 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
552 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
553 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
554 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
555 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
556 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
557 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
558 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
559 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
560 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
561 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
562 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
563 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
564 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
565 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
566 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
567 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
568 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
569 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
570 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
571 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
572 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
573 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
574 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
575 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
576 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
577 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
578 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
579 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
580 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
581 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
582 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
583 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
584 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
585 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
586 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindolae840e882011-10-26 21:12:27 +0000587
Benjamin Kramerb619dd52013-07-12 18:06:44 +0000588 // Try to shrink some forms of movsx.
589 case X86::MOVSX16rr8:
590 case X86::MOVSX32rr16:
591 case X86::MOVSX64rr32:
592 SimplifyMOVSX(OutMI);
593 break;
594
Rafael Espindolae840e882011-10-26 21:12:27 +0000595 case X86::MORESTACK_RET:
596 OutMI.setOpcode(X86::RET);
597 break;
598
Benjamin Kramer391271f2012-11-26 13:34:22 +0000599 case X86::MORESTACK_RET_RESTORE_R10:
Rafael Espindolae840e882011-10-26 21:12:27 +0000600 OutMI.setOpcode(X86::MOV64rr);
601 OutMI.addOperand(MCOperand::CreateReg(X86::R10));
602 OutMI.addOperand(MCOperand::CreateReg(X86::RAX));
603
Benjamin Kramered9e4422012-11-26 18:05:52 +0000604 AsmPrinter.OutStreamer.EmitInstruction(MCInstBuilder(X86::RET));
Rafael Espindolae840e882011-10-26 21:12:27 +0000605 break;
606 }
Chris Lattner8fea32f2009-09-12 20:34:57 +0000607}
608
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000609static void LowerTlsAddr(MCStreamer &OutStreamer,
610 X86MCInstLower &MCInstLowering,
611 const MachineInstr &MI) {
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000612
613 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
614 MI.getOpcode() == X86::TLS_base_addr64;
615
616 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
617
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000618 MCContext &context = OutStreamer.getContext();
619
Benjamin Kramer391271f2012-11-26 13:34:22 +0000620 if (needsPadding)
Benjamin Kramered9e4422012-11-26 18:05:52 +0000621 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000622
623 MCSymbolRefExpr::VariantKind SRVK;
624 switch (MI.getOpcode()) {
625 case X86::TLS_addr32:
626 case X86::TLS_addr64:
627 SRVK = MCSymbolRefExpr::VK_TLSGD;
628 break;
629 case X86::TLS_base_addr32:
630 SRVK = MCSymbolRefExpr::VK_TLSLDM;
631 break;
632 case X86::TLS_base_addr64:
633 SRVK = MCSymbolRefExpr::VK_TLSLD;
634 break;
635 default:
636 llvm_unreachable("unexpected opcode");
637 }
638
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000639 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000640 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::Create(sym, SRVK, context);
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000641
642 MCInst LEA;
643 if (is64Bits) {
644 LEA.setOpcode(X86::LEA64r);
645 LEA.addOperand(MCOperand::CreateReg(X86::RDI)); // dest
646 LEA.addOperand(MCOperand::CreateReg(X86::RIP)); // base
647 LEA.addOperand(MCOperand::CreateImm(1)); // scale
648 LEA.addOperand(MCOperand::CreateReg(0)); // index
649 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
650 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolac07f5bb2012-06-07 18:39:19 +0000651 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
652 LEA.setOpcode(X86::LEA32r);
653 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
654 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // base
655 LEA.addOperand(MCOperand::CreateImm(1)); // scale
656 LEA.addOperand(MCOperand::CreateReg(0)); // index
657 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
658 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000659 } else {
660 LEA.setOpcode(X86::LEA32r);
661 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
662 LEA.addOperand(MCOperand::CreateReg(0)); // base
663 LEA.addOperand(MCOperand::CreateImm(1)); // scale
664 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // index
665 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
666 LEA.addOperand(MCOperand::CreateReg(0)); // seg
667 }
668 OutStreamer.EmitInstruction(LEA);
669
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000670 if (needsPadding) {
Benjamin Kramered9e4422012-11-26 18:05:52 +0000671 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
672 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
673 OutStreamer.EmitInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000674 }
675
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000676 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
677 MCSymbol *tlsGetAddr = context.GetOrCreateSymbol(name);
678 const MCSymbolRefExpr *tlsRef =
679 MCSymbolRefExpr::Create(tlsGetAddr,
680 MCSymbolRefExpr::VK_PLT,
681 context);
682
Benjamin Kramered9e4422012-11-26 18:05:52 +0000683 OutStreamer.EmitInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
684 : X86::CALLpcrel32)
685 .addExpr(tlsRef));
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000686}
Devang Patel28ff35d2010-04-28 01:39:28 +0000687
Chris Lattner14c38ec2010-01-28 01:02:27 +0000688void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner0123c1d2010-07-22 21:10:04 +0000689 X86MCInstLower MCInstLowering(Mang, *MF, *this);
Chris Lattner522e9a02009-09-02 17:35:12 +0000690 switch (MI->getOpcode()) {
Dale Johannesen49d915b2010-04-06 22:45:26 +0000691 case TargetOpcode::DBG_VALUE:
David Blaikie0187e7a2013-06-16 20:34:27 +0000692 llvm_unreachable("Should be handled target independently");
Dale Johannesen343b42e2010-04-07 01:15:14 +0000693
Eric Christopherc34ea372010-08-05 18:34:30 +0000694 // Emit nothing here but a comment if we can.
695 case X86::Int_MemBarrier:
696 if (OutStreamer.hasRawTextSupport())
697 OutStreamer.EmitRawText(StringRef("\t#MEMBARRIER"));
698 return;
Owen Anderson2fec6c52011-10-04 23:26:17 +0000699
Rafael Espindolade42e5c2010-10-26 18:09:55 +0000700
701 case X86::EH_RETURN:
702 case X86::EH_RETURN64: {
703 // Lower these as normal, but add some comments.
704 unsigned Reg = MI->getOperand(0).getReg();
705 OutStreamer.AddComment(StringRef("eh_return, addr: %") +
706 X86ATTInstPrinter::getRegisterName(Reg));
707 break;
708 }
Chris Lattnerc5f56262010-07-09 00:49:41 +0000709 case X86::TAILJMPr:
710 case X86::TAILJMPd:
711 case X86::TAILJMPd64:
712 // Lower these as normal, but add some comments.
713 OutStreamer.AddComment("TAILCALL");
714 break;
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000715
716 case X86::TLS_addr32:
717 case X86::TLS_addr64:
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000718 case X86::TLS_base_addr32:
719 case X86::TLS_base_addr64:
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000720 return LowerTlsAddr(OutStreamer, MCInstLowering, *MI);
721
Chris Lattner522e9a02009-09-02 17:35:12 +0000722 case X86::MOVPC32r: {
723 // This is a pseudo op for a two instruction sequence with a label, which
724 // looks like:
725 // call "L1$pb"
726 // "L1$pb":
727 // popl %esi
Chad Rosiera20e1e72012-08-01 18:39:17 +0000728
Chris Lattner522e9a02009-09-02 17:35:12 +0000729 // Emit the call.
Chris Lattner142b5312010-11-14 22:48:15 +0000730 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner522e9a02009-09-02 17:35:12 +0000731 // FIXME: We would like an efficient form for this, so we don't have to do a
732 // lot of extra uniquing.
Benjamin Kramered9e4422012-11-26 18:05:52 +0000733 OutStreamer.EmitInstruction(MCInstBuilder(X86::CALLpcrel32)
734 .addExpr(MCSymbolRefExpr::Create(PICBase, OutContext)));
Chad Rosiera20e1e72012-08-01 18:39:17 +0000735
Chris Lattner522e9a02009-09-02 17:35:12 +0000736 // Emit the label.
737 OutStreamer.EmitLabel(PICBase);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000738
Chris Lattner522e9a02009-09-02 17:35:12 +0000739 // popl $reg
Benjamin Kramered9e4422012-11-26 18:05:52 +0000740 OutStreamer.EmitInstruction(MCInstBuilder(X86::POP32r)
741 .addReg(MI->getOperand(0).getReg()));
Chris Lattner522e9a02009-09-02 17:35:12 +0000742 return;
Chris Lattnere9434db2009-09-12 21:01:20 +0000743 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000744
Chris Lattnere9434db2009-09-12 21:01:20 +0000745 case X86::ADD32ri: {
746 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
747 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
748 break;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000749
Chris Lattnere9434db2009-09-12 21:01:20 +0000750 // Okay, we have something like:
751 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosiera20e1e72012-08-01 18:39:17 +0000752
Chris Lattnere9434db2009-09-12 21:01:20 +0000753 // For this, we want to print something like:
754 // MYGLOBAL + (. - PICBASE)
755 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerb0f129a2010-03-12 18:47:50 +0000756 // to it.
Chris Lattner77e76942010-03-17 05:41:18 +0000757 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattnere9434db2009-09-12 21:01:20 +0000758 OutStreamer.EmitLabel(DotSym);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000759
Chris Lattnere9434db2009-09-12 21:01:20 +0000760 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattner34841102010-02-08 23:03:41 +0000761 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosiera20e1e72012-08-01 18:39:17 +0000762
Chris Lattnere9434db2009-09-12 21:01:20 +0000763 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
764 const MCExpr *PICBase =
Chris Lattner142b5312010-11-14 22:48:15 +0000765 MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), OutContext);
Chris Lattnere9434db2009-09-12 21:01:20 +0000766 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000767
768 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
Chris Lattnere9434db2009-09-12 21:01:20 +0000769 DotExpr, OutContext);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000770
Benjamin Kramered9e4422012-11-26 18:05:52 +0000771 OutStreamer.EmitInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer391271f2012-11-26 13:34:22 +0000772 .addReg(MI->getOperand(0).getReg())
773 .addReg(MI->getOperand(1).getReg())
Benjamin Kramered9e4422012-11-26 18:05:52 +0000774 .addExpr(DotExpr));
Chris Lattnere9434db2009-09-12 21:01:20 +0000775 return;
776 }
Chris Lattner522e9a02009-09-02 17:35:12 +0000777 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000778
Chris Lattner8fea32f2009-09-12 20:34:57 +0000779 MCInst TmpInst;
780 MCInstLowering.Lower(MI, TmpInst);
Chris Lattnerc760be92010-02-03 01:13:25 +0000781 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000782}