blob: d6d146f2a55f7d5a8d4c9ffcb79e01e88976ba5d [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86InstrInfo.h"
15#include "X86.h"
16#include "X86GenInstrInfo.inc"
17#include "X86InstrBuilder.h"
18#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
Owen Anderson1636de92007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/LiveVariables.h"
Christopher Lamb380c6272007-08-10 21:18:25 +000023#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng950aac02007-09-25 01:57:46 +000024#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025using namespace llvm;
26
27X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Owen Anderson1636de92007-09-07 04:06:50 +000028 : TargetInstrInfo(X86Insts, array_lengthof(X86Insts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029 TM(tm), RI(tm, *this) {
30}
31
32bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
33 unsigned& sourceReg,
34 unsigned& destReg) const {
35 MachineOpCode oc = MI.getOpcode();
36 if (oc == X86::MOV8rr || oc == X86::MOV16rr ||
37 oc == X86::MOV32rr || oc == X86::MOV64rr ||
38 oc == X86::MOV16to16_ || oc == X86::MOV32to32_ ||
39 oc == X86::MOV_Fp3232 || oc == X86::MOVSSrr || oc == X86::MOVSDrr ||
40 oc == X86::MOV_Fp3264 || oc == X86::MOV_Fp6432 || oc == X86::MOV_Fp6464 ||
41 oc == X86::FsMOVAPSrr || oc == X86::FsMOVAPDrr ||
42 oc == X86::MOVAPSrr || oc == X86::MOVAPDrr ||
43 oc == X86::MOVSS2PSrr || oc == X86::MOVSD2PDrr ||
44 oc == X86::MOVPS2SSrr || oc == X86::MOVPD2SDrr ||
45 oc == X86::MMX_MOVD64rr || oc == X86::MMX_MOVQ64rr) {
46 assert(MI.getNumOperands() >= 2 &&
47 MI.getOperand(0).isRegister() &&
48 MI.getOperand(1).isRegister() &&
49 "invalid register-register move instruction");
50 sourceReg = MI.getOperand(1).getReg();
51 destReg = MI.getOperand(0).getReg();
52 return true;
53 }
54 return false;
55}
56
57unsigned X86InstrInfo::isLoadFromStackSlot(MachineInstr *MI,
58 int &FrameIndex) const {
59 switch (MI->getOpcode()) {
60 default: break;
61 case X86::MOV8rm:
62 case X86::MOV16rm:
63 case X86::MOV16_rm:
64 case X86::MOV32rm:
65 case X86::MOV32_rm:
66 case X86::MOV64rm:
67 case X86::LD_Fp64m:
68 case X86::MOVSSrm:
69 case X86::MOVSDrm:
70 case X86::MOVAPSrm:
71 case X86::MOVAPDrm:
72 case X86::MMX_MOVD64rm:
73 case X86::MMX_MOVQ64rm:
74 if (MI->getOperand(1).isFrameIndex() && MI->getOperand(2).isImmediate() &&
75 MI->getOperand(3).isRegister() && MI->getOperand(4).isImmediate() &&
76 MI->getOperand(2).getImmedValue() == 1 &&
77 MI->getOperand(3).getReg() == 0 &&
78 MI->getOperand(4).getImmedValue() == 0) {
79 FrameIndex = MI->getOperand(1).getFrameIndex();
80 return MI->getOperand(0).getReg();
81 }
82 break;
83 }
84 return 0;
85}
86
87unsigned X86InstrInfo::isStoreToStackSlot(MachineInstr *MI,
88 int &FrameIndex) const {
89 switch (MI->getOpcode()) {
90 default: break;
91 case X86::MOV8mr:
92 case X86::MOV16mr:
93 case X86::MOV16_mr:
94 case X86::MOV32mr:
95 case X86::MOV32_mr:
96 case X86::MOV64mr:
97 case X86::ST_FpP64m:
98 case X86::MOVSSmr:
99 case X86::MOVSDmr:
100 case X86::MOVAPSmr:
101 case X86::MOVAPDmr:
102 case X86::MMX_MOVD64mr:
103 case X86::MMX_MOVQ64mr:
104 case X86::MMX_MOVNTQmr:
105 if (MI->getOperand(0).isFrameIndex() && MI->getOperand(1).isImmediate() &&
106 MI->getOperand(2).isRegister() && MI->getOperand(3).isImmediate() &&
107 MI->getOperand(1).getImmedValue() == 1 &&
108 MI->getOperand(2).getReg() == 0 &&
109 MI->getOperand(3).getImmedValue() == 0) {
110 FrameIndex = MI->getOperand(0).getFrameIndex();
111 return MI->getOperand(4).getReg();
112 }
113 break;
114 }
115 return 0;
116}
117
118
Bill Wendling0fe34c22007-12-08 23:58:46 +0000119bool X86InstrInfo::isReallyTriviallyReMaterializable(MachineInstr *MI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 switch (MI->getOpcode()) {
121 default: break;
122 case X86::MOV8rm:
123 case X86::MOV16rm:
124 case X86::MOV16_rm:
125 case X86::MOV32rm:
126 case X86::MOV32_rm:
127 case X86::MOV64rm:
128 case X86::LD_Fp64m:
129 case X86::MOVSSrm:
130 case X86::MOVSDrm:
131 case X86::MOVAPSrm:
132 case X86::MOVAPDrm:
133 case X86::MMX_MOVD64rm:
134 case X86::MMX_MOVQ64rm:
135 // Loads from constant pools are trivially rematerializable.
136 return MI->getOperand(1).isRegister() && MI->getOperand(2).isImmediate() &&
137 MI->getOperand(3).isRegister() && MI->getOperand(4).isConstantPoolIndex() &&
138 MI->getOperand(1).getReg() == 0 &&
139 MI->getOperand(2).getImmedValue() == 1 &&
140 MI->getOperand(3).getReg() == 0;
141 }
142 // All other instructions marked M_REMATERIALIZABLE are always trivially
143 // rematerializable.
144 return true;
145}
146
Bill Wendling57e31d62007-12-17 23:07:56 +0000147/// isReallySideEffectFree - If the M_MAY_HAVE_SIDE_EFFECTS flag is set, this
148/// method is called to determine if the specific instance of this instruction
149/// has side effects. This is useful in cases of instructions, like loads, which
150/// generally always have side effects. A load from a constant pool doesn't have
151/// side effects, though. So we need to differentiate it from the general case.
152bool X86InstrInfo::isReallySideEffectFree(MachineInstr *MI) const {
153 switch (MI->getOpcode()) {
154 default: break;
155 case X86::MOV8rm:
156 case X86::MOV16rm:
157 case X86::MOV16_rm:
158 case X86::MOV32rm:
159 case X86::MOV32_rm:
160 case X86::MOV64rm:
161 case X86::LD_Fp64m:
162 case X86::MOVSSrm:
163 case X86::MOVSDrm:
164 case X86::MOVAPSrm:
165 case X86::MOVAPDrm:
166 case X86::MMX_MOVD64rm:
167 case X86::MMX_MOVQ64rm:
168 // Loads from constant pools have no side effects
169 return MI->getOperand(1).isRegister() && MI->getOperand(2).isImmediate() &&
170 MI->getOperand(3).isRegister() && MI->getOperand(4).isConstantPoolIndex() &&
171 MI->getOperand(1).getReg() == 0 &&
172 MI->getOperand(2).getImmedValue() == 1 &&
173 MI->getOperand(3).getReg() == 0;
174 }
175
176 // All other instances of these instructions are presumed to have side
177 // effects.
178 return false;
179}
180
Evan Chengfa1a4952007-10-05 08:04:01 +0000181/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
182/// is not marked dead.
183static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chengfa1a4952007-10-05 08:04:01 +0000184 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
185 MachineOperand &MO = MI->getOperand(i);
186 if (MO.isRegister() && MO.isDef() &&
187 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
188 return true;
189 }
190 }
191 return false;
192}
193
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194/// convertToThreeAddress - This method must be implemented by targets that
195/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
196/// may be able to convert a two-address instruction into a true
197/// three-address instruction on demand. This allows the X86 target (for
198/// example) to convert ADD and SHL instructions into LEA instructions if they
199/// would require register copies due to two-addressness.
200///
201/// This method returns a null pointer if the transformation cannot be
202/// performed, otherwise it returns the new instruction.
203///
204MachineInstr *
205X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
206 MachineBasicBlock::iterator &MBBI,
207 LiveVariables &LV) const {
208 MachineInstr *MI = MBBI;
209 // All instructions input are two-addr instructions. Get the known operands.
210 unsigned Dest = MI->getOperand(0).getReg();
211 unsigned Src = MI->getOperand(1).getReg();
212
213 MachineInstr *NewMI = NULL;
214 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
215 // we have better subtarget support, enable the 16-bit LEA generation here.
216 bool DisableLEA16 = true;
217
Evan Cheng6b96ed32007-10-05 20:34:26 +0000218 unsigned MIOpc = MI->getOpcode();
219 switch (MIOpc) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 case X86::SHUFPSrri: {
221 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
222 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
223
224 unsigned A = MI->getOperand(0).getReg();
225 unsigned B = MI->getOperand(1).getReg();
226 unsigned C = MI->getOperand(2).getReg();
227 unsigned M = MI->getOperand(3).getImm();
228 if (B != C) return 0;
229 NewMI = BuildMI(get(X86::PSHUFDri), A).addReg(B).addImm(M);
230 break;
231 }
232 case X86::SHL64ri: {
Evan Cheng55687072007-09-14 21:48:26 +0000233 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
235 // the flags produced by a shift yet, so this is safe.
236 unsigned Dest = MI->getOperand(0).getReg();
237 unsigned Src = MI->getOperand(1).getReg();
238 unsigned ShAmt = MI->getOperand(2).getImm();
239 if (ShAmt == 0 || ShAmt >= 4) return 0;
240
241 NewMI = BuildMI(get(X86::LEA64r), Dest)
242 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
243 break;
244 }
245 case X86::SHL32ri: {
Evan Cheng55687072007-09-14 21:48:26 +0000246 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
248 // the flags produced by a shift yet, so this is safe.
249 unsigned Dest = MI->getOperand(0).getReg();
250 unsigned Src = MI->getOperand(1).getReg();
251 unsigned ShAmt = MI->getOperand(2).getImm();
252 if (ShAmt == 0 || ShAmt >= 4) return 0;
253
254 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
255 X86::LEA64_32r : X86::LEA32r;
256 NewMI = BuildMI(get(Opc), Dest)
257 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
258 break;
259 }
260 case X86::SHL16ri: {
Evan Cheng55687072007-09-14 21:48:26 +0000261 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng0b1e8712007-09-06 00:14:41 +0000262 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
263 // the flags produced by a shift yet, so this is safe.
264 unsigned Dest = MI->getOperand(0).getReg();
265 unsigned Src = MI->getOperand(1).getReg();
266 unsigned ShAmt = MI->getOperand(2).getImm();
267 if (ShAmt == 0 || ShAmt >= 4) return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268
Christopher Lamb380c6272007-08-10 21:18:25 +0000269 if (DisableLEA16) {
270 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
271 SSARegMap *RegMap = MFI->getParent()->getSSARegMap();
Evan Cheng0b1e8712007-09-06 00:14:41 +0000272 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
273 ? X86::LEA64_32r : X86::LEA32r;
274 unsigned leaInReg = RegMap->createVirtualRegister(&X86::GR32RegClass);
275 unsigned leaOutReg = RegMap->createVirtualRegister(&X86::GR32RegClass);
Christopher Lamb380c6272007-08-10 21:18:25 +0000276
Evan Cheng0b1e8712007-09-06 00:14:41 +0000277 MachineInstr *Ins =
278 BuildMI(get(X86::INSERT_SUBREG), leaInReg).addReg(Src).addImm(2);
Christopher Lamb380c6272007-08-10 21:18:25 +0000279 Ins->copyKillDeadInfo(MI);
280
281 NewMI = BuildMI(get(Opc), leaOutReg)
282 .addReg(0).addImm(1 << ShAmt).addReg(leaInReg).addImm(0);
283
Evan Cheng0b1e8712007-09-06 00:14:41 +0000284 MachineInstr *Ext =
285 BuildMI(get(X86::EXTRACT_SUBREG), Dest).addReg(leaOutReg).addImm(2);
Christopher Lamb380c6272007-08-10 21:18:25 +0000286 Ext->copyKillDeadInfo(MI);
287
288 MFI->insert(MBBI, Ins); // Insert the insert_subreg
289 LV.instructionChanged(MI, NewMI); // Update live variables
290 LV.addVirtualRegisterKilled(leaInReg, NewMI);
291 MFI->insert(MBBI, NewMI); // Insert the new inst
292 LV.addVirtualRegisterKilled(leaOutReg, Ext);
Evan Cheng0b1e8712007-09-06 00:14:41 +0000293 MFI->insert(MBBI, Ext); // Insert the extract_subreg
Christopher Lamb380c6272007-08-10 21:18:25 +0000294 return Ext;
295 } else {
296 NewMI = BuildMI(get(X86::LEA16r), Dest)
297 .addReg(0).addImm(1 << ShAmt).addReg(Src).addImm(0);
298 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 break;
300 }
Evan Cheng6b96ed32007-10-05 20:34:26 +0000301 default: {
302 // The following opcodes also sets the condition code register(s). Only
303 // convert them to equivalent lea if the condition code register def's
304 // are dead!
305 if (hasLiveCondCodeDef(MI))
306 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307
Evan Chenga28a9562007-10-09 07:14:53 +0000308 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng6b96ed32007-10-05 20:34:26 +0000309 switch (MIOpc) {
310 default: return 0;
311 case X86::INC64r:
Evan Cheng3cdc7192007-10-05 21:55:32 +0000312 case X86::INC32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +0000313 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +0000314 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
315 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng6b96ed32007-10-05 20:34:26 +0000316 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, 1);
317 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 }
Evan Cheng6b96ed32007-10-05 20:34:26 +0000319 case X86::INC16r:
320 case X86::INC64_16r:
321 if (DisableLEA16) return 0;
322 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
323 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, 1);
324 break;
325 case X86::DEC64r:
Evan Cheng3cdc7192007-10-05 21:55:32 +0000326 case X86::DEC32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +0000327 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +0000328 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
329 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng6b96ed32007-10-05 20:34:26 +0000330 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src, -1);
331 break;
332 }
333 case X86::DEC16r:
334 case X86::DEC64_16r:
335 if (DisableLEA16) return 0;
336 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
337 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src, -1);
338 break;
339 case X86::ADD64rr:
340 case X86::ADD32rr: {
341 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +0000342 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
343 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng6b96ed32007-10-05 20:34:26 +0000344 NewMI = addRegReg(BuildMI(get(Opc), Dest), Src,
345 MI->getOperand(2).getReg());
346 break;
347 }
348 case X86::ADD16rr:
349 if (DisableLEA16) return 0;
350 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
351 NewMI = addRegReg(BuildMI(get(X86::LEA16r), Dest), Src,
352 MI->getOperand(2).getReg());
353 break;
354 case X86::ADD64ri32:
355 case X86::ADD64ri8:
356 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
357 if (MI->getOperand(2).isImmediate())
358 NewMI = addRegOffset(BuildMI(get(X86::LEA64r), Dest), Src,
359 MI->getOperand(2).getImmedValue());
360 break;
361 case X86::ADD32ri:
362 case X86::ADD32ri8:
363 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +0000364 if (MI->getOperand(2).isImmediate()) {
365 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
366 NewMI = addRegOffset(BuildMI(get(Opc), Dest), Src,
Evan Cheng6b96ed32007-10-05 20:34:26 +0000367 MI->getOperand(2).getImmedValue());
Evan Chenga28a9562007-10-09 07:14:53 +0000368 }
Evan Cheng6b96ed32007-10-05 20:34:26 +0000369 break;
370 case X86::ADD16ri:
371 case X86::ADD16ri8:
372 if (DisableLEA16) return 0;
373 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
374 if (MI->getOperand(2).isImmediate())
375 NewMI = addRegOffset(BuildMI(get(X86::LEA16r), Dest), Src,
376 MI->getOperand(2).getImmedValue());
377 break;
378 case X86::SHL16ri:
379 if (DisableLEA16) return 0;
380 case X86::SHL32ri:
381 case X86::SHL64ri: {
382 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImmediate() &&
383 "Unknown shl instruction!");
384 unsigned ShAmt = MI->getOperand(2).getImmedValue();
385 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
386 X86AddressMode AM;
387 AM.Scale = 1 << ShAmt;
388 AM.IndexReg = Src;
389 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chenga28a9562007-10-09 07:14:53 +0000390 : (MIOpc == X86::SHL32ri
391 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Evan Cheng6b96ed32007-10-05 20:34:26 +0000392 NewMI = addFullAddress(BuildMI(get(Opc), Dest), AM);
393 }
394 break;
395 }
396 }
397 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 }
399
Evan Cheng6b96ed32007-10-05 20:34:26 +0000400 NewMI->copyKillDeadInfo(MI);
401 LV.instructionChanged(MI, NewMI); // Update live variables
402 MFI->insert(MBBI, NewMI); // Insert the new inst
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 return NewMI;
404}
405
406/// commuteInstruction - We have a few instructions that must be hacked on to
407/// commute them.
408///
409MachineInstr *X86InstrInfo::commuteInstruction(MachineInstr *MI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 switch (MI->getOpcode()) {
411 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
412 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
413 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000414 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
415 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
416 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 unsigned Opc;
418 unsigned Size;
419 switch (MI->getOpcode()) {
420 default: assert(0 && "Unreachable!");
421 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
422 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
423 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
424 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000425 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
426 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 }
428 unsigned Amt = MI->getOperand(3).getImmedValue();
429 unsigned A = MI->getOperand(0).getReg();
430 unsigned B = MI->getOperand(1).getReg();
431 unsigned C = MI->getOperand(2).getReg();
432 bool BisKill = MI->getOperand(1).isKill();
433 bool CisKill = MI->getOperand(2).isKill();
434 return BuildMI(get(Opc), A).addReg(C, false, false, CisKill)
435 .addReg(B, false, false, BisKill).addImm(Size-Amt);
436 }
Evan Cheng926658c2007-10-05 23:13:21 +0000437 case X86::CMOVB16rr:
438 case X86::CMOVB32rr:
439 case X86::CMOVB64rr:
440 case X86::CMOVAE16rr:
441 case X86::CMOVAE32rr:
442 case X86::CMOVAE64rr:
443 case X86::CMOVE16rr:
444 case X86::CMOVE32rr:
445 case X86::CMOVE64rr:
446 case X86::CMOVNE16rr:
447 case X86::CMOVNE32rr:
448 case X86::CMOVNE64rr:
449 case X86::CMOVBE16rr:
450 case X86::CMOVBE32rr:
451 case X86::CMOVBE64rr:
452 case X86::CMOVA16rr:
453 case X86::CMOVA32rr:
454 case X86::CMOVA64rr:
455 case X86::CMOVL16rr:
456 case X86::CMOVL32rr:
457 case X86::CMOVL64rr:
458 case X86::CMOVGE16rr:
459 case X86::CMOVGE32rr:
460 case X86::CMOVGE64rr:
461 case X86::CMOVLE16rr:
462 case X86::CMOVLE32rr:
463 case X86::CMOVLE64rr:
464 case X86::CMOVG16rr:
465 case X86::CMOVG32rr:
466 case X86::CMOVG64rr:
467 case X86::CMOVS16rr:
468 case X86::CMOVS32rr:
469 case X86::CMOVS64rr:
470 case X86::CMOVNS16rr:
471 case X86::CMOVNS32rr:
472 case X86::CMOVNS64rr:
473 case X86::CMOVP16rr:
474 case X86::CMOVP32rr:
475 case X86::CMOVP64rr:
476 case X86::CMOVNP16rr:
477 case X86::CMOVNP32rr:
478 case X86::CMOVNP64rr: {
Evan Cheng926658c2007-10-05 23:13:21 +0000479 unsigned Opc = 0;
480 switch (MI->getOpcode()) {
481 default: break;
482 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
483 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
484 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
485 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
486 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
487 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
488 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
489 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
490 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
491 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
492 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
493 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
494 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
495 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
496 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
497 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
498 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
499 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
500 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
501 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
502 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
503 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
504 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
505 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
506 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
507 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
508 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
509 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
510 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
511 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
512 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
513 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
514 case X86::CMOVS64rr: Opc = X86::CMOVNS32rr; break;
515 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
516 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
517 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
518 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
519 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
520 case X86::CMOVP64rr: Opc = X86::CMOVNP32rr; break;
521 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
522 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
523 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
524 }
525
526 MI->setInstrDescriptor(get(Opc));
527 // Fallthrough intended.
528 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 default:
530 return TargetInstrInfo::commuteInstruction(MI);
531 }
532}
533
534static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
535 switch (BrOpc) {
536 default: return X86::COND_INVALID;
537 case X86::JE: return X86::COND_E;
538 case X86::JNE: return X86::COND_NE;
539 case X86::JL: return X86::COND_L;
540 case X86::JLE: return X86::COND_LE;
541 case X86::JG: return X86::COND_G;
542 case X86::JGE: return X86::COND_GE;
543 case X86::JB: return X86::COND_B;
544 case X86::JBE: return X86::COND_BE;
545 case X86::JA: return X86::COND_A;
546 case X86::JAE: return X86::COND_AE;
547 case X86::JS: return X86::COND_S;
548 case X86::JNS: return X86::COND_NS;
549 case X86::JP: return X86::COND_P;
550 case X86::JNP: return X86::COND_NP;
551 case X86::JO: return X86::COND_O;
552 case X86::JNO: return X86::COND_NO;
553 }
554}
555
556unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
557 switch (CC) {
558 default: assert(0 && "Illegal condition code!");
Evan Cheng621216e2007-09-29 00:00:36 +0000559 case X86::COND_E: return X86::JE;
560 case X86::COND_NE: return X86::JNE;
561 case X86::COND_L: return X86::JL;
562 case X86::COND_LE: return X86::JLE;
563 case X86::COND_G: return X86::JG;
564 case X86::COND_GE: return X86::JGE;
565 case X86::COND_B: return X86::JB;
566 case X86::COND_BE: return X86::JBE;
567 case X86::COND_A: return X86::JA;
568 case X86::COND_AE: return X86::JAE;
569 case X86::COND_S: return X86::JS;
570 case X86::COND_NS: return X86::JNS;
571 case X86::COND_P: return X86::JP;
572 case X86::COND_NP: return X86::JNP;
573 case X86::COND_O: return X86::JO;
574 case X86::COND_NO: return X86::JNO;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575 }
576}
577
578/// GetOppositeBranchCondition - Return the inverse of the specified condition,
579/// e.g. turning COND_E to COND_NE.
580X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
581 switch (CC) {
582 default: assert(0 && "Illegal condition code!");
583 case X86::COND_E: return X86::COND_NE;
584 case X86::COND_NE: return X86::COND_E;
585 case X86::COND_L: return X86::COND_GE;
586 case X86::COND_LE: return X86::COND_G;
587 case X86::COND_G: return X86::COND_LE;
588 case X86::COND_GE: return X86::COND_L;
589 case X86::COND_B: return X86::COND_AE;
590 case X86::COND_BE: return X86::COND_A;
591 case X86::COND_A: return X86::COND_BE;
592 case X86::COND_AE: return X86::COND_B;
593 case X86::COND_S: return X86::COND_NS;
594 case X86::COND_NS: return X86::COND_S;
595 case X86::COND_P: return X86::COND_NP;
596 case X86::COND_NP: return X86::COND_P;
597 case X86::COND_O: return X86::COND_NO;
598 case X86::COND_NO: return X86::COND_O;
599 }
600}
601
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603 const TargetInstrDescriptor *TID = MI->getInstrDescriptor();
604 if (TID->Flags & M_TERMINATOR_FLAG) {
605 // Conditional branch is a special case.
606 if ((TID->Flags & M_BRANCH_FLAG) != 0 && (TID->Flags & M_BARRIER_FLAG) == 0)
607 return true;
608 if ((TID->Flags & M_PREDICABLE) == 0)
609 return true;
610 return !isPredicated(MI);
611 }
612 return false;
613}
614
Evan Cheng12515792007-07-26 17:32:14 +0000615// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
616static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
617 const X86InstrInfo &TII) {
618 if (MI->getOpcode() == X86::FP_REG_KILL)
619 return false;
620 return TII.isUnpredicatedTerminator(MI);
621}
622
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
624 MachineBasicBlock *&TBB,
625 MachineBasicBlock *&FBB,
626 std::vector<MachineOperand> &Cond) const {
627 // If the block has no terminators, it just falls into the block after it.
628 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng12515792007-07-26 17:32:14 +0000629 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 return false;
631
632 // Get the last instruction in the block.
633 MachineInstr *LastInst = I;
634
635 // If there is only one terminator instruction, process it.
Evan Cheng12515792007-07-26 17:32:14 +0000636 if (I == MBB.begin() || !isBrAnalysisUnpredicatedTerminator(--I, *this)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 if (!isBranch(LastInst->getOpcode()))
638 return true;
639
640 // If the block ends with a branch there are 3 possibilities:
641 // it's an unconditional, conditional, or indirect branch.
642
643 if (LastInst->getOpcode() == X86::JMP) {
644 TBB = LastInst->getOperand(0).getMachineBasicBlock();
645 return false;
646 }
647 X86::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode());
648 if (BranchCode == X86::COND_INVALID)
649 return true; // Can't handle indirect branch.
650
651 // Otherwise, block ends with fall-through condbranch.
652 TBB = LastInst->getOperand(0).getMachineBasicBlock();
653 Cond.push_back(MachineOperand::CreateImm(BranchCode));
654 return false;
655 }
656
657 // Get the instruction before it if it's a terminator.
658 MachineInstr *SecondLastInst = I;
659
660 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng12515792007-07-26 17:32:14 +0000661 if (SecondLastInst && I != MBB.begin() &&
662 isBrAnalysisUnpredicatedTerminator(--I, *this))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 return true;
664
665 // If the block ends with X86::JMP and a conditional branch, handle it.
666 X86::CondCode BranchCode = GetCondFromBranchOpc(SecondLastInst->getOpcode());
667 if (BranchCode != X86::COND_INVALID && LastInst->getOpcode() == X86::JMP) {
668 TBB = SecondLastInst->getOperand(0).getMachineBasicBlock();
669 Cond.push_back(MachineOperand::CreateImm(BranchCode));
670 FBB = LastInst->getOperand(0).getMachineBasicBlock();
671 return false;
672 }
673
674 // If the block ends with two X86::JMPs, handle it. The second one is not
675 // executed, so remove it.
676 if (SecondLastInst->getOpcode() == X86::JMP &&
677 LastInst->getOpcode() == X86::JMP) {
678 TBB = SecondLastInst->getOperand(0).getMachineBasicBlock();
679 I = LastInst;
680 I->eraseFromParent();
681 return false;
682 }
683
684 // Otherwise, can't handle this.
685 return true;
686}
687
688unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
689 MachineBasicBlock::iterator I = MBB.end();
690 if (I == MBB.begin()) return 0;
691 --I;
692 if (I->getOpcode() != X86::JMP &&
693 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
694 return 0;
695
696 // Remove the branch.
697 I->eraseFromParent();
698
699 I = MBB.end();
700
701 if (I == MBB.begin()) return 1;
702 --I;
703 if (GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
704 return 1;
705
706 // Remove the branch.
707 I->eraseFromParent();
708 return 2;
709}
710
711unsigned
712X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
713 MachineBasicBlock *FBB,
714 const std::vector<MachineOperand> &Cond) const {
715 // Shouldn't be a fall through.
716 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
717 assert((Cond.size() == 1 || Cond.size() == 0) &&
718 "X86 branch conditions have one component!");
719
720 if (FBB == 0) { // One way branch.
721 if (Cond.empty()) {
722 // Unconditional branch?
723 BuildMI(&MBB, get(X86::JMP)).addMBB(TBB);
724 } else {
725 // Conditional branch.
726 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
727 BuildMI(&MBB, get(Opc)).addMBB(TBB);
728 }
729 return 1;
730 }
731
732 // Two-way Conditional branch.
733 unsigned Opc = GetCondBranchFromCond((X86::CondCode)Cond[0].getImm());
734 BuildMI(&MBB, get(Opc)).addMBB(TBB);
735 BuildMI(&MBB, get(X86::JMP)).addMBB(FBB);
736 return 2;
737}
738
739bool X86InstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
740 if (MBB.empty()) return false;
741
742 switch (MBB.back().getOpcode()) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000743 case X86::TCRETURNri:
744 case X86::TCRETURNdi:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 case X86::RET: // Return.
746 case X86::RETI:
747 case X86::TAILJMPd:
748 case X86::TAILJMPr:
749 case X86::TAILJMPm:
750 case X86::JMP: // Uncond branch.
751 case X86::JMP32r: // Indirect branch.
Dan Gohmanb15b6b52007-09-17 15:19:08 +0000752 case X86::JMP64r: // Indirect branch (64-bit).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 case X86::JMP32m: // Indirect branch through mem.
Dan Gohmanb15b6b52007-09-17 15:19:08 +0000754 case X86::JMP64m: // Indirect branch through mem (64-bit).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 return true;
756 default: return false;
757 }
758}
759
760bool X86InstrInfo::
761ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
762 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
763 Cond[0].setImm(GetOppositeBranchCondition((X86::CondCode)Cond[0].getImm()));
764 return false;
765}
766
767const TargetRegisterClass *X86InstrInfo::getPointerRegClass() const {
768 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
769 if (Subtarget->is64Bit())
770 return &X86::GR64RegClass;
771 else
772 return &X86::GR32RegClass;
773}