blob: db49db8ca3bfe7d36233c5ca23c43e22b543f403 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- Thumb1FrameLowering.cpp - Thumb1 Frame Information ----------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010// This file contains the Thumb1 implementation of TargetFrameLowering class.
Anton Korobeynikov33464912010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "Thumb1FrameLowering.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000015#include "ARMMachineFunctionInfo.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengab5c7032010-11-22 18:12:04 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000020
21using namespace llvm;
22
Jim Grosbachb04546f2011-09-13 20:30:37 +000023bool Thumb1FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const{
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000024 const MachineFrameInfo *FFI = MF.getFrameInfo();
25 unsigned CFSize = FFI->getMaxCallFrameSize();
26 // It's not always a good idea to include the call frame as part of the
27 // stack frame. ARM (especially Thumb) has small immediate offset to
28 // address the stack frame. So a large call frame can cause poor codegen
29 // and may even makes it impossible to scavenge a register.
30 if (CFSize >= ((1 << 8) - 1) * 4 / 2) // Half of imm8 * 4
31 return false;
32
33 return !MF.getFrameInfo()->hasVarSizedObjects();
34}
35
Anton Korobeynikov3daccd82011-03-05 18:43:50 +000036static void
37emitSPUpdate(MachineBasicBlock &MBB,
38 MachineBasicBlock::iterator &MBBI,
39 const TargetInstrInfo &TII, DebugLoc dl,
40 const Thumb1RegisterInfo &MRI,
41 int NumBytes, unsigned MIFlags = MachineInstr::NoFlags) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +000042 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, TII,
Anton Korobeynikov3daccd82011-03-05 18:43:50 +000043 MRI, MIFlags);
Anton Korobeynikov33464912010-11-15 00:06:54 +000044}
45
Eli Bendersky700ed802013-02-21 20:05:00 +000046
47void Thumb1FrameLowering::
48eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
49 MachineBasicBlock::iterator I) const {
50 const Thumb1InstrInfo &TII =
51 *static_cast<const Thumb1InstrInfo*>(MF.getTarget().getInstrInfo());
52 const Thumb1RegisterInfo *RegInfo =
53 static_cast<const Thumb1RegisterInfo*>(MF.getTarget().getRegisterInfo());
54 if (!hasReservedCallFrame(MF)) {
55 // If we have alloca, convert as follows:
56 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
57 // ADJCALLSTACKUP -> add, sp, sp, amount
58 MachineInstr *Old = I;
59 DebugLoc dl = Old->getDebugLoc();
60 unsigned Amount = Old->getOperand(0).getImm();
61 if (Amount != 0) {
62 // We need to keep the stack aligned properly. To do this, we round the
63 // amount of space needed for the outgoing arguments up to the next
64 // alignment boundary.
65 unsigned Align = getStackAlignment();
66 Amount = (Amount+Align-1)/Align*Align;
67
68 // Replace the pseudo instruction with a new instruction...
69 unsigned Opc = Old->getOpcode();
70 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
71 emitSPUpdate(MBB, I, TII, dl, *RegInfo, -Amount);
72 } else {
73 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
74 emitSPUpdate(MBB, I, TII, dl, *RegInfo, Amount);
75 }
76 }
77 }
78 MBB.erase(I);
79}
80
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000081void Thumb1FrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +000082 MachineBasicBlock &MBB = MF.front();
83 MachineBasicBlock::iterator MBBI = MBB.begin();
84 MachineFrameInfo *MFI = MF.getFrameInfo();
85 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
86 const Thumb1RegisterInfo *RegInfo =
87 static_cast<const Thumb1RegisterInfo*>(MF.getTarget().getRegisterInfo());
88 const Thumb1InstrInfo &TII =
89 *static_cast<const Thumb1InstrInfo*>(MF.getTarget().getInstrInfo());
90
Stepan Dyatkovskiy083bc972013-05-20 08:01:34 +000091 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
92 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize(Align);
Anton Korobeynikov33464912010-11-15 00:06:54 +000093 unsigned NumBytes = MFI->getStackSize();
94 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
95 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
96 unsigned FramePtr = RegInfo->getFrameRegister(MF);
97 unsigned BasePtr = RegInfo->getBaseRegister();
98
99 // Thumb add/sub sp, imm8 instructions implicitly multiply the offset by 4.
100 NumBytes = (NumBytes + 3) & ~3;
101 MFI->setStackSize(NumBytes);
102
103 // Determine the sizes of each callee-save spill areas and record which frame
104 // belongs to which callee-save spill areas.
105 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
106 int FramePtrSpillFI = 0;
107
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +0000108 if (ArgRegsSaveSize)
109 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -ArgRegsSaveSize,
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000110 MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000111
112 if (!AFI->hasStackFrame()) {
113 if (NumBytes != 0)
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000114 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -NumBytes,
115 MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000116 return;
117 }
118
119 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
120 unsigned Reg = CSI[i].getReg();
121 int FI = CSI[i].getFrameIdx();
122 switch (Reg) {
123 case ARM::R4:
124 case ARM::R5:
125 case ARM::R6:
126 case ARM::R7:
127 case ARM::LR:
128 if (Reg == FramePtr)
129 FramePtrSpillFI = FI;
130 AFI->addGPRCalleeSavedArea1Frame(FI);
131 GPRCS1Size += 4;
132 break;
133 case ARM::R8:
134 case ARM::R9:
135 case ARM::R10:
136 case ARM::R11:
137 if (Reg == FramePtr)
138 FramePtrSpillFI = FI;
Evan Chengafad0fe2012-01-04 01:55:04 +0000139 if (STI.isTargetIOS()) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000140 AFI->addGPRCalleeSavedArea2Frame(FI);
141 GPRCS2Size += 4;
142 } else {
143 AFI->addGPRCalleeSavedArea1Frame(FI);
144 GPRCS1Size += 4;
145 }
146 break;
147 default:
148 AFI->addDPRCalleeSavedAreaFrame(FI);
149 DPRCSSize += 8;
150 }
151 }
152
153 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH) {
154 ++MBBI;
155 if (MBBI != MBB.end())
156 dl = MBBI->getDebugLoc();
157 }
158
Anton Korobeynikov33464912010-11-15 00:06:54 +0000159 // Determine starting offsets of spill areas.
160 unsigned DPRCSOffset = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize);
161 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
162 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
Logan Chienaf3a5422013-02-20 12:21:33 +0000163 bool HasFP = hasFP(MF);
164 if (HasFP)
165 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) +
166 NumBytes);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000167 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
168 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
169 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000170 NumBytes = DPRCSOffset;
Evan Chengab5c7032010-11-22 18:12:04 +0000171
172 // Adjust FP so it point to the stack slot that contains the previous FP.
Logan Chienaf3a5422013-02-20 12:21:33 +0000173 if (HasFP) {
Jim Grosbach5b815842011-08-24 17:46:13 +0000174 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tADDrSPi), FramePtr)
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000175 .addFrameIndex(FramePtrSpillFI).addImm(0)
Jim Grosbach5b815842011-08-24 17:46:13 +0000176 .setMIFlags(MachineInstr::FrameSetup));
Jim Grosbach7980f612011-06-13 21:18:25 +0000177 if (NumBytes > 508)
178 // If offset is > 508 then sp cannot be adjusted in a single instruction,
Evan Chengab5c7032010-11-22 18:12:04 +0000179 // try restoring from fp instead.
180 AFI->setShouldRestoreSPFromFP(true);
181 }
182
183 if (NumBytes)
Anton Korobeynikov33464912010-11-15 00:06:54 +0000184 // Insert it after all the callee-save spills.
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000185 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -NumBytes,
186 MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000187
Logan Chienaf3a5422013-02-20 12:21:33 +0000188 if (STI.isTargetELF() && HasFP)
Anton Korobeynikov33464912010-11-15 00:06:54 +0000189 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() -
190 AFI->getFramePtrSpillOffset());
191
192 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
193 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
194 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
195
Chad Rosier6690bca2011-10-20 00:07:12 +0000196 // Thumb1 does not currently support dynamic stack realignment. Report a
197 // fatal error rather then silently generate bad code.
198 if (RegInfo->needsStackRealignment(MF))
199 report_fatal_error("Dynamic stack realignment not supported for thumb1.");
Chad Rosierd73462a2011-10-15 00:28:24 +0000200
Anton Korobeynikov33464912010-11-15 00:06:54 +0000201 // If we need a base pointer, set it up here. It's whatever the value
202 // of the stack pointer is at this point. Any variable size objects
203 // will be allocated after this, so we can still use the base pointer
204 // to reference locals.
205 if (RegInfo->hasBasePointer(MF))
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000206 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), BasePtr)
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000207 .addReg(ARM::SP));
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000208
Eric Christopher94bb7b52011-01-11 00:16:04 +0000209 // If the frame has variable sized objects then the epilogue must restore
210 // the sp from fp. We can assume there's an FP here since hasFP already
211 // checks for hasVarSizedObjects.
212 if (MFI->hasVarSizedObjects())
213 AFI->setShouldRestoreSPFromFP(true);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000214}
215
Craig Topper015f2282012-03-04 03:33:22 +0000216static bool isCalleeSavedRegister(unsigned Reg, const uint16_t *CSRegs) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000217 for (unsigned i = 0; CSRegs[i]; ++i)
218 if (Reg == CSRegs[i])
219 return true;
220 return false;
221}
222
Craig Topper015f2282012-03-04 03:33:22 +0000223static bool isCSRestore(MachineInstr *MI, const uint16_t *CSRegs) {
Jim Grosbach74472b42011-06-29 20:26:39 +0000224 if (MI->getOpcode() == ARM::tLDRspi &&
Anton Korobeynikov33464912010-11-15 00:06:54 +0000225 MI->getOperand(1).isFI() &&
226 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs))
227 return true;
228 else if (MI->getOpcode() == ARM::tPOP) {
229 // The first two operands are predicates. The last two are
230 // imp-def and imp-use of SP. Check everything in between.
231 for (int i = 2, e = MI->getNumOperands() - 2; i != e; ++i)
232 if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs))
233 return false;
234 return true;
235 }
236 return false;
237}
238
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000239void Thumb1FrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikov33464912010-11-15 00:06:54 +0000240 MachineBasicBlock &MBB) const {
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +0000241 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000242 assert((MBBI->getOpcode() == ARM::tBX_RET ||
243 MBBI->getOpcode() == ARM::tPOP_RET) &&
244 "Can only insert epilog into returning blocks");
245 DebugLoc dl = MBBI->getDebugLoc();
246 MachineFrameInfo *MFI = MF.getFrameInfo();
247 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
248 const Thumb1RegisterInfo *RegInfo =
249 static_cast<const Thumb1RegisterInfo*>(MF.getTarget().getRegisterInfo());
250 const Thumb1InstrInfo &TII =
251 *static_cast<const Thumb1InstrInfo*>(MF.getTarget().getInstrInfo());
252
Stepan Dyatkovskiy083bc972013-05-20 08:01:34 +0000253 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
254 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize(Align);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000255 int NumBytes = (int)MFI->getStackSize();
Craig Topper015f2282012-03-04 03:33:22 +0000256 const uint16_t *CSRegs = RegInfo->getCalleeSavedRegs();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000257 unsigned FramePtr = RegInfo->getFrameRegister(MF);
258
259 if (!AFI->hasStackFrame()) {
260 if (NumBytes != 0)
261 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes);
262 } else {
263 // Unwind MBBI to point to first LDR / VLDRD.
264 if (MBBI != MBB.begin()) {
265 do
266 --MBBI;
267 while (MBBI != MBB.begin() && isCSRestore(MBBI, CSRegs));
268 if (!isCSRestore(MBBI, CSRegs))
269 ++MBBI;
270 }
271
272 // Move SP to start of FP callee save spill area.
273 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
274 AFI->getGPRCalleeSavedArea2Size() +
275 AFI->getDPRCalleeSavedAreaSize());
276
277 if (AFI->shouldRestoreSPFromFP()) {
278 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
279 // Reset SP based on frame pointer only if the stack frame extends beyond
Eric Christopher94bb7b52011-01-11 00:16:04 +0000280 // frame pointer stack slot, the target is ELF and the function has FP, or
281 // the target uses var sized objects.
Evan Chengab5c7032010-11-22 18:12:04 +0000282 if (NumBytes) {
283 assert(MF.getRegInfo().isPhysRegUsed(ARM::R4) &&
284 "No scratch register to restore SP from FP!");
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000285 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
286 TII, *RegInfo);
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000287 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000288 ARM::SP)
289 .addReg(ARM::R4));
Evan Chengab5c7032010-11-22 18:12:04 +0000290 } else
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000291 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000292 ARM::SP)
293 .addReg(FramePtr));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000294 } else {
295 if (MBBI->getOpcode() == ARM::tBX_RET &&
296 &MBB.front() != MBBI &&
297 prior(MBBI)->getOpcode() == ARM::tPOP) {
298 MachineBasicBlock::iterator PMBBI = prior(MBBI);
299 emitSPUpdate(MBB, PMBBI, TII, dl, *RegInfo, NumBytes);
300 } else
301 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes);
302 }
303 }
304
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +0000305 if (ArgRegsSaveSize) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000306 // Unlike T2 and ARM mode, the T1 pop instruction cannot restore
307 // to LR, and we can't pop the value directly to the PC since
308 // we need to update the SP after popping the value. Therefore, we
309 // pop the old LR into R3 as a temporary.
310
311 // Move back past the callee-saved register restoration
312 while (MBBI != MBB.end() && isCSRestore(MBBI, CSRegs))
313 ++MBBI;
314 // Epilogue for vararg functions: pop LR to R3 and branch off it.
315 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tPOP)))
316 .addReg(ARM::R3, RegState::Define);
317
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +0000318 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, ArgRegsSaveSize);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000319
Evan Cheng79aa0482012-01-08 20:41:16 +0000320 MachineInstrBuilder MIB =
321 BuildMI(MBB, MBBI, dl, TII.get(ARM::tBX_RET_vararg))
322 .addReg(ARM::R3, RegState::Kill);
323 AddDefaultPred(MIB);
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +0000324 MIB.copyImplicitOps(&*MBBI);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000325 // erase the old tBX_RET instruction
326 MBB.erase(MBBI);
327 }
328}
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000329
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000330bool Thumb1FrameLowering::
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000331spillCalleeSavedRegisters(MachineBasicBlock &MBB,
332 MachineBasicBlock::iterator MI,
333 const std::vector<CalleeSavedInfo> &CSI,
334 const TargetRegisterInfo *TRI) const {
335 if (CSI.empty())
336 return false;
337
338 DebugLoc DL;
339 MachineFunction &MF = *MBB.getParent();
340 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
341
342 if (MI != MBB.end()) DL = MI->getDebugLoc();
343
344 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(ARM::tPUSH));
345 AddDefaultPred(MIB);
346 for (unsigned i = CSI.size(); i != 0; --i) {
347 unsigned Reg = CSI[i-1].getReg();
348 bool isKill = true;
349
350 // Add the callee-saved register as live-in unless it's LR and
351 // @llvm.returnaddress is called. If LR is returned for @llvm.returnaddress
352 // then it's already added to the function and entry block live-in sets.
353 if (Reg == ARM::LR) {
354 MachineFunction &MF = *MBB.getParent();
355 if (MF.getFrameInfo()->isReturnAddressTaken() &&
356 MF.getRegInfo().isLiveIn(Reg))
357 isKill = false;
358 }
359
360 if (isKill)
361 MBB.addLiveIn(Reg);
362
363 MIB.addReg(Reg, getKillRegState(isKill));
364 }
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000365 MIB.setMIFlags(MachineInstr::FrameSetup);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000366 return true;
367}
368
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000369bool Thumb1FrameLowering::
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000370restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
371 MachineBasicBlock::iterator MI,
372 const std::vector<CalleeSavedInfo> &CSI,
373 const TargetRegisterInfo *TRI) const {
374 if (CSI.empty())
375 return false;
376
377 MachineFunction &MF = *MBB.getParent();
378 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
379 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
380
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +0000381 bool isVarArg = AFI->getArgRegsSaveSize() > 0;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000382 DebugLoc DL = MI->getDebugLoc();
383 MachineInstrBuilder MIB = BuildMI(MF, DL, TII.get(ARM::tPOP));
384 AddDefaultPred(MIB);
385
386 bool NumRegs = false;
387 for (unsigned i = CSI.size(); i != 0; --i) {
388 unsigned Reg = CSI[i-1].getReg();
389 if (Reg == ARM::LR) {
390 // Special epilogue for vararg functions. See emitEpilogue
391 if (isVarArg)
392 continue;
393 Reg = ARM::PC;
394 (*MIB).setDesc(TII.get(ARM::tPOP_RET));
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +0000395 MIB.copyImplicitOps(&*MI);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000396 MI = MBB.erase(MI);
397 }
398 MIB.addReg(Reg, getDefRegState(true));
399 NumRegs = true;
400 }
401
402 // It's illegal to emit pop instruction without operands.
403 if (NumRegs)
404 MBB.insert(MI, &*MIB);
405 else
406 MF.DeleteMachineInstr(MIB);
407
408 return true;
409}