blob: 67005d7e637a072b40dd42a2c8597032bb09fca6 [file] [log] [blame]
Dan Gohman343f0c02008-11-19 23:18:57 +00001//===--- ScheduleDAGSDNodes.cpp - Implement the ScheduleDAGSDNodes class --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements the ScheduleDAG class, which is a base class used by
11// scheduling implementation classes.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "pre-RA-sched"
Evan Chenga8efe282010-03-14 19:56:39 +000016#include "SDNodeDbgValue.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000017#include "ScheduleDAGSDNodes.h"
Dan Gohmanbcea8592009-10-10 01:32:21 +000018#include "InstrEmitter.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000019#include "llvm/CodeGen/SelectionDAG.h"
20#include "llvm/Target/TargetMachine.h"
21#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng1cc39842010-05-20 23:26:43 +000022#include "llvm/Target/TargetLowering.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000023#include "llvm/Target/TargetRegisterInfo.h"
David Goodwin71046162009-08-13 16:05:04 +000024#include "llvm/Target/TargetSubtarget.h"
Evan Chengc589e032010-01-22 03:36:51 +000025#include "llvm/ADT/DenseMap.h"
26#include "llvm/ADT/SmallPtrSet.h"
Evan Chengbfcb3052010-03-25 01:38:16 +000027#include "llvm/ADT/SmallSet.h"
Evan Chengc589e032010-01-22 03:36:51 +000028#include "llvm/ADT/SmallVector.h"
29#include "llvm/ADT/Statistic.h"
Andrew Tricke0ef5092011-03-05 08:00:22 +000030#include "llvm/Support/CommandLine.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/raw_ostream.h"
33using namespace llvm;
34
Evan Chengc589e032010-01-22 03:36:51 +000035STATISTIC(LoadsClustered, "Number of loads clustered together");
36
Andrew Tricke0ef5092011-03-05 08:00:22 +000037// This allows latency based scheduler to notice high latency instructions
38// without a target itinerary. The choise if number here has more to do with
39// balancing scheduler heursitics than with the actual machine latency.
40static cl::opt<int> HighLatencyCycles(
41 "sched-high-latency-cycles", cl::Hidden, cl::init(10),
42 cl::desc("Roughly estimate the number of cycles that 'long latency'"
43 "instructions take for targets with no itinerary"));
44
Dan Gohman79ce2762009-01-15 19:20:50 +000045ScheduleDAGSDNodes::ScheduleDAGSDNodes(MachineFunction &mf)
Evan Cheng3ef1c872010-09-10 01:29:16 +000046 : ScheduleDAG(mf),
47 InstrItins(mf.getTarget().getInstrItineraryData()) {}
Dan Gohman343f0c02008-11-19 23:18:57 +000048
Dan Gohman47ac0f02009-02-11 04:27:20 +000049/// Run - perform scheduling.
50///
51void ScheduleDAGSDNodes::Run(SelectionDAG *dag, MachineBasicBlock *bb,
52 MachineBasicBlock::iterator insertPos) {
53 DAG = dag;
54 ScheduleDAG::Run(bb, insertPos);
55}
56
Evan Cheng1cc39842010-05-20 23:26:43 +000057/// NewSUnit - Creates a new SUnit and return a ptr to it.
58///
59SUnit *ScheduleDAGSDNodes::NewSUnit(SDNode *N) {
60#ifndef NDEBUG
61 const SUnit *Addr = 0;
62 if (!SUnits.empty())
63 Addr = &SUnits[0];
64#endif
65 SUnits.push_back(SUnit(N, (unsigned)SUnits.size()));
66 assert((Addr == 0 || Addr == &SUnits[0]) &&
67 "SUnits std::vector reallocated on the fly!");
68 SUnits.back().OrigNode = &SUnits.back();
69 SUnit *SU = &SUnits.back();
70 const TargetLowering &TLI = DAG->getTargetLoweringInfo();
Evan Chengc120af42010-08-10 02:39:45 +000071 if (!N ||
72 (N->isMachineOpcode() &&
73 N->getMachineOpcode() == TargetOpcode::IMPLICIT_DEF))
Evan Cheng046fa3f2010-05-28 23:26:21 +000074 SU->SchedulingPref = Sched::None;
75 else
76 SU->SchedulingPref = TLI.getSchedulingPreference(N);
Evan Cheng1cc39842010-05-20 23:26:43 +000077 return SU;
78}
79
Dan Gohman343f0c02008-11-19 23:18:57 +000080SUnit *ScheduleDAGSDNodes::Clone(SUnit *Old) {
81 SUnit *SU = NewSUnit(Old->getNode());
82 SU->OrigNode = Old->OrigNode;
83 SU->Latency = Old->Latency;
Evan Cheng8239daf2010-11-03 00:45:17 +000084 SU->isCall = Old->isCall;
Dan Gohman343f0c02008-11-19 23:18:57 +000085 SU->isTwoAddress = Old->isTwoAddress;
86 SU->isCommutable = Old->isCommutable;
87 SU->hasPhysRegDefs = Old->hasPhysRegDefs;
Dan Gohman39746672009-03-23 16:10:52 +000088 SU->hasPhysRegClobbers = Old->hasPhysRegClobbers;
Evan Cheng1cc39842010-05-20 23:26:43 +000089 SU->SchedulingPref = Old->SchedulingPref;
Evan Chenge57187c2009-01-16 20:57:18 +000090 Old->isCloned = true;
Dan Gohman343f0c02008-11-19 23:18:57 +000091 return SU;
92}
93
94/// CheckForPhysRegDependency - Check if the dependency between def and use of
95/// a specified operand is a physical register dependency. If so, returns the
Evan Chengc29a56d2009-01-12 03:19:55 +000096/// register and the cost of copying the register.
Dan Gohman343f0c02008-11-19 23:18:57 +000097static void CheckForPhysRegDependency(SDNode *Def, SDNode *User, unsigned Op,
Andrew Trickcd5af072011-02-03 23:00:17 +000098 const TargetRegisterInfo *TRI,
Dan Gohman343f0c02008-11-19 23:18:57 +000099 const TargetInstrInfo *TII,
Evan Chengc29a56d2009-01-12 03:19:55 +0000100 unsigned &PhysReg, int &Cost) {
Dan Gohman343f0c02008-11-19 23:18:57 +0000101 if (Op != 2 || User->getOpcode() != ISD::CopyToReg)
102 return;
103
104 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
105 if (TargetRegisterInfo::isVirtualRegister(Reg))
106 return;
107
108 unsigned ResNo = User->getOperand(2).getResNo();
109 if (Def->isMachineOpcode()) {
110 const TargetInstrDesc &II = TII->get(Def->getMachineOpcode());
111 if (ResNo >= II.getNumDefs() &&
Evan Chengc29a56d2009-01-12 03:19:55 +0000112 II.ImplicitDefs[ResNo - II.getNumDefs()] == Reg) {
Dan Gohman343f0c02008-11-19 23:18:57 +0000113 PhysReg = Reg;
Evan Chengc29a56d2009-01-12 03:19:55 +0000114 const TargetRegisterClass *RC =
Rafael Espindolad31f9722010-06-29 14:02:34 +0000115 TRI->getMinimalPhysRegClass(Reg, Def->getValueType(ResNo));
Evan Chengc29a56d2009-01-12 03:19:55 +0000116 Cost = RC->getCopyCost();
117 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000118 }
119}
120
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000121static void AddGlue(SDNode *N, SDValue Glue, bool AddGlue, SelectionDAG *DAG) {
Evan Chengc589e032010-01-22 03:36:51 +0000122 SmallVector<EVT, 4> VTs;
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000123 SDNode *GlueDestNode = Glue.getNode();
Bill Wendling151d26d2010-06-23 18:16:24 +0000124
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000125 // Don't add glue from a node to itself.
126 if (GlueDestNode == N) return;
Bill Wendling10707f32010-06-24 22:00:37 +0000127
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000128 // Don't add glue to something which already has glue.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000129 if (N->getValueType(N->getNumValues() - 1) == MVT::Glue) return;
Bill Wendling10707f32010-06-24 22:00:37 +0000130
131 for (unsigned I = 0, E = N->getNumValues(); I != E; ++I)
132 VTs.push_back(N->getValueType(I));
Bill Wendling151d26d2010-06-23 18:16:24 +0000133
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000134 if (AddGlue)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000135 VTs.push_back(MVT::Glue);
Bill Wendling151d26d2010-06-23 18:16:24 +0000136
Evan Chengc589e032010-01-22 03:36:51 +0000137 SmallVector<SDValue, 4> Ops;
Bill Wendling10707f32010-06-24 22:00:37 +0000138 for (unsigned I = 0, E = N->getNumOperands(); I != E; ++I)
139 Ops.push_back(N->getOperand(I));
Bill Wendling151d26d2010-06-23 18:16:24 +0000140
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000141 if (GlueDestNode)
142 Ops.push_back(Glue);
Bill Wendling151d26d2010-06-23 18:16:24 +0000143
Evan Chengc589e032010-01-22 03:36:51 +0000144 SDVTList VTList = DAG->getVTList(&VTs[0], VTs.size());
Bill Wendling151d26d2010-06-23 18:16:24 +0000145 MachineSDNode::mmo_iterator Begin = 0, End = 0;
146 MachineSDNode *MN = dyn_cast<MachineSDNode>(N);
147
148 // Store memory references.
149 if (MN) {
150 Begin = MN->memoperands_begin();
151 End = MN->memoperands_end();
152 }
153
Evan Chengc589e032010-01-22 03:36:51 +0000154 DAG->MorphNodeTo(N, N->getOpcode(), VTList, &Ops[0], Ops.size());
Bill Wendling151d26d2010-06-23 18:16:24 +0000155
156 // Reset the memory references
157 if (MN)
158 MN->setMemRefs(Begin, End);
Evan Chengc589e032010-01-22 03:36:51 +0000159}
160
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000161/// ClusterNeighboringLoads - Force nearby loads together by "gluing" them.
Evan Chengc589e032010-01-22 03:36:51 +0000162/// This function finds loads of the same base and different offsets. If the
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000163/// offsets are not far apart (target specific), it add MVT::Glue inputs and
Evan Chengc589e032010-01-22 03:36:51 +0000164/// outputs to ensure they are scheduled together and in order. This
165/// optimization may benefit some targets by improving cache locality.
Evan Cheng302ef832010-06-10 02:09:31 +0000166void ScheduleDAGSDNodes::ClusterNeighboringLoads(SDNode *Node) {
167 SDNode *Chain = 0;
168 unsigned NumOps = Node->getNumOperands();
169 if (Node->getOperand(NumOps-1).getValueType() == MVT::Other)
170 Chain = Node->getOperand(NumOps-1).getNode();
171 if (!Chain)
172 return;
173
174 // Look for other loads of the same chain. Find loads that are loading from
175 // the same base pointer and different offsets.
Evan Chengc589e032010-01-22 03:36:51 +0000176 SmallPtrSet<SDNode*, 16> Visited;
177 SmallVector<int64_t, 4> Offsets;
178 DenseMap<long long, SDNode*> O2SMap; // Map from offset to SDNode.
Evan Cheng302ef832010-06-10 02:09:31 +0000179 bool Cluster = false;
180 SDNode *Base = Node;
Evan Cheng302ef832010-06-10 02:09:31 +0000181 for (SDNode::use_iterator I = Chain->use_begin(), E = Chain->use_end();
182 I != E; ++I) {
183 SDNode *User = *I;
184 if (User == Node || !Visited.insert(User))
185 continue;
186 int64_t Offset1, Offset2;
187 if (!TII->areLoadsFromSameBasePtr(Base, User, Offset1, Offset2) ||
188 Offset1 == Offset2)
189 // FIXME: Should be ok if they addresses are identical. But earlier
190 // optimizations really should have eliminated one of the loads.
191 continue;
192 if (O2SMap.insert(std::make_pair(Offset1, Base)).second)
193 Offsets.push_back(Offset1);
194 O2SMap.insert(std::make_pair(Offset2, User));
195 Offsets.push_back(Offset2);
Duncan Sandsb447c4e2010-06-25 14:48:39 +0000196 if (Offset2 < Offset1)
Evan Cheng302ef832010-06-10 02:09:31 +0000197 Base = User;
Evan Cheng302ef832010-06-10 02:09:31 +0000198 Cluster = true;
199 }
200
201 if (!Cluster)
202 return;
203
204 // Sort them in increasing order.
205 std::sort(Offsets.begin(), Offsets.end());
206
207 // Check if the loads are close enough.
208 SmallVector<SDNode*, 4> Loads;
209 unsigned NumLoads = 0;
210 int64_t BaseOff = Offsets[0];
211 SDNode *BaseLoad = O2SMap[BaseOff];
212 Loads.push_back(BaseLoad);
213 for (unsigned i = 1, e = Offsets.size(); i != e; ++i) {
214 int64_t Offset = Offsets[i];
215 SDNode *Load = O2SMap[Offset];
216 if (!TII->shouldScheduleLoadsNear(BaseLoad, Load, BaseOff, Offset,NumLoads))
217 break; // Stop right here. Ignore loads that are further away.
218 Loads.push_back(Load);
219 ++NumLoads;
220 }
221
222 if (NumLoads == 0)
223 return;
224
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000225 // Cluster loads by adding MVT::Glue outputs and inputs. This also
Evan Cheng302ef832010-06-10 02:09:31 +0000226 // ensure they are scheduled in order of increasing addresses.
227 SDNode *Lead = Loads[0];
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000228 AddGlue(Lead, SDValue(0, 0), true, DAG);
Bill Wendling151d26d2010-06-23 18:16:24 +0000229
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000230 SDValue InGlue = SDValue(Lead, Lead->getNumValues() - 1);
Bill Wendling10707f32010-06-24 22:00:37 +0000231 for (unsigned I = 1, E = Loads.size(); I != E; ++I) {
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000232 bool OutGlue = I < E - 1;
Bill Wendling10707f32010-06-24 22:00:37 +0000233 SDNode *Load = Loads[I];
234
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000235 AddGlue(Load, InGlue, OutGlue, DAG);
Bill Wendling151d26d2010-06-23 18:16:24 +0000236
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000237 if (OutGlue)
238 InGlue = SDValue(Load, Load->getNumValues() - 1);
Bill Wendling151d26d2010-06-23 18:16:24 +0000239
Evan Cheng302ef832010-06-10 02:09:31 +0000240 ++LoadsClustered;
241 }
242}
243
244/// ClusterNodes - Cluster certain nodes which should be scheduled together.
245///
246void ScheduleDAGSDNodes::ClusterNodes() {
Evan Chengc589e032010-01-22 03:36:51 +0000247 for (SelectionDAG::allnodes_iterator NI = DAG->allnodes_begin(),
248 E = DAG->allnodes_end(); NI != E; ++NI) {
249 SDNode *Node = &*NI;
250 if (!Node || !Node->isMachineOpcode())
251 continue;
252
253 unsigned Opc = Node->getMachineOpcode();
254 const TargetInstrDesc &TID = TII->get(Opc);
Evan Cheng302ef832010-06-10 02:09:31 +0000255 if (TID.mayLoad())
256 // Cluster loads from "near" addresses into combined SUnits.
257 ClusterNeighboringLoads(Node);
Evan Chengc589e032010-01-22 03:36:51 +0000258 }
259}
260
Dan Gohman343f0c02008-11-19 23:18:57 +0000261void ScheduleDAGSDNodes::BuildSchedUnits() {
Dan Gohmane1dfc7d2008-12-23 17:24:50 +0000262 // During scheduling, the NodeId field of SDNode is used to map SDNodes
263 // to their associated SUnits by holding SUnits table indices. A value
264 // of -1 means the SDNode does not yet have an associated SUnit.
265 unsigned NumNodes = 0;
266 for (SelectionDAG::allnodes_iterator NI = DAG->allnodes_begin(),
267 E = DAG->allnodes_end(); NI != E; ++NI) {
268 NI->setNodeId(-1);
269 ++NumNodes;
270 }
271
Dan Gohman343f0c02008-11-19 23:18:57 +0000272 // Reserve entries in the vector for each of the SUnits we are creating. This
273 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
274 // invalidated.
Dan Gohman89b64bd2008-12-17 04:30:46 +0000275 // FIXME: Multiply by 2 because we may clone nodes during scheduling.
276 // This is a temporary workaround.
Dan Gohmane1dfc7d2008-12-23 17:24:50 +0000277 SUnits.reserve(NumNodes * 2);
Andrew Trickcd5af072011-02-03 23:00:17 +0000278
Chris Lattner736a6ea2010-02-24 06:11:37 +0000279 // Add all nodes in depth first order.
280 SmallVector<SDNode*, 64> Worklist;
281 SmallPtrSet<SDNode*, 64> Visited;
282 Worklist.push_back(DAG->getRoot().getNode());
283 Visited.insert(DAG->getRoot().getNode());
Andrew Trickcd5af072011-02-03 23:00:17 +0000284
Chris Lattner736a6ea2010-02-24 06:11:37 +0000285 while (!Worklist.empty()) {
286 SDNode *NI = Worklist.pop_back_val();
Andrew Trickcd5af072011-02-03 23:00:17 +0000287
Chris Lattner736a6ea2010-02-24 06:11:37 +0000288 // Add all operands to the worklist unless they've already been added.
289 for (unsigned i = 0, e = NI->getNumOperands(); i != e; ++i)
290 if (Visited.insert(NI->getOperand(i).getNode()))
291 Worklist.push_back(NI->getOperand(i).getNode());
Andrew Trickcd5af072011-02-03 23:00:17 +0000292
Dan Gohman343f0c02008-11-19 23:18:57 +0000293 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
294 continue;
Andrew Trickcd5af072011-02-03 23:00:17 +0000295
Dan Gohman343f0c02008-11-19 23:18:57 +0000296 // If this node has already been processed, stop now.
297 if (NI->getNodeId() != -1) continue;
Andrew Trickcd5af072011-02-03 23:00:17 +0000298
Dan Gohman343f0c02008-11-19 23:18:57 +0000299 SUnit *NodeSUnit = NewSUnit(NI);
Andrew Trickcd5af072011-02-03 23:00:17 +0000300
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000301 // See if anything is glued to this node, if so, add them to glued
302 // nodes. Nodes can have at most one glue input and one glue output. Glue
303 // is required to be the last operand and result of a node.
Andrew Trickcd5af072011-02-03 23:00:17 +0000304
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000305 // Scan up to find glued preds.
Dan Gohman343f0c02008-11-19 23:18:57 +0000306 SDNode *N = NI;
Dan Gohmandb95fa12009-03-20 20:42:23 +0000307 while (N->getNumOperands() &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000308 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Glue) {
Dan Gohmandb95fa12009-03-20 20:42:23 +0000309 N = N->getOperand(N->getNumOperands()-1).getNode();
310 assert(N->getNodeId() == -1 && "Node already inserted!");
311 N->setNodeId(NodeSUnit->NodeNum);
Evan Cheng8239daf2010-11-03 00:45:17 +0000312 if (N->isMachineOpcode() && TII->get(N->getMachineOpcode()).isCall())
313 NodeSUnit->isCall = true;
Dan Gohman343f0c02008-11-19 23:18:57 +0000314 }
Andrew Trickcd5af072011-02-03 23:00:17 +0000315
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000316 // Scan down to find any glued succs.
Dan Gohman343f0c02008-11-19 23:18:57 +0000317 N = NI;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000318 while (N->getValueType(N->getNumValues()-1) == MVT::Glue) {
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000319 SDValue GlueVal(N, N->getNumValues()-1);
Andrew Trickcd5af072011-02-03 23:00:17 +0000320
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000321 // There are either zero or one users of the Glue result.
322 bool HasGlueUse = false;
Andrew Trickcd5af072011-02-03 23:00:17 +0000323 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
Dan Gohman343f0c02008-11-19 23:18:57 +0000324 UI != E; ++UI)
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000325 if (GlueVal.isOperandOf(*UI)) {
326 HasGlueUse = true;
Dan Gohman343f0c02008-11-19 23:18:57 +0000327 assert(N->getNodeId() == -1 && "Node already inserted!");
328 N->setNodeId(NodeSUnit->NodeNum);
329 N = *UI;
Evan Cheng8239daf2010-11-03 00:45:17 +0000330 if (N->isMachineOpcode() && TII->get(N->getMachineOpcode()).isCall())
331 NodeSUnit->isCall = true;
Dan Gohman343f0c02008-11-19 23:18:57 +0000332 break;
333 }
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000334 if (!HasGlueUse) break;
Dan Gohman343f0c02008-11-19 23:18:57 +0000335 }
Andrew Trickcd5af072011-02-03 23:00:17 +0000336
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000337 // If there are glue operands involved, N is now the bottom-most node
338 // of the sequence of nodes that are glued together.
Dan Gohman343f0c02008-11-19 23:18:57 +0000339 // Update the SUnit.
340 NodeSUnit->setNode(N);
341 assert(N->getNodeId() == -1 && "Node already inserted!");
342 N->setNodeId(NodeSUnit->NodeNum);
343
Andrew Trick92e94662011-02-04 03:18:17 +0000344 // Compute NumRegDefsLeft. This must be done before AddSchedEdges.
345 InitNumRegDefsLeft(NodeSUnit);
346
Dan Gohman787782f2008-11-21 01:44:51 +0000347 // Assign the Latency field of NodeSUnit using target-provided information.
Evan Chenge1631682010-05-19 22:42:23 +0000348 ComputeLatency(NodeSUnit);
Dan Gohman343f0c02008-11-19 23:18:57 +0000349 }
Dan Gohmanc9a5b9e2008-12-23 18:36:58 +0000350}
351
352void ScheduleDAGSDNodes::AddSchedEdges() {
David Goodwin71046162009-08-13 16:05:04 +0000353 const TargetSubtarget &ST = TM.getSubtarget<TargetSubtarget>();
354
David Goodwindc4bdcd2009-08-19 16:08:58 +0000355 // Check to see if the scheduler cares about latencies.
356 bool UnitLatencies = ForceUnitLatencies();
357
Dan Gohman343f0c02008-11-19 23:18:57 +0000358 // Pass 2: add the preds, succs, etc.
359 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
360 SUnit *SU = &SUnits[su];
361 SDNode *MainNode = SU->getNode();
Andrew Trickcd5af072011-02-03 23:00:17 +0000362
Dan Gohman343f0c02008-11-19 23:18:57 +0000363 if (MainNode->isMachineOpcode()) {
364 unsigned Opc = MainNode->getMachineOpcode();
365 const TargetInstrDesc &TID = TII->get(Opc);
366 for (unsigned i = 0; i != TID.getNumOperands(); ++i) {
367 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
368 SU->isTwoAddress = true;
369 break;
370 }
371 }
372 if (TID.isCommutable())
373 SU->isCommutable = true;
374 }
Andrew Trickcd5af072011-02-03 23:00:17 +0000375
Dan Gohman343f0c02008-11-19 23:18:57 +0000376 // Find all predecessors and successors of the group.
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000377 for (SDNode *N = SU->getNode(); N; N = N->getGluedNode()) {
Dan Gohman343f0c02008-11-19 23:18:57 +0000378 if (N->isMachineOpcode() &&
Dan Gohman39746672009-03-23 16:10:52 +0000379 TII->get(N->getMachineOpcode()).getImplicitDefs()) {
380 SU->hasPhysRegClobbers = true;
Dan Gohmanbcea8592009-10-10 01:32:21 +0000381 unsigned NumUsed = InstrEmitter::CountResults(N);
Dan Gohman8cccf0e2009-03-23 17:39:36 +0000382 while (NumUsed != 0 && !N->hasAnyUseOfValue(NumUsed - 1))
383 --NumUsed; // Skip over unused values at the end.
384 if (NumUsed > TII->get(N->getMachineOpcode()).getNumDefs())
Dan Gohman39746672009-03-23 16:10:52 +0000385 SU->hasPhysRegDefs = true;
386 }
Andrew Trickcd5af072011-02-03 23:00:17 +0000387
Dan Gohman343f0c02008-11-19 23:18:57 +0000388 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
389 SDNode *OpN = N->getOperand(i).getNode();
390 if (isPassiveNode(OpN)) continue; // Not scheduled.
391 SUnit *OpSU = &SUnits[OpN->getNodeId()];
392 assert(OpSU && "Node has no SUnit!");
393 if (OpSU == SU) continue; // In the same group.
394
Owen Andersone50ed302009-08-10 22:56:29 +0000395 EVT OpVT = N->getOperand(i).getValueType();
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000396 assert(OpVT != MVT::Glue && "Glued nodes should be in same sunit!");
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 bool isChain = OpVT == MVT::Other;
Dan Gohman343f0c02008-11-19 23:18:57 +0000398
399 unsigned PhysReg = 0;
Evan Chengc29a56d2009-01-12 03:19:55 +0000400 int Cost = 1;
Dan Gohman343f0c02008-11-19 23:18:57 +0000401 // Determine if this is a physical register dependency.
Evan Chengc29a56d2009-01-12 03:19:55 +0000402 CheckForPhysRegDependency(OpN, N, i, TRI, TII, PhysReg, Cost);
Dan Gohman54e4c362008-12-09 22:54:47 +0000403 assert((PhysReg == 0 || !isChain) &&
404 "Chain dependence via physreg data?");
Evan Chengc29a56d2009-01-12 03:19:55 +0000405 // FIXME: See ScheduleDAGSDNodes::EmitCopyFromReg. For now, scheduler
406 // emits a copy from the physical register to a virtual register unless
407 // it requires a cross class copy (cost < 0). That means we are only
408 // treating "expensive to copy" register dependency as physical register
409 // dependency. This may change in the future though.
410 if (Cost >= 0)
411 PhysReg = 0;
David Goodwin71046162009-08-13 16:05:04 +0000412
Evan Cheng046fa3f2010-05-28 23:26:21 +0000413 // If this is a ctrl dep, latency is 1.
414 unsigned OpLatency = isChain ? 1 : OpSU->Latency;
415 const SDep &dep = SDep(OpSU, isChain ? SDep::Order : SDep::Data,
416 OpLatency, PhysReg);
David Goodwindc4bdcd2009-08-19 16:08:58 +0000417 if (!isChain && !UnitLatencies) {
Evan Cheng15a16de2010-05-20 06:13:19 +0000418 ComputeOperandLatency(OpN, N, i, const_cast<SDep &>(dep));
Dan Gohman3fb150a2010-04-17 17:42:52 +0000419 ST.adjustSchedDependency(OpSU, SU, const_cast<SDep &>(dep));
David Goodwindc4bdcd2009-08-19 16:08:58 +0000420 }
David Goodwin71046162009-08-13 16:05:04 +0000421
Andrew Trick92e94662011-02-04 03:18:17 +0000422 if (!SU->addPred(dep) && !dep.isCtrl() && OpSU->NumRegDefsLeft > 0) {
423 // Multiple register uses are combined in the same SUnit. For example,
424 // we could have a set of glued nodes with all their defs consumed by
425 // another set of glued nodes. Register pressure tracking sees this as
426 // a single use, so to keep pressure balanced we reduce the defs.
427 --OpSU->NumRegDefsLeft;
428 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000429 }
430 }
431 }
432}
433
Dan Gohmanc9a5b9e2008-12-23 18:36:58 +0000434/// BuildSchedGraph - Build the SUnit graph from the selection dag that we
435/// are input. This SUnit graph is similar to the SelectionDAG, but
436/// excludes nodes that aren't interesting to scheduling, and represents
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000437/// glued together nodes with a single SUnit.
Dan Gohman98976e42009-10-09 23:33:48 +0000438void ScheduleDAGSDNodes::BuildSchedGraph(AliasAnalysis *AA) {
Evan Cheng302ef832010-06-10 02:09:31 +0000439 // Cluster certain nodes which should be scheduled together.
440 ClusterNodes();
Dan Gohmanc9a5b9e2008-12-23 18:36:58 +0000441 // Populate the SUnits array.
442 BuildSchedUnits();
443 // Compute all the scheduling dependencies between nodes.
444 AddSchedEdges();
445}
446
Andrew Trick92e94662011-02-04 03:18:17 +0000447// Initialize NumNodeDefs for the current Node's opcode.
448void ScheduleDAGSDNodes::RegDefIter::InitNodeNumDefs() {
449 if (!Node->isMachineOpcode()) {
450 if (Node->getOpcode() == ISD::CopyFromReg)
451 NodeNumDefs = 1;
452 else
453 NodeNumDefs = 0;
454 return;
455 }
456 unsigned POpc = Node->getMachineOpcode();
457 if (POpc == TargetOpcode::IMPLICIT_DEF) {
458 // No register need be allocated for this.
459 NodeNumDefs = 0;
460 return;
461 }
462 unsigned NRegDefs = SchedDAG->TII->get(Node->getMachineOpcode()).getNumDefs();
463 // Some instructions define regs that are not represented in the selection DAG
464 // (e.g. unused flags). See tMOVi8. Make sure we don't access past NumValues.
465 NodeNumDefs = std::min(Node->getNumValues(), NRegDefs);
466 DefIdx = 0;
467}
468
469// Construct a RegDefIter for this SUnit and find the first valid value.
470ScheduleDAGSDNodes::RegDefIter::RegDefIter(const SUnit *SU,
471 const ScheduleDAGSDNodes *SD)
472 : SchedDAG(SD), Node(SU->getNode()), DefIdx(0), NodeNumDefs(0) {
473 InitNodeNumDefs();
474 Advance();
475}
476
477// Advance to the next valid value defined by the SUnit.
478void ScheduleDAGSDNodes::RegDefIter::Advance() {
479 for (;Node;) { // Visit all glued nodes.
480 for (;DefIdx < NodeNumDefs; ++DefIdx) {
481 if (!Node->hasAnyUseOfValue(DefIdx))
482 continue;
483 if (Node->isMachineOpcode() &&
484 Node->getMachineOpcode() == TargetOpcode::EXTRACT_SUBREG) {
485 // Propagate the incoming (full-register) type. I doubt it's needed.
486 ValueType = Node->getOperand(0).getValueType();
487 }
488 else {
489 ValueType = Node->getValueType(DefIdx);
490 }
491 ++DefIdx;
492 return; // Found a normal regdef.
493 }
494 Node = Node->getGluedNode();
495 if (Node == NULL) {
496 return; // No values left to visit.
497 }
498 InitNodeNumDefs();
499 }
500}
501
502void ScheduleDAGSDNodes::InitNumRegDefsLeft(SUnit *SU) {
503 assert(SU->NumRegDefsLeft == 0 && "expect a new node");
504 for (RegDefIter I(SU, this); I.IsValid(); I.Advance()) {
505 assert(SU->NumRegDefsLeft < USHRT_MAX && "overflow is ok but unexpected");
506 ++SU->NumRegDefsLeft;
507 }
508}
509
Dan Gohman343f0c02008-11-19 23:18:57 +0000510void ScheduleDAGSDNodes::ComputeLatency(SUnit *SU) {
Evan Chenge1631682010-05-19 22:42:23 +0000511 // Check to see if the scheduler cares about latencies.
512 if (ForceUnitLatencies()) {
513 SU->Latency = 1;
514 return;
515 }
516
Evan Cheng3ef1c872010-09-10 01:29:16 +0000517 if (!InstrItins || InstrItins->isEmpty()) {
Andrew Trick5e84e3c2011-03-05 09:18:16 +0000518 SDNode *N = SU->getNode();
519 if (N && N->isMachineOpcode() &&
520 TII->isHighLatencyDef(N->getMachineOpcode()))
Andrew Tricke0ef5092011-03-05 08:00:22 +0000521 SU->Latency = HighLatencyCycles;
522 else
523 SU->Latency = 1;
Evan Cheng15a16de2010-05-20 06:13:19 +0000524 return;
525 }
Andrew Trickcd5af072011-02-03 23:00:17 +0000526
Dan Gohman343f0c02008-11-19 23:18:57 +0000527 // Compute the latency for the node. We use the sum of the latencies for
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000528 // all nodes glued together into this SUnit.
Dan Gohman343f0c02008-11-19 23:18:57 +0000529 SU->Latency = 0;
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000530 for (SDNode *N = SU->getNode(); N; N = N->getGluedNode())
Evan Cheng8239daf2010-11-03 00:45:17 +0000531 if (N->isMachineOpcode())
532 SU->Latency += TII->getInstrLatency(InstrItins, N);
Dan Gohman343f0c02008-11-19 23:18:57 +0000533}
534
Evan Cheng15a16de2010-05-20 06:13:19 +0000535void ScheduleDAGSDNodes::ComputeOperandLatency(SDNode *Def, SDNode *Use,
536 unsigned OpIdx, SDep& dep) const{
537 // Check to see if the scheduler cares about latencies.
538 if (ForceUnitLatencies())
539 return;
540
Evan Cheng15a16de2010-05-20 06:13:19 +0000541 if (dep.getKind() != SDep::Data)
542 return;
543
544 unsigned DefIdx = Use->getOperand(OpIdx).getResNo();
Evan Cheng7e2fe912010-10-28 06:47:08 +0000545 if (Use->isMachineOpcode())
546 // Adjust the use operand index by num of defs.
547 OpIdx += TII->get(Use->getMachineOpcode()).getNumDefs();
Evan Chenga0792de2010-10-06 06:27:31 +0000548 int Latency = TII->getOperandLatency(InstrItins, Def, DefIdx, Use, OpIdx);
Evan Cheng08975152010-10-29 18:09:28 +0000549 if (Latency > 1 && Use->getOpcode() == ISD::CopyToReg &&
550 !BB->succ_empty()) {
551 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
552 if (TargetRegisterInfo::isVirtualRegister(Reg))
553 // This copy is a liveout value. It is likely coalesced, so reduce the
554 // latency so not to penalize the def.
555 // FIXME: need target specific adjustment here?
556 Latency = (Latency > 1) ? Latency - 1 : 1;
557 }
Evan Cheng3881cb72010-09-29 22:42:35 +0000558 if (Latency >= 0)
559 dep.setLatency(Latency);
Evan Cheng15a16de2010-05-20 06:13:19 +0000560}
561
Dan Gohman343f0c02008-11-19 23:18:57 +0000562void ScheduleDAGSDNodes::dumpNode(const SUnit *SU) const {
Evan Chengc29a56d2009-01-12 03:19:55 +0000563 if (!SU->getNode()) {
David Greene84fa8222010-01-05 01:25:11 +0000564 dbgs() << "PHYS REG COPY\n";
Evan Chengc29a56d2009-01-12 03:19:55 +0000565 return;
566 }
567
568 SU->getNode()->dump(DAG);
David Greene84fa8222010-01-05 01:25:11 +0000569 dbgs() << "\n";
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000570 SmallVector<SDNode *, 4> GluedNodes;
571 for (SDNode *N = SU->getNode()->getGluedNode(); N; N = N->getGluedNode())
572 GluedNodes.push_back(N);
573 while (!GluedNodes.empty()) {
David Greene84fa8222010-01-05 01:25:11 +0000574 dbgs() << " ";
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000575 GluedNodes.back()->dump(DAG);
David Greene84fa8222010-01-05 01:25:11 +0000576 dbgs() << "\n";
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000577 GluedNodes.pop_back();
Dan Gohman343f0c02008-11-19 23:18:57 +0000578 }
579}
Dan Gohmanbcea8592009-10-10 01:32:21 +0000580
Evan Chengbfcb3052010-03-25 01:38:16 +0000581namespace {
582 struct OrderSorter {
583 bool operator()(const std::pair<unsigned, MachineInstr*> &A,
584 const std::pair<unsigned, MachineInstr*> &B) {
585 return A.first < B.first;
586 }
587 };
588}
589
Devang Patel55d20e82011-01-26 18:20:04 +0000590/// ProcessSDDbgValues - Process SDDbgValues assoicated with this node.
Andrew Trickcd5af072011-02-03 23:00:17 +0000591static void ProcessSDDbgValues(SDNode *N, SelectionDAG *DAG,
Devang Patel55d20e82011-01-26 18:20:04 +0000592 InstrEmitter &Emitter,
593 SmallVector<std::pair<unsigned, MachineInstr*>, 32> &Orders,
594 DenseMap<SDValue, unsigned> &VRBaseMap,
595 unsigned Order) {
596 if (!N->getHasDebugValue())
597 return;
598
599 // Opportunistically insert immediate dbg_value uses, i.e. those with source
600 // order number right after the N.
601 MachineBasicBlock *BB = Emitter.getBlock();
602 MachineBasicBlock::iterator InsertPos = Emitter.getInsertPos();
603 SmallVector<SDDbgValue*,2> &DVs = DAG->GetDbgValues(N);
604 for (unsigned i = 0, e = DVs.size(); i != e; ++i) {
605 if (DVs[i]->isInvalidated())
606 continue;
607 unsigned DVOrder = DVs[i]->getOrder();
608 if (!Order || DVOrder == ++Order) {
609 MachineInstr *DbgMI = Emitter.EmitDbgValue(DVs[i], VRBaseMap);
610 if (DbgMI) {
611 Orders.push_back(std::make_pair(DVOrder, DbgMI));
612 BB->insert(InsertPos, DbgMI);
613 }
614 DVs[i]->setIsInvalidated();
615 }
616 }
617}
618
Evan Chengbfcb3052010-03-25 01:38:16 +0000619// ProcessSourceNode - Process nodes with source order numbers. These are added
Jim Grosbachd27946d2010-06-30 21:27:56 +0000620// to a vector which EmitSchedule uses to determine how to insert dbg_value
Evan Chengbfcb3052010-03-25 01:38:16 +0000621// instructions in the right order.
622static void ProcessSourceNode(SDNode *N, SelectionDAG *DAG,
623 InstrEmitter &Emitter,
Evan Chengbfcb3052010-03-25 01:38:16 +0000624 DenseMap<SDValue, unsigned> &VRBaseMap,
625 SmallVector<std::pair<unsigned, MachineInstr*>, 32> &Orders,
626 SmallSet<unsigned, 8> &Seen) {
627 unsigned Order = DAG->GetOrdering(N);
Devang Patel39078a82011-01-27 00:13:27 +0000628 if (!Order || !Seen.insert(Order)) {
629 // Process any valid SDDbgValues even if node does not have any order
630 // assigned.
631 ProcessSDDbgValues(N, DAG, Emitter, Orders, VRBaseMap, 0);
Evan Chengbfcb3052010-03-25 01:38:16 +0000632 return;
Devang Patel39078a82011-01-27 00:13:27 +0000633 }
Evan Chengbfcb3052010-03-25 01:38:16 +0000634
635 MachineBasicBlock *BB = Emitter.getBlock();
Dan Gohman84023e02010-07-10 09:00:22 +0000636 if (Emitter.getInsertPos() == BB->begin() || BB->back().isPHI()) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000637 // Did not insert any instruction.
638 Orders.push_back(std::make_pair(Order, (MachineInstr*)0));
639 return;
640 }
641
Dan Gohman84023e02010-07-10 09:00:22 +0000642 Orders.push_back(std::make_pair(Order, prior(Emitter.getInsertPos())));
Devang Patel55d20e82011-01-26 18:20:04 +0000643 ProcessSDDbgValues(N, DAG, Emitter, Orders, VRBaseMap, Order);
Evan Chengbfcb3052010-03-25 01:38:16 +0000644}
645
646
Dan Gohmanbcea8592009-10-10 01:32:21 +0000647/// EmitSchedule - Emit the machine code in scheduled order.
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000648MachineBasicBlock *ScheduleDAGSDNodes::EmitSchedule() {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000649 InstrEmitter Emitter(BB, InsertPos);
650 DenseMap<SDValue, unsigned> VRBaseMap;
651 DenseMap<SUnit*, unsigned> CopyVRBaseMap;
Evan Chengbfcb3052010-03-25 01:38:16 +0000652 SmallVector<std::pair<unsigned, MachineInstr*>, 32> Orders;
653 SmallSet<unsigned, 8> Seen;
654 bool HasDbg = DAG->hasDebugValues();
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000655
Dale Johannesenfdb42fa2010-04-26 20:06:49 +0000656 // If this is the first BB, emit byval parameter dbg_value's.
657 if (HasDbg && BB->getParent()->begin() == MachineFunction::iterator(BB)) {
658 SDDbgInfo::DbgIterator PDI = DAG->ByvalParmDbgBegin();
659 SDDbgInfo::DbgIterator PDE = DAG->ByvalParmDbgEnd();
660 for (; PDI != PDE; ++PDI) {
Dan Gohman891ff8f2010-04-30 19:35:33 +0000661 MachineInstr *DbgMI= Emitter.EmitDbgValue(*PDI, VRBaseMap);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +0000662 if (DbgMI)
Dan Gohman84023e02010-07-10 09:00:22 +0000663 BB->insert(InsertPos, DbgMI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +0000664 }
665 }
666
Dan Gohmanbcea8592009-10-10 01:32:21 +0000667 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
668 SUnit *SU = Sequence[i];
669 if (!SU) {
670 // Null SUnit* is a noop.
671 EmitNoop();
672 continue;
673 }
674
675 // For pre-regalloc scheduling, create instructions corresponding to the
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000676 // SDNode and any glued SDNodes and append them to the block.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000677 if (!SU->getNode()) {
678 // Emit a copy.
679 EmitPhysRegCopy(SU, CopyVRBaseMap);
680 continue;
681 }
682
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000683 SmallVector<SDNode *, 4> GluedNodes;
684 for (SDNode *N = SU->getNode()->getGluedNode(); N;
685 N = N->getGluedNode())
686 GluedNodes.push_back(N);
687 while (!GluedNodes.empty()) {
688 SDNode *N = GluedNodes.back();
689 Emitter.EmitNode(GluedNodes.back(), SU->OrigNode != SU, SU->isCloned,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000690 VRBaseMap);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +0000691 // Remember the source order of the inserted instruction.
Evan Chengbfcb3052010-03-25 01:38:16 +0000692 if (HasDbg)
Dan Gohman891ff8f2010-04-30 19:35:33 +0000693 ProcessSourceNode(N, DAG, Emitter, VRBaseMap, Orders, Seen);
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000694 GluedNodes.pop_back();
Dan Gohmanbcea8592009-10-10 01:32:21 +0000695 }
696 Emitter.EmitNode(SU->getNode(), SU->OrigNode != SU, SU->isCloned,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000697 VRBaseMap);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +0000698 // Remember the source order of the inserted instruction.
Evan Chengbfcb3052010-03-25 01:38:16 +0000699 if (HasDbg)
Dan Gohman891ff8f2010-04-30 19:35:33 +0000700 ProcessSourceNode(SU->getNode(), DAG, Emitter, VRBaseMap, Orders,
Evan Chengbfcb3052010-03-25 01:38:16 +0000701 Seen);
702 }
703
Dale Johannesenfdb42fa2010-04-26 20:06:49 +0000704 // Insert all the dbg_values which have not already been inserted in source
Evan Chengbfcb3052010-03-25 01:38:16 +0000705 // order sequence.
706 if (HasDbg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000707 MachineBasicBlock::iterator BBBegin = BB->getFirstNonPHI();
Evan Chengbfcb3052010-03-25 01:38:16 +0000708
709 // Sort the source order instructions and use the order to insert debug
710 // values.
711 std::sort(Orders.begin(), Orders.end(), OrderSorter());
712
713 SDDbgInfo::DbgIterator DI = DAG->DbgBegin();
714 SDDbgInfo::DbgIterator DE = DAG->DbgEnd();
715 // Now emit the rest according to source order.
716 unsigned LastOrder = 0;
Evan Chengbfcb3052010-03-25 01:38:16 +0000717 for (unsigned i = 0, e = Orders.size(); i != e && DI != DE; ++i) {
718 unsigned Order = Orders[i].first;
719 MachineInstr *MI = Orders[i].second;
720 // Insert all SDDbgValue's whose order(s) are before "Order".
721 if (!MI)
722 continue;
Evan Chengbfcb3052010-03-25 01:38:16 +0000723 for (; DI != DE &&
724 (*DI)->getOrder() >= LastOrder && (*DI)->getOrder() < Order; ++DI) {
725 if ((*DI)->isInvalidated())
726 continue;
Dan Gohman891ff8f2010-04-30 19:35:33 +0000727 MachineInstr *DbgMI = Emitter.EmitDbgValue(*DI, VRBaseMap);
Evan Cheng962021b2010-04-26 07:38:55 +0000728 if (DbgMI) {
729 if (!LastOrder)
730 // Insert to start of the BB (after PHIs).
731 BB->insert(BBBegin, DbgMI);
732 else {
Dan Gohmana8dab362010-07-10 22:42:31 +0000733 // Insert at the instruction, which may be in a different
734 // block, if the block was split by a custom inserter.
Evan Cheng962021b2010-04-26 07:38:55 +0000735 MachineBasicBlock::iterator Pos = MI;
Dan Gohmana8dab362010-07-10 22:42:31 +0000736 MI->getParent()->insert(llvm::next(Pos), DbgMI);
Evan Cheng962021b2010-04-26 07:38:55 +0000737 }
Evan Chengbfcb3052010-03-25 01:38:16 +0000738 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000739 }
Evan Chengbfcb3052010-03-25 01:38:16 +0000740 LastOrder = Order;
Evan Chengbfcb3052010-03-25 01:38:16 +0000741 }
742 // Add trailing DbgValue's before the terminator. FIXME: May want to add
743 // some of them before one or more conditional branches?
744 while (DI != DE) {
745 MachineBasicBlock *InsertBB = Emitter.getBlock();
746 MachineBasicBlock::iterator Pos= Emitter.getBlock()->getFirstTerminator();
747 if (!(*DI)->isInvalidated()) {
Dan Gohman891ff8f2010-04-30 19:35:33 +0000748 MachineInstr *DbgMI= Emitter.EmitDbgValue(*DI, VRBaseMap);
Evan Cheng962021b2010-04-26 07:38:55 +0000749 if (DbgMI)
750 InsertBB->insert(Pos, DbgMI);
Evan Chengbfcb3052010-03-25 01:38:16 +0000751 }
752 ++DI;
753 }
Dan Gohmanbcea8592009-10-10 01:32:21 +0000754 }
755
756 BB = Emitter.getBlock();
757 InsertPos = Emitter.getInsertPos();
758 return BB;
759}