blob: 34b04ffd2157dfb23d879ded4d486e68eb2aedf6 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetLowering.h"
27#include "llvm/Support/Debug.h"
28#include <iostream>
Evan Cheng2ef88a02006-08-07 22:28:20 +000029#include <queue>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include <set>
31using namespace llvm;
32
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033namespace {
34 class ARMTargetLowering : public TargetLowering {
Rafael Espindola755be9b2006-08-25 17:55:16 +000035 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036 public:
37 ARMTargetLowering(TargetMachine &TM);
38 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000039 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040 };
41
42}
43
44ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
45 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000046 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
47
48 //LLVM requires that a register class supports MVT::f64!
49 addRegisterClass(MVT::f64, ARM::IntRegsRegisterClass);
50
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000051 setOperationAction(ISD::RET, MVT::Other, Custom);
52 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
53 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000054
Rafael Espindola3c000bf2006-08-21 22:00:32 +000055 setOperationAction(ISD::SETCC, MVT::i32, Expand);
56 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
Rafael Espindola687bc492006-08-24 13:45:55 +000057 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
Rafael Espindola3c000bf2006-08-21 22:00:32 +000058
Rafael Espindola755be9b2006-08-25 17:55:16 +000059 setOperationAction(ISD::VASTART, MVT::Other, Custom);
60 setOperationAction(ISD::VAEND, MVT::Other, Expand);
61
Rafael Espindola341b8642006-08-04 12:48:42 +000062 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +000063 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000064}
65
Rafael Espindola84b19be2006-07-16 01:02:57 +000066namespace llvm {
67 namespace ARMISD {
68 enum NodeType {
69 // Start the numbering where the builting ops and target ops leave off.
70 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
71 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +000072 CALL,
73
74 /// Return with a flag operand.
Rafael Espindola3c000bf2006-08-21 22:00:32 +000075 RET_FLAG,
76
77 CMP,
78
Rafael Espindola687bc492006-08-24 13:45:55 +000079 SELECT,
80
81 BR
Rafael Espindola84b19be2006-07-16 01:02:57 +000082 };
83 }
84}
85
Rafael Espindola6f602de2006-08-24 16:13:15 +000086/// DAGCCToARMCC - Convert a DAG integer condition code to an ARM CC
87static ARMCC::CondCodes DAGCCToARMCC(ISD::CondCode CC) {
88 switch (CC) {
89 default: assert(0 && "Unknown condition code!");
90 case ISD::SETNE: return ARMCC::NE;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000091 case ISD::SETEQ: return ARMCC::EQ;
Rafael Espindola5f450d22006-09-02 20:24:25 +000092 case ISD::SETGE: return ARMCC::GE;
93 case ISD::SETUGE: return ARMCC::CS;
Rafael Espindola6f602de2006-08-24 16:13:15 +000094 }
95}
96
Rafael Espindola84b19be2006-07-16 01:02:57 +000097const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
98 switch (Opcode) {
99 default: return 0;
100 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000101 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000102 case ARMISD::SELECT: return "ARMISD::SELECT";
103 case ARMISD::CMP: return "ARMISD::CMP";
Rafael Espindola687bc492006-08-24 13:45:55 +0000104 case ARMISD::BR: return "ARMISD::BR";
Rafael Espindola84b19be2006-07-16 01:02:57 +0000105 }
106}
107
108// This transforms a ISD::CALL node into a
109// callseq_star <- ARMISD:CALL <- callseq_end
110// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000111static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +0000112 SDOperand Chain = Op.getOperand(0);
113 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
114 assert(CallConv == CallingConv::C && "unknown calling convention");
115 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000116 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
117 assert(isTailCall == false && "tail call not supported");
118 SDOperand Callee = Op.getOperand(4);
119 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000120
Rafael Espindolaec46ea32006-08-16 14:43:33 +0000121 // Count how many bytes are to be pushed on the stack.
122 unsigned NumBytes = 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000123
Rafael Espindola1a009462006-08-08 13:02:29 +0000124 // Add up all the space actually used.
125 for (unsigned i = 4; i < NumOps; ++i)
126 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000127
Rafael Espindola84b19be2006-07-16 01:02:57 +0000128 // Adjust the stack pointer for the new arguments...
129 // These operations are automatically eliminated by the prolog/epilog pass
130 Chain = DAG.getCALLSEQ_START(Chain,
131 DAG.getConstant(NumBytes, MVT::i32));
132
Rafael Espindola1a009462006-08-08 13:02:29 +0000133 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
134
135 static const unsigned int num_regs = 4;
136 static const unsigned regs[num_regs] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000137 ARM::R0, ARM::R1, ARM::R2, ARM::R3
138 };
139
140 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Rafael Espindola1a009462006-08-08 13:02:29 +0000141 std::vector<SDOperand> MemOpChains;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000142
143 for (unsigned i = 0; i != NumOps; ++i) {
144 SDOperand Arg = Op.getOperand(5+2*i);
Rafael Espindola1a009462006-08-08 13:02:29 +0000145 assert(Arg.getValueType() == MVT::i32);
146 if (i < num_regs)
147 RegsToPass.push_back(std::make_pair(regs[i], Arg));
148 else {
149 unsigned ArgOffset = (i - num_regs) * 4;
150 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
151 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
152 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
153 Arg, PtrOff, DAG.getSrcValue(NULL)));
154 }
Rafael Espindolafac00a92006-07-25 20:17:20 +0000155 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000156 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000157 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
158 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000159
160 // Build a sequence of copy-to-reg nodes chained together with token chain
161 // and flag operands which copy the outgoing args into the appropriate regs.
162 SDOperand InFlag;
163 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
164 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
165 InFlag);
166 InFlag = Chain.getValue(1);
167 }
168
Rafael Espindola84b19be2006-07-16 01:02:57 +0000169 std::vector<MVT::ValueType> NodeTys;
170 NodeTys.push_back(MVT::Other); // Returns a chain
171 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
172
173 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
174 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
175 // node so that legalize doesn't hack it.
176 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
177 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
178
179 // If this is a direct call, pass the chain and the callee.
180 assert (Callee.Val);
181 std::vector<SDOperand> Ops;
182 Ops.push_back(Chain);
183 Ops.push_back(Callee);
184
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000185 // Add argument registers to the end of the list so that they are known live
186 // into the call.
187 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
188 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
189 RegsToPass[i].second.getValueType()));
190
Rafael Espindola84b19be2006-07-16 01:02:57 +0000191 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000192 if (InFlag.Val)
193 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000194 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000195 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000196
Rafael Espindolafac00a92006-07-25 20:17:20 +0000197 std::vector<SDOperand> ResultVals;
198 NodeTys.clear();
199
200 // If the call has results, copy the values out of the ret val registers.
201 switch (Op.Val->getValueType(0)) {
202 default: assert(0 && "Unexpected ret value!");
203 case MVT::Other:
204 break;
205 case MVT::i32:
206 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
207 ResultVals.push_back(Chain.getValue(0));
208 NodeTys.push_back(MVT::i32);
209 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000210
211 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
212 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000213 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000214
Rafael Espindolafac00a92006-07-25 20:17:20 +0000215 if (ResultVals.empty())
216 return Chain;
217
218 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000219 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
220 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000221 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000222}
223
224static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
225 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000226 SDOperand Chain = Op.getOperand(0);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000227 switch(Op.getNumOperands()) {
228 default:
229 assert(0 && "Do not know how to return this many arguments!");
230 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000231 case 1: {
232 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000233 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000234 }
Evan Cheng6848be12006-05-26 23:10:12 +0000235 case 3:
Rafael Espindola4b023672006-06-05 22:26:14 +0000236 Copy = DAG.getCopyToReg(Chain, ARM::R0, Op.getOperand(1), SDOperand());
237 if (DAG.getMachineFunction().liveout_empty())
238 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000239 break;
240 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000241
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000242 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
243 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000244}
245
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000246static SDOperand LowerFORMAL_ARGUMENT(SDOperand Op, SelectionDAG &DAG,
Rafael Espindola755be9b2006-08-25 17:55:16 +0000247 unsigned *vRegs,
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000248 unsigned ArgNo) {
Rafael Espindola4b442b52006-05-23 02:48:20 +0000249 MachineFunction &MF = DAG.getMachineFunction();
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000250 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
251 assert (ObjectVT == MVT::i32);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000252 SDOperand Root = Op.getOperand(0);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000253 SSARegMap *RegMap = MF.getSSARegMap();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000254
Rafael Espindola4b442b52006-05-23 02:48:20 +0000255 unsigned num_regs = 4;
Rafael Espindola4b442b52006-05-23 02:48:20 +0000256 static const unsigned REGS[] = {
257 ARM::R0, ARM::R1, ARM::R2, ARM::R3
258 };
259
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000260 if(ArgNo < num_regs) {
Rafael Espindola4b442b52006-05-23 02:48:20 +0000261 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000262 MF.addLiveIn(REGS[ArgNo], VReg);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000263 vRegs[ArgNo] = VReg;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000264 return DAG.getCopyFromReg(Root, VReg, MVT::i32);
265 } else {
266 // If the argument is actually used, emit a load from the right stack
267 // slot.
268 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000269 unsigned ArgOffset = (ArgNo - num_regs) * 4;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000270
271 MachineFrameInfo *MFI = MF.getFrameInfo();
272 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
273 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
274 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
275 return DAG.getLoad(ObjectVT, Root, FIN,
276 DAG.getSrcValue(NULL));
277 } else {
278 // Don't emit a dead load.
279 return DAG.getNode(ISD::UNDEF, ObjectVT);
280 }
281 }
282}
283
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000284static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
285 MVT::ValueType PtrVT = Op.getValueType();
286 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
287 Constant *C = CP->get();
288 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
289
290 return CPI;
291}
292
293static SDOperand LowerGlobalAddress(SDOperand Op,
294 SelectionDAG &DAG) {
295 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000296 int alignment = 2;
297 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000298 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr,
299 DAG.getSrcValue(NULL));
300}
301
Rafael Espindola755be9b2006-08-25 17:55:16 +0000302static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
303 unsigned VarArgsFrameIndex) {
304 // vastart just stores the address of the VarArgsFrameIndex slot into the
305 // memory location argument.
306 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
307 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
308 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
309 Op.getOperand(1), Op.getOperand(2));
310}
311
312static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
313 int &VarArgsFrameIndex) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000314 std::vector<SDOperand> ArgValues;
315 SDOperand Root = Op.getOperand(0);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000316 unsigned VRegs[4];
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000317
Rafael Espindola755be9b2006-08-25 17:55:16 +0000318 unsigned NumArgs = Op.Val->getNumValues()-1;
319 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) {
320 SDOperand ArgVal = LowerFORMAL_ARGUMENT(Op, DAG, VRegs, ArgNo);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000321
322 ArgValues.push_back(ArgVal);
323 }
324
325 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000326 if (isVarArg) {
327 MachineFunction &MF = DAG.getMachineFunction();
328 SSARegMap *RegMap = MF.getSSARegMap();
329 MachineFrameInfo *MFI = MF.getFrameInfo();
330 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
331 -16 + NumArgs * 4);
332
333
334 static const unsigned REGS[] = {
335 ARM::R0, ARM::R1, ARM::R2, ARM::R3
336 };
337 // If this function is vararg, store r0-r3 to their spots on the stack
338 // so that they may be loaded by deferencing the result of va_next.
339 SmallVector<SDOperand, 4> MemOps;
340 for (unsigned ArgNo = 0; ArgNo < 4; ++ArgNo) {
341 int ArgOffset = - (4 - ArgNo) * 4;
342 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
343 ArgOffset);
344 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
345
346 unsigned VReg;
347 if (ArgNo < NumArgs)
348 VReg = VRegs[ArgNo];
349 else
350 VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
351 if (ArgNo >= NumArgs)
352 MF.addLiveIn(REGS[ArgNo], VReg);
353
354 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
355 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
356 Val, FIN, DAG.getSrcValue(NULL));
357 MemOps.push_back(Store);
358 }
359 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
360 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000361
362 ArgValues.push_back(Root);
363
364 // Return the new list of results.
365 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
366 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000367 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000368}
369
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000370static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
371 SDOperand LHS = Op.getOperand(0);
372 SDOperand RHS = Op.getOperand(1);
373 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
374 SDOperand TrueVal = Op.getOperand(2);
375 SDOperand FalseVal = Op.getOperand(3);
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000376 SDOperand ARMCC = DAG.getConstant(DAGCCToARMCC(CC), MVT::i32);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000377
378 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000379 return DAG.getNode(ARMISD::SELECT, MVT::i32, FalseVal, TrueVal, ARMCC, Cmp);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000380}
381
Rafael Espindola687bc492006-08-24 13:45:55 +0000382static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) {
383 SDOperand Chain = Op.getOperand(0);
384 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
385 SDOperand LHS = Op.getOperand(2);
386 SDOperand RHS = Op.getOperand(3);
387 SDOperand Dest = Op.getOperand(4);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000388 SDOperand ARMCC = DAG.getConstant(DAGCCToARMCC(CC), MVT::i32);
Rafael Espindola687bc492006-08-24 13:45:55 +0000389
390 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000391 return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp);
Rafael Espindola687bc492006-08-24 13:45:55 +0000392}
393
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000394SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
395 switch (Op.getOpcode()) {
396 default:
397 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000398 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000399 case ISD::ConstantPool:
400 return LowerConstantPool(Op, DAG);
401 case ISD::GlobalAddress:
402 return LowerGlobalAddress(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000403 case ISD::FORMAL_ARGUMENTS:
Rafael Espindola755be9b2006-08-25 17:55:16 +0000404 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000405 case ISD::CALL:
406 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000407 case ISD::RET:
408 return LowerRET(Op, DAG);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000409 case ISD::SELECT_CC:
410 return LowerSELECT_CC(Op, DAG);
Rafael Espindola687bc492006-08-24 13:45:55 +0000411 case ISD::BR_CC:
412 return LowerBR_CC(Op, DAG);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000413 case ISD::VASTART:
414 return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000415 }
416}
417
418//===----------------------------------------------------------------------===//
419// Instruction Selector Implementation
420//===----------------------------------------------------------------------===//
421
422//===--------------------------------------------------------------------===//
423/// ARMDAGToDAGISel - ARM specific code to select ARM machine
424/// instructions for SelectionDAG operations.
425///
426namespace {
427class ARMDAGToDAGISel : public SelectionDAGISel {
428 ARMTargetLowering Lowering;
429
430public:
431 ARMDAGToDAGISel(TargetMachine &TM)
432 : SelectionDAGISel(Lowering), Lowering(TM) {
433 }
434
Evan Cheng9ade2182006-08-26 05:34:46 +0000435 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000436 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000437 bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000438
439 // Include the pieces autogenerated from the target description.
440#include "ARMGenDAGISel.inc"
441};
442
443void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
444 DEBUG(BB->dump());
445
446 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000447 DAG.RemoveDeadNodes();
448
449 ScheduleAndEmitDAG(DAG);
450}
451
Rafael Espindola61369da2006-08-14 19:01:24 +0000452static bool isInt12Immediate(SDNode *N, short &Imm) {
453 if (N->getOpcode() != ISD::Constant)
454 return false;
455
456 int32_t t = cast<ConstantSDNode>(N)->getValue();
457 int max = 2<<12 - 1;
458 int min = -max;
459 if (t > min && t < max) {
460 Imm = t;
461 return true;
462 }
463 else
464 return false;
465}
466
467static bool isInt12Immediate(SDOperand Op, short &Imm) {
468 return isInt12Immediate(Op.Val, Imm);
469}
470
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000471//register plus/minus 12 bit offset
472bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset,
473 SDOperand &Base) {
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000474 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
475 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
476 Offset = CurDAG->getTargetConstant(0, MVT::i32);
477 return true;
478 }
Rafael Espindola61369da2006-08-14 19:01:24 +0000479 if (N.getOpcode() == ISD::ADD) {
480 short imm = 0;
481 if (isInt12Immediate(N.getOperand(1), imm)) {
482 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
483 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
484 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
485 } else {
486 Base = N.getOperand(0);
487 }
488 return true; // [r+i]
489 }
490 }
491
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000492 Offset = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000493 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
494 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
495 }
496 else
497 Base = N;
498 return true; //any address fits in a register
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000499}
500
Evan Cheng9ade2182006-08-26 05:34:46 +0000501SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000502 SDNode *N = Op.Val;
503
504 switch (N->getOpcode()) {
505 default:
Evan Cheng9ade2182006-08-26 05:34:46 +0000506 return SelectCode(Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000507 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000508 }
Evan Cheng64a752f2006-08-11 09:08:15 +0000509 return NULL;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000510}
511
512} // end anonymous namespace
513
514/// createARMISelDag - This pass converts a legalized DAG into a
515/// ARM-specific DAG, ready for instruction scheduling.
516///
517FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
518 return new ARMDAGToDAGISel(TM);
519}