blob: f38c452fce1213fe881d31a9e39ea899e904a9af [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000027#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000028#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000029using namespace llvm;
30
31namespace {
32 class ARMExpandPseudo : public MachineFunctionPass {
33 public:
34 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000035 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000036
Jim Grosbache4ad3872010-10-19 23:27:08 +000037 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000038 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000039 const ARMSubtarget *STI;
Evan Chengb9803a82009-11-06 23:52:48 +000040
41 virtual bool runOnMachineFunction(MachineFunction &Fn);
42
43 virtual const char *getPassName() const {
44 return "ARM pseudo instruction expansion pass";
45 }
46
47 private:
Evan Cheng43130072010-05-12 23:13:12 +000048 void TransferImpOps(MachineInstr &OldMI,
49 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb9803a82009-11-06 23:52:48 +000050 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000051 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
52 void ExpandVST(MachineBasicBlock::iterator &MBBI);
53 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000054 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
55 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Chengb9803a82009-11-06 23:52:48 +000056 };
57 char ARMExpandPseudo::ID = 0;
58}
59
Evan Cheng43130072010-05-12 23:13:12 +000060/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
61/// the instructions created from the expansion.
62void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
63 MachineInstrBuilder &UseMI,
64 MachineInstrBuilder &DefMI) {
65 const TargetInstrDesc &Desc = OldMI.getDesc();
66 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
67 i != e; ++i) {
68 const MachineOperand &MO = OldMI.getOperand(i);
69 assert(MO.isReg() && MO.getReg());
70 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000071 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000072 else
Bob Wilson63569c92010-09-09 00:15:32 +000073 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000074 }
75}
76
Bob Wilson8466fa12010-09-13 23:01:35 +000077namespace {
78 // Constants for register spacing in NEON load/store instructions.
79 // For quad-register load-lane and store-lane pseudo instructors, the
80 // spacing is initially assumed to be EvenDblSpc, and that is changed to
81 // OddDblSpc depending on the lane number operand.
82 enum NEONRegSpacing {
83 SingleSpc,
84 EvenDblSpc,
85 OddDblSpc
86 };
87
88 // Entries for NEON load/store information table. The table is sorted by
89 // PseudoOpc for fast binary-search lookups.
90 struct NEONLdStTableEntry {
91 unsigned PseudoOpc;
92 unsigned RealOpc;
93 bool IsLoad;
94 bool HasWriteBack;
95 NEONRegSpacing RegSpacing;
96 unsigned char NumRegs; // D registers loaded or stored
97 unsigned char RegElts; // elements per D register; used for lane ops
98
99 // Comparison methods for binary search of the table.
100 bool operator<(const NEONLdStTableEntry &TE) const {
101 return PseudoOpc < TE.PseudoOpc;
102 }
103 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
104 return TE.PseudoOpc < PseudoOpc;
105 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000106 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
107 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000108 return PseudoOpc < TE.PseudoOpc;
109 }
110 };
111}
112
113static const NEONLdStTableEntry NEONLdStTable[] = {
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000114{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000115{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000116{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000117{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000118{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 },
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000119{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 },
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000120
Bob Wilson8466fa12010-09-13 23:01:35 +0000121{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
122{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
123{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
124{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
125
126{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
127{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
128{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
129{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
130{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
131{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
132{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
133{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
134
135{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
136{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
137{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
138{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
139{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
140{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
141{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
142{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
143{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
144{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
145
146{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
147{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
148{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
149{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
150{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
151{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
152
153{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
154{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
155{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
156{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
157{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
158{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
159
160{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
161{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
162{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
163{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
164{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
165{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
166{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
167{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
168{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
169{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
170
171{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
172{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
173{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
174{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
175{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
176{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
177
178{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
179{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
180{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
181{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
182{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
183{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
184
185{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
186{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
187{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
188{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
189{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
190{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
191{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
192{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
193{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
194{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
195
196{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
197{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
198{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
199{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
200{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
201{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
202
203{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
204{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
205{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
206{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
207{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
208{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
209
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000210{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 },
211{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 },
212{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 },
213{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 },
214{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 },
215{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 },
216
Bob Wilson8466fa12010-09-13 23:01:35 +0000217{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
218{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
219{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
220{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
221
222{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
223{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
224{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
225{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
226{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
227{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
228{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
229{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
230
231{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
232{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
233{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
234{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
235{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
236{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
237{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
238{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
239{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
240{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
241
242{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
243{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
244{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
245{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
246{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
247{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
248
249{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
250{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
251{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
252{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
253{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
254{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
255
256{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
257{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
258{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
259{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
260{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
261{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
262{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
263{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
264{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
265{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
266
267{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
268{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
269{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
270{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
271{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
272{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
273
274{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
275{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
276{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
277{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
278{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
279{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
280
281{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
282{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
283{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
284{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
285{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
286{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
287{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
288{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
289{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
290{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
291
292{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
293{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
294{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
295{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
296{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
297{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
298
299{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
300{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
301{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
302{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
303{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
304{ ARM::VST4q8oddPseudo_UPD , ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
305};
306
307/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
308/// load or store pseudo instruction.
309static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
310 unsigned NumEntries = array_lengthof(NEONLdStTable);
311
312#ifndef NDEBUG
313 // Make sure the table is sorted.
314 static bool TableChecked = false;
315 if (!TableChecked) {
316 for (unsigned i = 0; i != NumEntries-1; ++i)
317 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
318 "NEONLdStTable is not sorted!");
319 TableChecked = true;
320 }
321#endif
322
323 const NEONLdStTableEntry *I =
324 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
325 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
326 return I;
327 return NULL;
328}
329
330/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
331/// corresponding to the specified register spacing. Not all of the results
332/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
333static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
334 const TargetRegisterInfo *TRI, unsigned &D0,
335 unsigned &D1, unsigned &D2, unsigned &D3) {
336 if (RegSpc == SingleSpc) {
337 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
338 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
339 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
340 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
341 } else if (RegSpc == EvenDblSpc) {
342 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
343 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
344 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
345 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
346 } else {
347 assert(RegSpc == OddDblSpc && "unknown register spacing");
348 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
349 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
350 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
351 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000352 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000353}
354
Bob Wilson82a9c842010-09-02 16:17:29 +0000355/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
356/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000357void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000358 MachineInstr &MI = *MBBI;
359 MachineBasicBlock &MBB = *MI.getParent();
360
Bob Wilson8466fa12010-09-13 23:01:35 +0000361 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
362 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
363 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
364 unsigned NumRegs = TableEntry->NumRegs;
365
366 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
367 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000368 unsigned OpIdx = 0;
369
370 bool DstIsDead = MI.getOperand(OpIdx).isDead();
371 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
372 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000373 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000374 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
375 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000376 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000377 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000378 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000379 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000380
Bob Wilson8466fa12010-09-13 23:01:35 +0000381 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000382 MIB.addOperand(MI.getOperand(OpIdx++));
383
Bob Wilsonffde0802010-09-02 16:00:54 +0000384 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000385 MIB.addOperand(MI.getOperand(OpIdx++));
386 MIB.addOperand(MI.getOperand(OpIdx++));
387 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000388 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000389 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000390
Bob Wilson19d644d2010-09-09 00:38:32 +0000391 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000392 // has an extra operand that is a use of the super-register. Record the
393 // operand index and skip over it.
394 unsigned SrcOpIdx = 0;
395 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
396 SrcOpIdx = OpIdx++;
397
398 // Copy the predicate operands.
399 MIB.addOperand(MI.getOperand(OpIdx++));
400 MIB.addOperand(MI.getOperand(OpIdx++));
401
402 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000403 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000404 if (SrcOpIdx != 0) {
405 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000406 MO.setImplicit(true);
407 MIB.addOperand(MO);
408 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000409 // Add an implicit def for the super-register.
410 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000411 TransferImpOps(MI, MIB, MIB);
Bob Wilsonffde0802010-09-02 16:00:54 +0000412 MI.eraseFromParent();
413}
414
Bob Wilson01ba4612010-08-26 18:51:29 +0000415/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
416/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000417void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000418 MachineInstr &MI = *MBBI;
419 MachineBasicBlock &MBB = *MI.getParent();
420
Bob Wilson8466fa12010-09-13 23:01:35 +0000421 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
422 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
423 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
424 unsigned NumRegs = TableEntry->NumRegs;
425
426 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
427 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000428 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000429 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000430 MIB.addOperand(MI.getOperand(OpIdx++));
431
Bob Wilson709d5922010-08-25 23:27:42 +0000432 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000433 MIB.addOperand(MI.getOperand(OpIdx++));
434 MIB.addOperand(MI.getOperand(OpIdx++));
435 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000436 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000437 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000438
439 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000440 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000441 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000442 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000443 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000444 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000445 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000446 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000447 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000448
449 // Copy the predicate operands.
450 MIB.addOperand(MI.getOperand(OpIdx++));
451 MIB.addOperand(MI.getOperand(OpIdx++));
452
Bob Wilson7e701972010-08-30 18:10:48 +0000453 if (SrcIsKill)
454 // Add an implicit kill for the super-reg.
455 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000456 TransferImpOps(MI, MIB, MIB);
Bob Wilson709d5922010-08-25 23:27:42 +0000457 MI.eraseFromParent();
458}
459
Bob Wilson8466fa12010-09-13 23:01:35 +0000460/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
461/// register operands to real instructions with D register operands.
462void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
463 MachineInstr &MI = *MBBI;
464 MachineBasicBlock &MBB = *MI.getParent();
465
466 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
467 assert(TableEntry && "NEONLdStTable lookup failed");
468 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
469 unsigned NumRegs = TableEntry->NumRegs;
470 unsigned RegElts = TableEntry->RegElts;
471
472 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
473 TII->get(TableEntry->RealOpc));
474 unsigned OpIdx = 0;
475 // The lane operand is always the 3rd from last operand, before the 2
476 // predicate operands.
477 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
478
479 // Adjust the lane and spacing as needed for Q registers.
480 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
481 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
482 RegSpc = OddDblSpc;
483 Lane -= RegElts;
484 }
485 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
486
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000487 unsigned D0, D1, D2, D3;
488 unsigned DstReg = 0;
489 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000490 if (TableEntry->IsLoad) {
491 DstIsDead = MI.getOperand(OpIdx).isDead();
492 DstReg = MI.getOperand(OpIdx++).getReg();
493 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000494 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
495 if (NumRegs > 1)
496 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000497 if (NumRegs > 2)
498 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
499 if (NumRegs > 3)
500 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
501 }
502
503 if (TableEntry->HasWriteBack)
504 MIB.addOperand(MI.getOperand(OpIdx++));
505
506 // Copy the addrmode6 operands.
507 MIB.addOperand(MI.getOperand(OpIdx++));
508 MIB.addOperand(MI.getOperand(OpIdx++));
509 // Copy the am6offset operand.
510 if (TableEntry->HasWriteBack)
511 MIB.addOperand(MI.getOperand(OpIdx++));
512
513 // Grab the super-register source.
514 MachineOperand MO = MI.getOperand(OpIdx++);
515 if (!TableEntry->IsLoad)
516 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
517
518 // Add the subregs as sources of the new instruction.
519 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
520 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000521 MIB.addReg(D0, SrcFlags);
522 if (NumRegs > 1)
523 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000524 if (NumRegs > 2)
525 MIB.addReg(D2, SrcFlags);
526 if (NumRegs > 3)
527 MIB.addReg(D3, SrcFlags);
528
529 // Add the lane number operand.
530 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000531 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000532
Bob Wilson823611b2010-09-16 04:25:37 +0000533 // Copy the predicate operands.
534 MIB.addOperand(MI.getOperand(OpIdx++));
535 MIB.addOperand(MI.getOperand(OpIdx++));
536
Bob Wilson8466fa12010-09-13 23:01:35 +0000537 // Copy the super-register source to be an implicit source.
538 MO.setImplicit(true);
539 MIB.addOperand(MO);
540 if (TableEntry->IsLoad)
541 // Add an implicit def for the super-register.
542 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
543 TransferImpOps(MI, MIB, MIB);
544 MI.eraseFromParent();
545}
546
Bob Wilsonbd916c52010-09-13 23:55:10 +0000547/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
548/// register operands to real instructions with D register operands.
549void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
550 unsigned Opc, bool IsExt, unsigned NumRegs) {
551 MachineInstr &MI = *MBBI;
552 MachineBasicBlock &MBB = *MI.getParent();
553
554 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
555 unsigned OpIdx = 0;
556
557 // Transfer the destination register operand.
558 MIB.addOperand(MI.getOperand(OpIdx++));
559 if (IsExt)
560 MIB.addOperand(MI.getOperand(OpIdx++));
561
562 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
563 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
564 unsigned D0, D1, D2, D3;
565 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
566 MIB.addReg(D0).addReg(D1);
567 if (NumRegs > 2)
568 MIB.addReg(D2);
569 if (NumRegs > 3)
570 MIB.addReg(D3);
571
572 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000573 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000574
Bob Wilson823611b2010-09-16 04:25:37 +0000575 // Copy the predicate operands.
576 MIB.addOperand(MI.getOperand(OpIdx++));
577 MIB.addOperand(MI.getOperand(OpIdx++));
578
Bob Wilsonbd916c52010-09-13 23:55:10 +0000579 if (SrcIsKill)
580 // Add an implicit kill for the super-reg.
581 (*MIB).addRegisterKilled(SrcReg, TRI, true);
582 TransferImpOps(MI, MIB, MIB);
583 MI.eraseFromParent();
584}
585
Evan Chengb9803a82009-11-06 23:52:48 +0000586bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
587 bool Modified = false;
588
589 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
590 while (MBBI != E) {
591 MachineInstr &MI = *MBBI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000592 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +0000593
Bob Wilson709d5922010-08-25 23:27:42 +0000594 bool ModifiedOp = true;
Evan Chengb9803a82009-11-06 23:52:48 +0000595 unsigned Opcode = MI.getOpcode();
596 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000597 default:
598 ModifiedOp = false;
599 break;
600
Jim Grosbache4ad3872010-10-19 23:27:08 +0000601 case ARM::Int_eh_sjlj_dispatchsetup: {
602 MachineFunction &MF = *MI.getParent()->getParent();
603 const ARMBaseInstrInfo *AII =
604 static_cast<const ARMBaseInstrInfo*>(TII);
605 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
606 // For functions using a base pointer, we rematerialize it (via the frame
607 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
608 // for us. Otherwise, expand to nothing.
609 if (RI.hasBasePointer(MF)) {
610 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
611 int32_t NumBytes = AFI->getFramePtrSpillOffset();
612 unsigned FramePtr = RI.getFrameRegister(MF);
613 assert (RI.hasFP(MF) && "base pointer without frame pointer?");
614
615 if (AFI->isThumb2Function()) {
616 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
617 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
618 } else if (AFI->isThumbFunction()) {
619 llvm::emitThumbRegPlusImmediate(MBB, MBBI, ARM::R6,
620 FramePtr, -NumBytes,
621 *TII, RI, MI.getDebugLoc());
622 } else {
623 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
624 FramePtr, -NumBytes, ARMCC::AL, 0,
625 *TII);
626 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000627 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000628 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000629 MachineFrameInfo *MFI = MF.getFrameInfo();
630 unsigned MaxAlign = MFI->getMaxAlignment();
631 assert (!AFI->isThumb1OnlyFunction());
632 // Emit bic r6, r6, MaxAlign
633 unsigned bicOpc = AFI->isThumbFunction() ?
634 ARM::t2BICri : ARM::BICri;
635 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
636 TII->get(bicOpc), ARM::R6)
637 .addReg(ARM::R6, RegState::Kill)
638 .addImm(MaxAlign-1)));
639 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000640
641 }
642 MI.eraseFromParent();
643 break;
644 }
645
Jim Grosbach7032f922010-10-14 22:57:13 +0000646 case ARM::MOVsrl_flag:
647 case ARM::MOVsra_flag: {
648 // These are just fancy MOVs insructions.
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000649 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
650 MI.getOperand(0).getReg())
651 .addOperand(MI.getOperand(1))
652 .addReg(0)
653 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
654 : ARM_AM::asr), 1)))
655 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000656 MI.eraseFromParent();
657 break;
658 }
659 case ARM::RRX: {
660 // This encodes as "MOVs Rd, Rm, rrx
661 MachineInstrBuilder MIB =
662 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
663 MI.getOperand(0).getReg())
664 .addOperand(MI.getOperand(1))
665 .addOperand(MI.getOperand(1))
666 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
667 .addReg(0);
668 TransferImpOps(MI, MIB, MIB);
669 MI.eraseFromParent();
670 break;
671 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000672 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000673 case ARM::t2LDRpci_pic: {
674 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
675 ? ARM::tLDRpci : ARM::t2LDRpci;
676 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000677 bool DstIsDead = MI.getOperand(0).isDead();
678 MachineInstrBuilder MIB1 =
679 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
680 TII->get(NewLdOpc), DstReg)
681 .addOperand(MI.getOperand(1)));
682 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
683 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
684 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000685 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000686 .addReg(DstReg)
687 .addOperand(MI.getOperand(2));
688 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000689 MI.eraseFromParent();
Evan Chengb9803a82009-11-06 23:52:48 +0000690 break;
691 }
Evan Cheng43130072010-05-12 23:13:12 +0000692
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000693 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000694 case ARM::MOVCCi32imm:
695 case ARM::t2MOVi32imm:
696 case ARM::t2MOVCCi32imm: {
Evan Cheng43130072010-05-12 23:13:12 +0000697 unsigned PredReg = 0;
698 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000699 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000700 bool DstIsDead = MI.getOperand(0).isDead();
Evan Cheng63f35442010-11-13 02:25:14 +0000701 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
702 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Evan Cheng43130072010-05-12 23:13:12 +0000703 MachineInstrBuilder LO16, HI16;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000704
Evan Cheng63f35442010-11-13 02:25:14 +0000705 if (!STI->hasV6T2Ops() &&
706 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Evan Cheng893d7fe2010-11-12 23:03:38 +0000707 // Expand into a movi + orr.
708 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
709 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
710 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
711 .addReg(DstReg);
712
713 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
714 unsigned ImmVal = (unsigned)MO.getImm();
715 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
716 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
717 LO16 = LO16.addImm(SOImmValV1);
718 HI16 = HI16.addImm(SOImmValV2);
719 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
720 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
721 LO16.addImm(Pred).addReg(PredReg).addReg(0);
722 HI16.addImm(Pred).addReg(PredReg).addReg(0);
723 TransferImpOps(MI, LO16, HI16);
724 MI.eraseFromParent();
725 break;
726 }
727
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000728 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
729 TII->get(Opcode == ARM::MOVi32imm ?
730 ARM::MOVi16 : ARM::t2MOVi16),
Evan Cheng43130072010-05-12 23:13:12 +0000731 DstReg);
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000732 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
733 TII->get(Opcode == ARM::MOVi32imm ?
734 ARM::MOVTi16 : ARM::t2MOVTi16))
Bob Wilson01b35c22010-10-15 18:25:59 +0000735 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000736 .addReg(DstReg);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000737
Evan Cheng43130072010-05-12 23:13:12 +0000738 if (MO.isImm()) {
739 unsigned Imm = MO.getImm();
740 unsigned Lo16 = Imm & 0xffff;
741 unsigned Hi16 = (Imm >> 16) & 0xffff;
742 LO16 = LO16.addImm(Lo16);
743 HI16 = HI16.addImm(Hi16);
744 } else {
745 const GlobalValue *GV = MO.getGlobal();
746 unsigned TF = MO.getTargetFlags();
747 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
748 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000749 }
Evan Cheng43130072010-05-12 23:13:12 +0000750 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
751 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
752 LO16.addImm(Pred).addReg(PredReg);
753 HI16.addImm(Pred).addReg(PredReg);
754 TransferImpOps(MI, LO16, HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000755 MI.eraseFromParent();
Evan Chengd929f772010-05-13 00:17:02 +0000756 break;
757 }
758
759 case ARM::VMOVQQ: {
760 unsigned DstReg = MI.getOperand(0).getReg();
761 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000762 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
763 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000764 unsigned SrcReg = MI.getOperand(1).getReg();
765 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000766 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
767 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000768 MachineInstrBuilder Even =
769 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
770 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000771 .addReg(EvenDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000772 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000773 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000774 MachineInstrBuilder Odd =
775 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
776 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000777 .addReg(OddDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000778 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000779 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000780 TransferImpOps(MI, Even, Odd);
781 MI.eraseFromParent();
Bob Wilsonea606bb2010-09-16 00:31:32 +0000782 break;
Bob Wilson709d5922010-08-25 23:27:42 +0000783 }
784
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000785 case ARM::VLDMQ: {
786 MachineInstrBuilder MIB =
787 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::VLDMD));
788 unsigned OpIdx = 0;
789 // Grab the Q register destination.
790 bool DstIsDead = MI.getOperand(OpIdx).isDead();
791 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
792 // Copy the addrmode4 operands.
793 MIB.addOperand(MI.getOperand(OpIdx++));
794 MIB.addOperand(MI.getOperand(OpIdx++));
795 // Copy the predicate operands.
796 MIB.addOperand(MI.getOperand(OpIdx++));
797 MIB.addOperand(MI.getOperand(OpIdx++));
798 // Add the destination operands (D subregs).
799 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
800 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
801 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
802 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
803 // Add an implicit def for the super-register.
804 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
805 TransferImpOps(MI, MIB, MIB);
806 MI.eraseFromParent();
807 break;
808 }
809
810 case ARM::VSTMQ: {
811 MachineInstrBuilder MIB =
812 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::VSTMD));
813 unsigned OpIdx = 0;
814 // Grab the Q register source.
815 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
816 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
817 // Copy the addrmode4 operands.
818 MIB.addOperand(MI.getOperand(OpIdx++));
819 MIB.addOperand(MI.getOperand(OpIdx++));
820 // Copy the predicate operands.
821 MIB.addOperand(MI.getOperand(OpIdx++));
822 MIB.addOperand(MI.getOperand(OpIdx++));
823 // Add the source operands (D subregs).
824 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
825 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
826 MIB.addReg(D0).addReg(D1);
827 if (SrcIsKill)
828 // Add an implicit kill for the Q register.
829 (*MIB).addRegisterKilled(SrcReg, TRI, true);
830 TransferImpOps(MI, MIB, MIB);
831 MI.eraseFromParent();
832 break;
833 }
Jim Grosbach65dc3032010-10-06 21:16:16 +0000834 case ARM::VDUPfqf:
835 case ARM::VDUPfdf:{
836 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLNfq : ARM::VDUPLNfd;
837 MachineInstrBuilder MIB =
838 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
839 unsigned OpIdx = 0;
840 unsigned SrcReg = MI.getOperand(1).getReg();
841 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
842 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
843 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
844 // The lane is [0,1] for the containing DReg superregister.
845 // Copy the dst/src register operands.
846 MIB.addOperand(MI.getOperand(OpIdx++));
847 MIB.addReg(DReg);
848 ++OpIdx;
849 // Add the lane select operand.
850 MIB.addImm(Lane);
851 // Add the predicate operands.
852 MIB.addOperand(MI.getOperand(OpIdx++));
853 MIB.addOperand(MI.getOperand(OpIdx++));
854
855 TransferImpOps(MI, MIB, MIB);
856 MI.eraseFromParent();
857 break;
858 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000859
Bob Wilsonffde0802010-09-02 16:00:54 +0000860 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000861 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000862 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000863 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000864 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000865 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000866 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000867 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000868 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000869 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000870 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000871 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000872 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000873 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000874 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000875 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000876 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000877 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000878 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000879 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000880 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000881 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000882 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000883 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000884 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000885 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000886 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000887 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000888 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000889 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000890 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000891 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000892 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000893 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000894 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000895 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000896 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000897 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000898 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000899 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000900 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000901 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000902 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000903 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000904 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000905 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000906 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000907 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000908 ExpandVLD(MBBI);
909 break;
Bob Wilsonffde0802010-09-02 16:00:54 +0000910
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000911 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000912 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000913 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000914 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000915 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000916 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000917 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000918 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000919 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000920 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000921 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000922 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000923 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000924 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000925 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000926 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000927 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000928 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000929 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000930 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000931 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000932 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000933 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000934 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000935 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000936 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000937 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000938 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000939 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000940 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000941 case ARM::VST3q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000942 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000943 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000944 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000945 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000946 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000947 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +0000948 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000949 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000950 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000951 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +0000952 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000953 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000954 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000955 case ARM::VST4q32Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000956 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000957 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000958 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000959 ExpandVST(MBBI);
960 break;
961
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000962 case ARM::VLD1LNq8Pseudo:
963 case ARM::VLD1LNq16Pseudo:
964 case ARM::VLD1LNq32Pseudo:
965 case ARM::VLD1LNq8Pseudo_UPD:
966 case ARM::VLD1LNq16Pseudo_UPD:
967 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000968 case ARM::VLD2LNd8Pseudo:
969 case ARM::VLD2LNd16Pseudo:
970 case ARM::VLD2LNd32Pseudo:
971 case ARM::VLD2LNq16Pseudo:
972 case ARM::VLD2LNq32Pseudo:
973 case ARM::VLD2LNd8Pseudo_UPD:
974 case ARM::VLD2LNd16Pseudo_UPD:
975 case ARM::VLD2LNd32Pseudo_UPD:
976 case ARM::VLD2LNq16Pseudo_UPD:
977 case ARM::VLD2LNq32Pseudo_UPD:
978 case ARM::VLD3LNd8Pseudo:
979 case ARM::VLD3LNd16Pseudo:
980 case ARM::VLD3LNd32Pseudo:
981 case ARM::VLD3LNq16Pseudo:
982 case ARM::VLD3LNq32Pseudo:
983 case ARM::VLD3LNd8Pseudo_UPD:
984 case ARM::VLD3LNd16Pseudo_UPD:
985 case ARM::VLD3LNd32Pseudo_UPD:
986 case ARM::VLD3LNq16Pseudo_UPD:
987 case ARM::VLD3LNq32Pseudo_UPD:
988 case ARM::VLD4LNd8Pseudo:
989 case ARM::VLD4LNd16Pseudo:
990 case ARM::VLD4LNd32Pseudo:
991 case ARM::VLD4LNq16Pseudo:
992 case ARM::VLD4LNq32Pseudo:
993 case ARM::VLD4LNd8Pseudo_UPD:
994 case ARM::VLD4LNd16Pseudo_UPD:
995 case ARM::VLD4LNd32Pseudo_UPD:
996 case ARM::VLD4LNq16Pseudo_UPD:
997 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000998 case ARM::VST1LNq8Pseudo:
999 case ARM::VST1LNq16Pseudo:
1000 case ARM::VST1LNq32Pseudo:
1001 case ARM::VST1LNq8Pseudo_UPD:
1002 case ARM::VST1LNq16Pseudo_UPD:
1003 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001004 case ARM::VST2LNd8Pseudo:
1005 case ARM::VST2LNd16Pseudo:
1006 case ARM::VST2LNd32Pseudo:
1007 case ARM::VST2LNq16Pseudo:
1008 case ARM::VST2LNq32Pseudo:
1009 case ARM::VST2LNd8Pseudo_UPD:
1010 case ARM::VST2LNd16Pseudo_UPD:
1011 case ARM::VST2LNd32Pseudo_UPD:
1012 case ARM::VST2LNq16Pseudo_UPD:
1013 case ARM::VST2LNq32Pseudo_UPD:
1014 case ARM::VST3LNd8Pseudo:
1015 case ARM::VST3LNd16Pseudo:
1016 case ARM::VST3LNd32Pseudo:
1017 case ARM::VST3LNq16Pseudo:
1018 case ARM::VST3LNq32Pseudo:
1019 case ARM::VST3LNd8Pseudo_UPD:
1020 case ARM::VST3LNd16Pseudo_UPD:
1021 case ARM::VST3LNd32Pseudo_UPD:
1022 case ARM::VST3LNq16Pseudo_UPD:
1023 case ARM::VST3LNq32Pseudo_UPD:
1024 case ARM::VST4LNd8Pseudo:
1025 case ARM::VST4LNd16Pseudo:
1026 case ARM::VST4LNd32Pseudo:
1027 case ARM::VST4LNq16Pseudo:
1028 case ARM::VST4LNq32Pseudo:
1029 case ARM::VST4LNd8Pseudo_UPD:
1030 case ARM::VST4LNd16Pseudo_UPD:
1031 case ARM::VST4LNd32Pseudo_UPD:
1032 case ARM::VST4LNq16Pseudo_UPD:
1033 case ARM::VST4LNq32Pseudo_UPD:
1034 ExpandLaneOp(MBBI);
1035 break;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001036
1037 case ARM::VTBL2Pseudo:
1038 ExpandVTBL(MBBI, ARM::VTBL2, false, 2); break;
1039 case ARM::VTBL3Pseudo:
1040 ExpandVTBL(MBBI, ARM::VTBL3, false, 3); break;
1041 case ARM::VTBL4Pseudo:
1042 ExpandVTBL(MBBI, ARM::VTBL4, false, 4); break;
1043 case ARM::VTBX2Pseudo:
1044 ExpandVTBL(MBBI, ARM::VTBX2, true, 2); break;
1045 case ARM::VTBX3Pseudo:
1046 ExpandVTBL(MBBI, ARM::VTBX3, true, 3); break;
1047 case ARM::VTBX4Pseudo:
1048 ExpandVTBL(MBBI, ARM::VTBX4, true, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +00001049 }
1050
1051 if (ModifiedOp)
Evan Chengd929f772010-05-13 00:17:02 +00001052 Modified = true;
Evan Chengb9803a82009-11-06 23:52:48 +00001053 MBBI = NMBBI;
1054 }
1055
1056 return Modified;
1057}
1058
1059bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Jim Grosbache4ad3872010-10-19 23:27:08 +00001060 TII = static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
Evan Chengd929f772010-05-13 00:17:02 +00001061 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng893d7fe2010-11-12 23:03:38 +00001062 STI = &MF.getTarget().getSubtarget<ARMSubtarget>();
Evan Chengb9803a82009-11-06 23:52:48 +00001063
1064 bool Modified = false;
1065 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1066 ++MFI)
1067 Modified |= ExpandMBB(*MFI);
1068 return Modified;
1069}
1070
1071/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1072/// expansion pass.
1073FunctionPass *llvm::createARMExpandPseudoPass() {
1074 return new ARMExpandPseudo();
1075}