blob: f5e2d3024e47d99e344413e0a86e0291f445b22d [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsInstrInfo.cpp - Mips Instruction Information ------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#include "MipsInstrInfo.h"
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000015#include "MipsTargetMachine.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "MipsMachineFunction.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000017#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman99114052009-06-03 20:30:14 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000020#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000022#include "llvm/ADT/STLExtras.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000023
Evan Cheng4db3cff2011-07-01 17:57:27 +000024#define GET_INSTRINFO_CTOR
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025#include "MipsGenInstrInfo.inc"
26
27using namespace llvm;
28
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029MipsInstrInfo::MipsInstrInfo(MipsTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000030 : MipsGenInstrInfo(Mips::ADJCALLSTACKDOWN, Mips::ADJCALLSTACKUP),
Akira Hatanaka43aed322011-10-11 00:37:28 +000031 TM(tm), IsN64(TM.getSubtarget<MipsSubtarget>().isABI_N64()),
Akira Hatanaka6e55ff52011-12-12 22:39:35 +000032 RI(*TM.getSubtargetImpl(), *this),
33 UncondBrOpc(TM.getRelocationModel() == Reloc::PIC_ ? Mips::B : Mips::J) {}
Akira Hatanaka794bf172011-07-07 23:56:50 +000034
Jia Liubb481f82012-02-28 07:46:26 +000035const MipsRegisterInfo &MipsInstrInfo::getRegisterInfo() const {
Akira Hatanaka794bf172011-07-07 23:56:50 +000036 return RI;
37}
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039static bool isZeroImm(const MachineOperand &op) {
Dan Gohmand735b802008-10-03 15:45:36 +000040 return op.isImm() && op.getImm() == 0;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041}
42
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000043/// isLoadFromStackSlot - If the specified machine instruction is a direct
44/// load from a stack slot, return the virtual or physical register number of
45/// the destination along with the FrameIndex of the loaded stack slot. If
46/// not, return 0. This predicate must return 0 if the instruction has
47/// any side effects other than loading from the stack slot.
48unsigned MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000049isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000050{
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000051 unsigned Opc = MI->getOpcode();
52
53 if ((Opc == Mips::LW) || (Opc == Mips::LW_P8) || (Opc == Mips::LD) ||
54 (Opc == Mips::LD_P8) || (Opc == Mips::LWC1) || (Opc == Mips::LWC1_P8) ||
55 (Opc == Mips::LDC1) || (Opc == Mips::LDC164) ||
56 (Opc == Mips::LDC164_P8)) {
Akira Hatanakad3ac47f2011-07-07 18:57:00 +000057 if ((MI->getOperand(1).isFI()) && // is a stack slot
58 (MI->getOperand(2).isImm()) && // the imm is zero
59 (isZeroImm(MI->getOperand(2)))) {
60 FrameIndex = MI->getOperand(1).getIndex();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000061 return MI->getOperand(0).getReg();
62 }
63 }
64
65 return 0;
66}
67
68/// isStoreToStackSlot - If the specified machine instruction is a direct
69/// store to a stack slot, return the virtual or physical register number of
70/// the source reg along with the FrameIndex of the loaded stack slot. If
71/// not, return 0. This predicate must return 0 if the instruction has
72/// any side effects other than storing to the stack slot.
73unsigned MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000074isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000075{
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000076 unsigned Opc = MI->getOpcode();
77
78 if ((Opc == Mips::SW) || (Opc == Mips::SW_P8) || (Opc == Mips::SD) ||
79 (Opc == Mips::SD_P8) || (Opc == Mips::SWC1) || (Opc == Mips::SWC1_P8) ||
80 (Opc == Mips::SDC1) || (Opc == Mips::SDC164) ||
81 (Opc == Mips::SDC164_P8)) {
Akira Hatanakad3ac47f2011-07-07 18:57:00 +000082 if ((MI->getOperand(1).isFI()) && // is a stack slot
83 (MI->getOperand(2).isImm()) && // the imm is zero
84 (isZeroImm(MI->getOperand(2)))) {
85 FrameIndex = MI->getOperand(1).getIndex();
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +000086 return MI->getOperand(0).getReg();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000087 }
88 }
89 return 0;
90}
91
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +000092/// insertNoop - If data hazard condition is found insert the target nop
93/// instruction.
94void MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000095insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +000096{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +000097 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +000098 BuildMI(MBB, MI, DL, get(Mips::NOP));
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +000099}
100
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000101void MipsInstrInfo::
102copyPhysReg(MachineBasicBlock &MBB,
103 MachineBasicBlock::iterator I, DebugLoc DL,
104 unsigned DestReg, unsigned SrcReg,
105 bool KillSrc) const {
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000106 unsigned Opc = 0, ZeroReg = 0;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000107
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000108 if (Mips::CPURegsRegClass.contains(DestReg)) { // Copy to CPU Reg.
109 if (Mips::CPURegsRegClass.contains(SrcReg))
110 Opc = Mips::ADDu, ZeroReg = Mips::ZERO;
111 else if (Mips::CCRRegClass.contains(SrcReg))
112 Opc = Mips::CFC1;
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000113 else if (Mips::FGR32RegClass.contains(SrcReg))
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000114 Opc = Mips::MFC1;
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000115 else if (SrcReg == Mips::HI)
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000116 Opc = Mips::MFHI, SrcReg = 0;
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000117 else if (SrcReg == Mips::LO)
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000118 Opc = Mips::MFLO, SrcReg = 0;
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000119 }
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000120 else if (Mips::CPURegsRegClass.contains(SrcReg)) { // Copy from CPU Reg.
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000121 if (Mips::CCRRegClass.contains(DestReg))
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000122 Opc = Mips::CTC1;
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000123 else if (Mips::FGR32RegClass.contains(DestReg))
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000124 Opc = Mips::MTC1;
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000125 else if (DestReg == Mips::HI)
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000126 Opc = Mips::MTHI, DestReg = 0;
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000127 else if (DestReg == Mips::LO)
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000128 Opc = Mips::MTLO, DestReg = 0;
129 }
130 else if (Mips::FGR32RegClass.contains(DestReg, SrcReg))
Akira Hatanaka4391bb72011-10-08 03:50:18 +0000131 Opc = Mips::FMOV_S;
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000132 else if (Mips::AFGR64RegClass.contains(DestReg, SrcReg))
133 Opc = Mips::FMOV_D32;
Akira Hatanaka29d525a2011-11-07 21:35:45 +0000134 else if (Mips::FGR64RegClass.contains(DestReg, SrcReg))
135 Opc = Mips::FMOV_D64;
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000136 else if (Mips::CCRRegClass.contains(DestReg, SrcReg))
137 Opc = Mips::MOVCCRToCCR;
138 else if (Mips::CPU64RegsRegClass.contains(DestReg)) { // Copy to CPU64 Reg.
139 if (Mips::CPU64RegsRegClass.contains(SrcReg))
140 Opc = Mips::DADDu, ZeroReg = Mips::ZERO_64;
141 else if (SrcReg == Mips::HI64)
142 Opc = Mips::MFHI64, SrcReg = 0;
143 else if (SrcReg == Mips::LO64)
144 Opc = Mips::MFLO64, SrcReg = 0;
Akira Hatanaka29d525a2011-11-07 21:35:45 +0000145 else if (Mips::FGR64RegClass.contains(SrcReg))
146 Opc = Mips::DMFC1;
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000147 }
148 else if (Mips::CPU64RegsRegClass.contains(SrcReg)) { // Copy from CPU64 Reg.
149 if (DestReg == Mips::HI64)
150 Opc = Mips::MTHI64, DestReg = 0;
151 else if (DestReg == Mips::LO64)
152 Opc = Mips::MTLO64, DestReg = 0;
Akira Hatanaka29d525a2011-11-07 21:35:45 +0000153 else if (Mips::FGR64RegClass.contains(DestReg))
154 Opc = Mips::DMTC1;
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000155 }
156
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000157 assert(Opc && "Cannot copy registers");
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000158
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000159 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
Jia Liubb481f82012-02-28 07:46:26 +0000160
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000161 if (DestReg)
162 MIB.addReg(DestReg, RegState::Define);
Jakob Stoklund Olesen273c14f2010-07-11 01:08:31 +0000163
Akira Hatanaka2ad76682011-10-03 20:38:08 +0000164 if (ZeroReg)
165 MIB.addReg(ZeroReg);
166
167 if (SrcReg)
168 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000169}
170
Akira Hatanakafd1d9252011-12-24 03:11:18 +0000171static MachineMemOperand* GetMemOperand(MachineBasicBlock &MBB, int FI,
172 unsigned Flag) {
173 MachineFunction &MF = *MBB.getParent();
174 MachineFrameInfo &MFI = *MF.getFrameInfo();
175 unsigned Align = MFI.getObjectAlignment(FI);
Jia Liubb481f82012-02-28 07:46:26 +0000176
Akira Hatanakafd1d9252011-12-24 03:11:18 +0000177 return MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI), Flag,
178 MFI.getObjectSize(FI), Align);
179}
180
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000181void MipsInstrInfo::
182storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000183 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000184 const TargetRegisterClass *RC,
185 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000186 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000187 if (I != MBB.end()) DL = I->getDebugLoc();
Akira Hatanakafd1d9252011-12-24 03:11:18 +0000188 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
189
Akira Hatanaka43aed322011-10-11 00:37:28 +0000190 unsigned Opc = 0;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000191
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000192 if (Mips::CPURegsRegClass.hasSubClassEq(RC))
Akira Hatanaka43aed322011-10-11 00:37:28 +0000193 Opc = IsN64 ? Mips::SW_P8 : Mips::SW;
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000194 else if (Mips::CPU64RegsRegClass.hasSubClassEq(RC))
Akira Hatanaka43aed322011-10-11 00:37:28 +0000195 Opc = IsN64 ? Mips::SD_P8 : Mips::SD;
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000196 else if (Mips::FGR32RegClass.hasSubClassEq(RC))
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000197 Opc = IsN64 ? Mips::SWC1_P8 : Mips::SWC1;
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000198 else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
Akira Hatanaka43aed322011-10-11 00:37:28 +0000199 Opc = Mips::SDC1;
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000200 else if (Mips::FGR64RegClass.hasSubClassEq(RC))
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000201 Opc = IsN64 ? Mips::SDC164_P8 : Mips::SDC164;
Akira Hatanaka43aed322011-10-11 00:37:28 +0000202
203 assert(Opc && "Register class not handled!");
204 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill))
Akira Hatanakafd1d9252011-12-24 03:11:18 +0000205 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000206}
207
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000208void MipsInstrInfo::
209loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
210 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000211 const TargetRegisterClass *RC,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000212 const TargetRegisterInfo *TRI) const
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000213{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000214 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000215 if (I != MBB.end()) DL = I->getDebugLoc();
Akira Hatanakafd1d9252011-12-24 03:11:18 +0000216 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
Akira Hatanaka43aed322011-10-11 00:37:28 +0000217 unsigned Opc = 0;
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000218
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000219 if (Mips::CPURegsRegClass.hasSubClassEq(RC))
Akira Hatanaka43aed322011-10-11 00:37:28 +0000220 Opc = IsN64 ? Mips::LW_P8 : Mips::LW;
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000221 else if (Mips::CPU64RegsRegClass.hasSubClassEq(RC))
Akira Hatanaka43aed322011-10-11 00:37:28 +0000222 Opc = IsN64 ? Mips::LD_P8 : Mips::LD;
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000223 else if (Mips::FGR32RegClass.hasSubClassEq(RC))
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000224 Opc = IsN64 ? Mips::LWC1_P8 : Mips::LWC1;
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000225 else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
Akira Hatanaka43aed322011-10-11 00:37:28 +0000226 Opc = Mips::LDC1;
Akira Hatanaka66e19c32012-05-16 22:19:56 +0000227 else if (Mips::FGR64RegClass.hasSubClassEq(RC))
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000228 Opc = IsN64 ? Mips::LDC164_P8 : Mips::LDC164;
Akira Hatanaka43aed322011-10-11 00:37:28 +0000229
230 assert(Opc && "Register class not handled!");
Akira Hatanakafd1d9252011-12-24 03:11:18 +0000231 BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(0)
232 .addMemOperand(MMO);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000233}
234
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000235MachineInstr*
236MipsInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF, int FrameIx,
237 uint64_t Offset, const MDNode *MDPtr,
238 DebugLoc DL) const {
239 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Mips::DBG_VALUE))
240 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
241 return &*MIB;
242}
243
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000244//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000245// Branch Analysis
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000246//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000247
Akira Hatanaka20ada982011-04-01 17:39:08 +0000248static unsigned GetAnalyzableBrOpc(unsigned Opc) {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000249 return (Opc == Mips::BEQ || Opc == Mips::BNE || Opc == Mips::BGTZ ||
250 Opc == Mips::BGEZ || Opc == Mips::BLTZ || Opc == Mips::BLEZ ||
251 Opc == Mips::BEQ64 || Opc == Mips::BNE64 || Opc == Mips::BGTZ64 ||
252 Opc == Mips::BGEZ64 || Opc == Mips::BLTZ64 || Opc == Mips::BLEZ64 ||
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000253 Opc == Mips::BC1T || Opc == Mips::BC1F || Opc == Mips::B ||
254 Opc == Mips::J) ?
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000255 Opc : 0;
Akira Hatanaka20ada982011-04-01 17:39:08 +0000256}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000257
Akira Hatanaka20ada982011-04-01 17:39:08 +0000258/// GetOppositeBranchOpc - Return the inverse of the specified
259/// opcode, e.g. turning BEQ to BNE.
260unsigned Mips::GetOppositeBranchOpc(unsigned Opc)
261{
262 switch (Opc) {
Akira Hatanaka82099682011-12-19 19:52:25 +0000263 default: llvm_unreachable("Illegal opcode!");
264 case Mips::BEQ: return Mips::BNE;
265 case Mips::BNE: return Mips::BEQ;
266 case Mips::BGTZ: return Mips::BLEZ;
267 case Mips::BGEZ: return Mips::BLTZ;
268 case Mips::BLTZ: return Mips::BGEZ;
269 case Mips::BLEZ: return Mips::BGTZ;
270 case Mips::BEQ64: return Mips::BNE64;
271 case Mips::BNE64: return Mips::BEQ64;
272 case Mips::BGTZ64: return Mips::BLEZ64;
273 case Mips::BGEZ64: return Mips::BLTZ64;
274 case Mips::BLTZ64: return Mips::BGEZ64;
275 case Mips::BLEZ64: return Mips::BGTZ64;
276 case Mips::BC1T: return Mips::BC1F;
277 case Mips::BC1F: return Mips::BC1T;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000278 }
279}
280
Akira Hatanaka20ada982011-04-01 17:39:08 +0000281static void AnalyzeCondBr(const MachineInstr* Inst, unsigned Opc,
282 MachineBasicBlock *&BB,
283 SmallVectorImpl<MachineOperand>& Cond) {
284 assert(GetAnalyzableBrOpc(Opc) && "Not an analyzable branch");
285 int NumOp = Inst->getNumExplicitOperands();
Jia Liubb481f82012-02-28 07:46:26 +0000286
Akira Hatanaka20ada982011-04-01 17:39:08 +0000287 // for both int and fp branches, the last explicit operand is the
288 // MBB.
289 BB = Inst->getOperand(NumOp-1).getMBB();
290 Cond.push_back(MachineOperand::CreateImm(Opc));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000291
Akira Hatanaka20ada982011-04-01 17:39:08 +0000292 for (int i=0; i<NumOp-1; i++)
293 Cond.push_back(Inst->getOperand(i));
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000294}
295
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000296bool MipsInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000297 MachineBasicBlock *&TBB,
298 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000299 SmallVectorImpl<MachineOperand> &Cond,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000300 bool AllowModify) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000301{
Akira Hatanaka20ada982011-04-01 17:39:08 +0000302 MachineBasicBlock::reverse_iterator I = MBB.rbegin(), REnd = MBB.rend();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000303
Akira Hatanaka20ada982011-04-01 17:39:08 +0000304 // Skip all the debug instructions.
305 while (I != REnd && I->isDebugValue())
306 ++I;
307
308 if (I == REnd || !isUnpredicatedTerminator(&*I)) {
309 // If this block ends with no branches (it just falls through to its succ)
310 // just return false, leaving TBB/FBB null.
311 TBB = FBB = NULL;
312 return false;
313 }
314
315 MachineInstr *LastInst = &*I;
316 unsigned LastOpc = LastInst->getOpcode();
317
318 // Not an analyzable branch (must be an indirect jump).
319 if (!GetAnalyzableBrOpc(LastOpc))
320 return true;
321
322 // Get the second to last instruction in the block.
323 unsigned SecondLastOpc = 0;
324 MachineInstr *SecondLastInst = NULL;
325
326 if (++I != REnd) {
327 SecondLastInst = &*I;
328 SecondLastOpc = GetAnalyzableBrOpc(SecondLastInst->getOpcode());
329
330 // Not an analyzable branch (must be an indirect jump).
331 if (isUnpredicatedTerminator(SecondLastInst) && !SecondLastOpc)
332 return true;
333 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000334
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000335 // If there is only one terminator instruction, process it.
Akira Hatanaka20ada982011-04-01 17:39:08 +0000336 if (!SecondLastOpc) {
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000337 // Unconditional branch
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000338 if (LastOpc == UncondBrOpc) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000339 TBB = LastInst->getOperand(0).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000340 return false;
341 }
342
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000343 // Conditional branch
Akira Hatanaka20ada982011-04-01 17:39:08 +0000344 AnalyzeCondBr(LastInst, LastOpc, TBB, Cond);
345 return false;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000346 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000347
Akira Hatanaka20ada982011-04-01 17:39:08 +0000348 // If we reached here, there are two branches.
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000349 // If there are three terminators, we don't know what sort of block this is.
Akira Hatanaka20ada982011-04-01 17:39:08 +0000350 if (++I != REnd && isUnpredicatedTerminator(&*I))
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000351 return true;
352
Akira Hatanaka20ada982011-04-01 17:39:08 +0000353 // If second to last instruction is an unconditional branch,
354 // analyze it and remove the last instruction.
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000355 if (SecondLastOpc == UncondBrOpc) {
Akira Hatanaka20ada982011-04-01 17:39:08 +0000356 // Return if the last instruction cannot be removed.
357 if (!AllowModify)
358 return true;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000359
Chris Lattner8aa797a2007-12-30 23:10:15 +0000360 TBB = SecondLastInst->getOperand(0).getMBB();
Akira Hatanaka20ada982011-04-01 17:39:08 +0000361 LastInst->eraseFromParent();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000362 return false;
363 }
364
Akira Hatanaka20ada982011-04-01 17:39:08 +0000365 // Conditional branch followed by an unconditional branch.
366 // The last one must be unconditional.
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000367 if (LastOpc != UncondBrOpc)
Akira Hatanaka20ada982011-04-01 17:39:08 +0000368 return true;
369
370 AnalyzeCondBr(SecondLastInst, SecondLastOpc, TBB, Cond);
371 FBB = LastInst->getOperand(0).getMBB();
372
373 return false;
Jia Liubb481f82012-02-28 07:46:26 +0000374}
375
Akira Hatanaka20ada982011-04-01 17:39:08 +0000376void MipsInstrInfo::BuildCondBr(MachineBasicBlock &MBB,
377 MachineBasicBlock *TBB, DebugLoc DL,
378 const SmallVectorImpl<MachineOperand>& Cond)
379 const {
380 unsigned Opc = Cond[0].getImm();
Evan Chenge837dea2011-06-28 19:10:37 +0000381 const MCInstrDesc &MCID = get(Opc);
382 MachineInstrBuilder MIB = BuildMI(&MBB, DL, MCID);
Akira Hatanaka20ada982011-04-01 17:39:08 +0000383
384 for (unsigned i = 1; i < Cond.size(); ++i)
385 MIB.addReg(Cond[i].getReg());
386
387 MIB.addMBB(TBB);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000388}
389
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000390unsigned MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000391InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000392 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000393 const SmallVectorImpl<MachineOperand> &Cond,
394 DebugLoc DL) const {
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000395 // Shouldn't be a fall through.
396 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000397
Akira Hatanaka20ada982011-04-01 17:39:08 +0000398 // # of condition operands:
399 // Unconditional branches: 0
400 // Floating point branches: 1 (opc)
401 // Int BranchZero: 2 (opc, reg)
402 // Int Branch: 3 (opc, reg0, reg1)
403 assert((Cond.size() <= 3) &&
404 "# of Mips branch conditions must be <= 3!");
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000405
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000406 // Two-way Conditional branch.
Akira Hatanaka20ada982011-04-01 17:39:08 +0000407 if (FBB) {
408 BuildCondBr(MBB, TBB, DL, Cond);
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000409 BuildMI(&MBB, DL, get(UncondBrOpc)).addMBB(FBB);
Akira Hatanaka20ada982011-04-01 17:39:08 +0000410 return 2;
411 }
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000412
Akira Hatanaka20ada982011-04-01 17:39:08 +0000413 // One way branch.
414 // Unconditional branch.
415 if (Cond.empty())
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000416 BuildMI(&MBB, DL, get(UncondBrOpc)).addMBB(TBB);
Akira Hatanaka20ada982011-04-01 17:39:08 +0000417 else // Conditional branch.
418 BuildCondBr(MBB, TBB, DL, Cond);
419 return 1;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000420}
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000421
422unsigned MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000423RemoveBranch(MachineBasicBlock &MBB) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000424{
Akira Hatanaka20ada982011-04-01 17:39:08 +0000425 MachineBasicBlock::reverse_iterator I = MBB.rbegin(), REnd = MBB.rend();
426 MachineBasicBlock::reverse_iterator FirstBr;
427 unsigned removed;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000428
Akira Hatanaka20ada982011-04-01 17:39:08 +0000429 // Skip all the debug instructions.
430 while (I != REnd && I->isDebugValue())
431 ++I;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000432
Akira Hatanaka20ada982011-04-01 17:39:08 +0000433 FirstBr = I;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000434
Akira Hatanaka20ada982011-04-01 17:39:08 +0000435 // Up to 2 branches are removed.
436 // Note that indirect branches are not removed.
437 for(removed = 0; I != REnd && removed < 2; ++I, ++removed)
438 if (!GetAnalyzableBrOpc(I->getOpcode()))
439 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000440
Akira Hatanaka20ada982011-04-01 17:39:08 +0000441 MBB.erase(I.base(), FirstBr.base());
442
443 return removed;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000444}
445
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000446/// ReverseBranchCondition - Return the inverse opcode of the
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000447/// specified Branch instruction.
448bool MipsInstrInfo::
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000449ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000450{
Akira Hatanaka20ada982011-04-01 17:39:08 +0000451 assert( (Cond.size() && Cond.size() <= 3) &&
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000452 "Invalid Mips branch condition!");
Akira Hatanaka20ada982011-04-01 17:39:08 +0000453 Cond[0].setImm(Mips::GetOppositeBranchOpc(Cond[0].getImm()));
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000454 return false;
455}
Dan Gohman99114052009-06-03 20:30:14 +0000456