blob: bef06939ea5b5343ae3596698d6d9f44fc7ac890 [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
18// VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
19def VSPLT_get_imm : SDNodeXForm<build_vector, [{
20 return getI32Imm(PPC::getVSPLTImmediate(N));
21}]>;
22
23def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{
24 return PPC::isSplatShuffleMask(N);
25}], VSPLT_get_imm>;
26
Chris Lattnerb22a04d2006-03-25 07:51:43 +000027
28// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
29def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
30 char Val;
31 PPC::isVecSplatImm(N, 1, &Val);
32 return getI32Imm(Val);
33}]>;
34def vecspltisb : PatLeaf<(build_vector), [{
35 return PPC::isVecSplatImm(N, 1);
36}], VSPLTISB_get_imm>;
37
38// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
39def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
40 char Val;
41 PPC::isVecSplatImm(N, 2, &Val);
42 return getI32Imm(Val);
43}]>;
44def vecspltish : PatLeaf<(build_vector), [{
45 return PPC::isVecSplatImm(N, 2);
46}], VSPLTISH_get_imm>;
47
48// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
49def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
50 char Val;
51 PPC::isVecSplatImm(N, 4, &Val);
52 return getI32Imm(Val);
53}]>;
54def vecspltisw : PatLeaf<(build_vector), [{
55 return PPC::isVecSplatImm(N, 4);
56}], VSPLTISW_get_imm>;
57
Chris Lattnerb8a45c22006-03-26 04:57:17 +000058class isVDOT { // vector dot instruction.
59 list<Register> Defs = [CR6];
60 bit RC = 1;
61}
Chris Lattnerb22a04d2006-03-25 07:51:43 +000062
63//===----------------------------------------------------------------------===//
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000064// Helpers for defining instructions that directly correspond to intrinsics.
65
Chris Lattner8768bf62006-03-30 23:39:06 +000066// VA1a_Int - A VAForm_1a intrinsic definition.
Chris Lattnerb5c4d172006-03-31 21:57:36 +000067class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID>
68 : VAForm_1a<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
69 !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP,
Chris Lattner8768bf62006-03-30 23:39:06 +000070 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
71
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000072// VX1_Int - A VXForm_1 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +000073class VX1_Int<bits<11> xo, string opc, Intrinsic IntID>
74 : VXForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
75 !strconcat(opc, " $vD, $vA, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000076 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>;
77
78// VX2_Int - A VXForm_2 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +000079class VX2_Int<bits<11> xo, string opc, Intrinsic IntID>
80 : VXForm_2<xo, (ops VRRC:$vD, VRRC:$vB),
81 !strconcat(opc, " $vD, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000082 [(set VRRC:$vD, (IntID VRRC:$vB))]>;
83
84//===----------------------------------------------------------------------===//
Chris Lattnerb22a04d2006-03-25 07:51:43 +000085// Instruction Definitions.
86
87def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
88 [(set VRRC:$rD, (v4f32 (undef)))]>;
89
90let isLoad = 1, PPC970_Unit = 2 in { // Loads.
91def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
92 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000093 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000094def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000095 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000096 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000097def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000098 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000099 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000100def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000101 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000102 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
103def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
104 "lvxl $vD, $src", LdStGeneral,
105 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000106}
107
Chris Lattner30a6aba2006-03-30 23:07:36 +0000108def LVSL : XForm_1<31, 6, (ops VRRC:$vD, memrr:$src),
109 "lvsl $vD, $src", LdStGeneral,
110 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
111 PPC970_Unit_LSU;
112def LVSR : XForm_1<31, 38, (ops VRRC:$vD, memrr:$src),
113 "lvsl $vD, $src", LdStGeneral,
114 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
115 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000116
117let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +0000118def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
119 "stvebx $rS, $dst", LdStGeneral,
120 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
121def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
122 "stvehx $rS, $dst", LdStGeneral,
123 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
124def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
125 "stvewx $rS, $dst", LdStGeneral,
126 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000127def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
128 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000129 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
130def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
131 "stvxl $rS, $dst", LdStGeneral,
132 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000133}
134
135let PPC970_Unit = 5 in { // VALU Operations.
136// VA-Form instructions. 3-input AltiVec ops.
137def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
138 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
139 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
140 VRRC:$vB))]>,
141 Requires<[FPContractions]>;
142def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
143 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
144 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
145 VRRC:$vB)))]>,
146 Requires<[FPContractions]>;
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000147def VMHADDSHS : VA1a_Int<32, "vmhaddshs", int_ppc_altivec_vmhaddshs>;
148def VMHRADDSHS : VA1a_Int<33, "vmhraddshs", int_ppc_altivec_vmhraddshs>;
149def VPERM : VA1a_Int<43, "vperm", int_ppc_altivec_vperm>;
150def VSEL : VA1a_Int<42, "vsel", int_ppc_altivec_vsel>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000151
Chris Lattnere7d959c2006-03-26 00:41:48 +0000152def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
153 "vsldoi $vD, $vA, $vB, $SH", VecFP,
154 [(set VRRC:$vD,
155 (int_ppc_altivec_vsldoi VRRC:$vA, VRRC:$vB,
156 imm:$SH))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000157
158// VX-Form instructions. AltiVec arithmetic ops.
159def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
160 "vaddfp $vD, $vA, $vB", VecFP,
161 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000162
163def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
164 "vaddubm $vD, $vA, $vB", VecGeneral,
165 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
166def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
167 "vadduhm $vD, $vA, $vB", VecGeneral,
168 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
169def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
170 "vadduwm $vD, $vA, $vB", VecGeneral,
171 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
172
Chris Lattner348ba3f2006-03-31 22:41:56 +0000173def VADDCUW : VX1_Int<384, "vaddcuw", int_ppc_altivec_vaddcuw>;
174def VADDSBS : VX1_Int<768, "vaddsbs", int_ppc_altivec_vaddsbs>;
175def VADDSHS : VX1_Int<832, "vaddshs", int_ppc_altivec_vaddshs>;
176def VADDSWS : VX1_Int<896, "vaddsws", int_ppc_altivec_vaddsws>;
177def VADDUBS : VX1_Int<512, "vaddubs", int_ppc_altivec_vaddubs>;
178def VADDUHS : VX1_Int<576, "vadduhs", int_ppc_altivec_vadduhs>;
179def VADDUWS : VX1_Int<640, "vadduws", int_ppc_altivec_vadduws>;
Chris Lattner5d729072006-03-26 02:39:02 +0000180
Chris Lattner348ba3f2006-03-31 22:41:56 +0000181
Chris Lattner2430a5f2006-03-25 22:16:05 +0000182def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
183 "vand $vD, $vA, $vB", VecFP,
184 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
185def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
186 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000187 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000188
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000189def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
190 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000191 [(set VRRC:$vD,
192 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000193def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
194 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000195 [(set VRRC:$vD,
196 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000197def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
198 "vctsxs $vD, $vB, $UIMM", VecFP,
199 []>;
200def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
201 "vctuxs $vD, $vB, $UIMM", VecFP,
202 []>;
Chris Lattner348ba3f2006-03-31 22:41:56 +0000203def VEXPTEFP : VX2_Int<394, "vexptefp", int_ppc_altivec_vexptefp>;
204def VLOGEFP : VX2_Int<458, "vlogefp", int_ppc_altivec_vlogefp>;
205
Chris Lattnerc461a512006-04-03 15:58:28 +0000206def VMAXFP : VX1_Int<1034, "vmaxfp", int_ppc_altivec_vmaxfp>;
207def VMAXSB : VX1_Int< 258, "vmaxsb", int_ppc_altivec_vmaxsb>;
208def VMAXSH : VX1_Int< 322, "vmaxsh", int_ppc_altivec_vmaxsh>;
209def VMAXSW : VX1_Int< 386, "vmaxsw", int_ppc_altivec_vmaxsw>;
210def VMAXUB : VX1_Int< 2, "vmaxub", int_ppc_altivec_vmaxub>;
211def VMAXUH : VX1_Int< 66, "vmaxuh", int_ppc_altivec_vmaxuh>;
212def VMAXUW : VX1_Int< 130, "vmaxuw", int_ppc_altivec_vmaxuw>;
213def VMINFP : VX1_Int<1098, "vminfp", int_ppc_altivec_vminfp>;
214def VMINSB : VX1_Int< 770, "vminsb", int_ppc_altivec_vminsb>;
215def VMINSH : VX1_Int< 834, "vminsh", int_ppc_altivec_vminsh>;
216def VMINSW : VX1_Int< 896, "vminsw", int_ppc_altivec_vminsw>;
217def VMINUB : VX1_Int< 514, "vminub", int_ppc_altivec_vminub>;
218def VMINUH : VX1_Int< 578, "vminuh", int_ppc_altivec_vminuh>;
219def VMINUW : VX1_Int< 642, "vminuw", int_ppc_altivec_vminuw>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000220
Chris Lattner6cea8142006-03-31 22:34:05 +0000221def VMRGHH : VX1_Int<76 , "vmrghh", int_ppc_altivec_vmrghh>;
222def VMRGHW : VX1_Int<140, "vmrghw", int_ppc_altivec_vmrghw>;
223def VMRGLH : VX1_Int<332, "vmrglh", int_ppc_altivec_vmrglh>;
224def VMRGLW : VX1_Int<396, "vmrglw", int_ppc_altivec_vmrglw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000225
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000226def VMSUMMBM : VA1a_Int<37, "vmsummbm", int_ppc_altivec_vmsummbm>;
227def VMSUMSHM : VA1a_Int<40, "vmsumshm", int_ppc_altivec_vmsumshm>;
228def VMSUMSHS : VA1a_Int<41, "vmsumshs", int_ppc_altivec_vmsumshs>;
229def VMSUMUBM : VA1a_Int<36, "vmsumubm", int_ppc_altivec_vmsumubm>;
230def VMSUMUHM : VA1a_Int<38, "vmsumuhm", int_ppc_altivec_vmsumuhm>;
231def VMSUMUHS : VA1a_Int<39, "vmsumuhs", int_ppc_altivec_vmsumuhs>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000232
Chris Lattner6cea8142006-03-31 22:34:05 +0000233def VMULESB : VX1_Int<776, "vmulesb", int_ppc_altivec_vmulesb>;
234def VMULESH : VX1_Int<840, "vmulesh", int_ppc_altivec_vmulesh>;
235def VMULEUB : VX1_Int<520, "vmuleub", int_ppc_altivec_vmuleub>;
236def VMULEUH : VX1_Int<584, "vmuleuh", int_ppc_altivec_vmuleuh>;
237def VMULOSB : VX1_Int<264, "vmulosb", int_ppc_altivec_vmulosb>;
238def VMULOSH : VX1_Int<328, "vmulosh", int_ppc_altivec_vmulosh>;
239def VMULOUB : VX1_Int< 8, "vmuloub", int_ppc_altivec_vmuloub>;
240def VMULOUH : VX1_Int< 72, "vmulouh", int_ppc_altivec_vmulouh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000241
Chris Lattner6cea8142006-03-31 22:34:05 +0000242def VREFP : VX2_Int<266, "vrefp", int_ppc_altivec_vrefp>;
243def VRFIM : VX2_Int<714, "vrfim", int_ppc_altivec_vrfim>;
244def VRFIN : VX2_Int<522, "vrfin", int_ppc_altivec_vrfin>;
245def VRFIP : VX2_Int<650, "vrfip", int_ppc_altivec_vrfip>;
246def VRFIZ : VX2_Int<586, "vrfiz", int_ppc_altivec_vrfiz>;
247def VRSQRTEFP : VX2_Int<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000248
Chris Lattner6cea8142006-03-31 22:34:05 +0000249def VSUBCUW : VX1_Int<74, "vsubcuw", int_ppc_altivec_vsubcuw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000250
251def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
252 "vsubfp $vD, $vA, $vB", VecGeneral,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000253 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000254def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
255 "vsububm $vD, $vA, $vB", VecGeneral,
256 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
257def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
258 "vsubuhm $vD, $vA, $vB", VecGeneral,
259 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
260def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
261 "vsubuwm $vD, $vA, $vB", VecGeneral,
262 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
263
Chris Lattner6cea8142006-03-31 22:34:05 +0000264def VSUBSBS : VX1_Int<1792, "vsubsbs" , int_ppc_altivec_vsubsbs>;
265def VSUBSHS : VX1_Int<1856, "vsubshs" , int_ppc_altivec_vsubshs>;
266def VSUBSWS : VX1_Int<1920, "vsubsws" , int_ppc_altivec_vsubsws>;
267def VSUBUBS : VX1_Int<1536, "vsububs" , int_ppc_altivec_vsububs>;
268def VSUBUHS : VX1_Int<1600, "vsubuhs" , int_ppc_altivec_vsubuhs>;
269def VSUBUWS : VX1_Int<1664, "vsubuws" , int_ppc_altivec_vsubuws>;
270def VSUMSWS : VX1_Int<1928, "vsumsws" , int_ppc_altivec_vsumsws>;
271def VSUM2SWS: VX1_Int<1672, "vsum2sws", int_ppc_altivec_vsum2sws>;
272def VSUM4SBS: VX1_Int<1672, "vsum4sbs", int_ppc_altivec_vsum4sbs>;
273def VSUM4SHS: VX1_Int<1608, "vsum4shs", int_ppc_altivec_vsum4shs>;
274def VSUM4UBS: VX1_Int<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000275
Chris Lattner2430a5f2006-03-25 22:16:05 +0000276def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
277 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000278 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000279def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
280 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000281 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000282def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
283 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000284 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000285
Chris Lattner6cea8142006-03-31 22:34:05 +0000286def VRLB : VX1_Int< 4, "vrlb", int_ppc_altivec_vrlb>;
287def VRLH : VX1_Int< 68, "vrlh", int_ppc_altivec_vrlh>;
288def VRLW : VX1_Int< 132, "vrlw", int_ppc_altivec_vrlw>;
289def VSLO : VX1_Int<1036, "vslo", int_ppc_altivec_vslo>;
290def VSLB : VX1_Int< 260, "vslb", int_ppc_altivec_vslb>;
291def VSLH : VX1_Int< 324, "vslh", int_ppc_altivec_vslh>;
292def VSLW : VX1_Int< 388, "vslw", int_ppc_altivec_vslw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000293
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000294def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
295 "vspltb $vD, $vB, $UIMM", VecPerm,
Chris Lattner684ad772006-04-04 00:05:13 +0000296 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
297 VSPLT_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000298def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
299 "vsplth $vD, $vB, $UIMM", VecPerm,
Chris Lattner684ad772006-04-04 00:05:13 +0000300 [(set VRRC:$vD, (vector_shuffle (v8i16 VRRC:$vB), (undef),
301 VSPLT_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000302def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
303 "vspltw $vD, $vB, $UIMM", VecPerm,
304 [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef),
305 VSPLT_shuffle_mask:$UIMM))]>;
306
Chris Lattner6cea8142006-03-31 22:34:05 +0000307def VSR : VX1_Int< 708, "vsr" , int_ppc_altivec_vsr>;
308def VSRO : VX1_Int<1100, "vsro" , int_ppc_altivec_vsro>;
309def VSRAB : VX1_Int< 772, "vsrab", int_ppc_altivec_vsrab>;
310def VSRAH : VX1_Int< 836, "vsrah", int_ppc_altivec_vsrah>;
311def VSRAW : VX1_Int< 900, "vsraw", int_ppc_altivec_vsraw>;
312def VSRB : VX1_Int< 516, "vsrb" , int_ppc_altivec_vsrb>;
313def VSRH : VX1_Int< 580, "vsrh" , int_ppc_altivec_vsrh>;
314def VSRW : VX1_Int< 644, "vsrw" , int_ppc_altivec_vsrw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000315
316
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000317def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
318 "vspltisb $vD, $SIMM", VecPerm,
319 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
320def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
321 "vspltish $vD, $SIMM", VecPerm,
322 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
323def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
324 "vspltisw $vD, $SIMM", VecPerm,
325 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000326
Chris Lattner30a6aba2006-03-30 23:07:36 +0000327// Vector Pack.
Chris Lattner6cea8142006-03-31 22:34:05 +0000328def VPKPX : VX1_Int<782, "vpkpx", int_ppc_altivec_vpkpx>;
329def VPKSHSS : VX1_Int<398, "vpkshss", int_ppc_altivec_vpkshss>;
330def VPKSHUS : VX1_Int<270, "vpkshus", int_ppc_altivec_vpkshus>;
331def VPKSWSS : VX1_Int<462, "vpkswss", int_ppc_altivec_vpkswss>;
332def VPKSWUS : VX1_Int<334, "vpkswus", int_ppc_altivec_vpkswus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000333def VPKUHUM : VXForm_1<14, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
334 "vpkuhum $vD, $vA, $vB", VecFP,
335 [/*TODO*/]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000336def VPKUHUS : VX1_Int<142, "vpkuhus", int_ppc_altivec_vpkuhus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000337def VPKUWUM : VXForm_1<78, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
338 "vpkuwum $vD, $vA, $vB", VecFP,
339 [/*TODO*/]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000340def VPKUWUS : VX1_Int<206, "vpkuwus", int_ppc_altivec_vpkuwus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000341
342// Vector Unpack.
Chris Lattner348ba3f2006-03-31 22:41:56 +0000343def VUPKHPX : VX2_Int<846, "vupkhpx", int_ppc_altivec_vupkhpx>;
344def VUPKHSB : VX2_Int<526, "vupkhsb", int_ppc_altivec_vupkhsb>;
345def VUPKHSH : VX2_Int<590, "vupkhsh", int_ppc_altivec_vupkhsh>;
346def VUPKLPX : VX2_Int<974, "vupklpx", int_ppc_altivec_vupklpx>;
347def VUPKLSB : VX2_Int<654, "vupklsb", int_ppc_altivec_vupklsb>;
348def VUPKLSH : VX2_Int<718, "vupklsh", int_ppc_altivec_vupklsh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000349
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000350
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000351// Altivec Comparisons.
352
Chris Lattner5f7b0192006-03-31 05:32:57 +0000353class VCMP<bits<10> xo, string asmstr, ValueType Ty>
354 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
355 [(set VRRC:$vD, (Ty (PPCvcmp VRRC:$vA, VRRC:$vB, xo)))]>;
356class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
357 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
358 [(set VRRC:$vD, (Ty (PPCvcmp_o VRRC:$vA, VRRC:$vB, xo)))]>,isVDOT;
359
360// f32 element comparisons.0
361def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
362def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
363def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
364def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
365def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
366def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
367def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
368def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000369
370// i8 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000371def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
372def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
373def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
374def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
375def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
376def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000377
378// i16 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000379def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
380def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
381def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
382def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
383def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
384def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000385
386// i32 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000387def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
388def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
389def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
390def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
391def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
392def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000393
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000394def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
395 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000396 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000397}
398
399//===----------------------------------------------------------------------===//
400// Additional Altivec Patterns
401//
402
403// Undef/Zero.
404def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
405def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
406def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000407def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
408def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
409def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000410
411// Loads.
412def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
413def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
414def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000415def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000416
417// Stores.
418def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
419 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
420def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
421 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
422def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
423 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000424def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
425 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000426
427// Bit conversions.
428def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
429def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
430def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
431
432def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
433def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
434def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
435
436def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
437def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
438def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
439
440def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
441def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
442def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
443
444// Immediate vector formation with vsplti*.
445def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
446def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
447def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
448
449def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
450def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
451def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
452
453def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
454def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
455def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
456
Chris Lattner2430a5f2006-03-25 22:16:05 +0000457// Logical Operations
Chris Lattnerc3837d42006-04-01 22:41:47 +0000458def : Pat<(v16i8 (vnot VRRC:$vA)), (v16i8 (VNOR VRRC:$vA, VRRC:$vA))>;
459def : Pat<(v8i16 (vnot VRRC:$vA)), (v8i16 (VNOR VRRC:$vA, VRRC:$vA))>;
460def : Pat<(v4i32 (vnot VRRC:$vA)), (v4i32 (VNOR VRRC:$vA, VRRC:$vA))>;
461
Chris Lattner2430a5f2006-03-25 22:16:05 +0000462def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
463def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
464def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
465def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
466def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
467def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000468def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
469def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000470def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000471 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000472def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000473 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000474
475def : Pat<(fmul VRRC:$vA, VRRC:$vB),
476 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
477
478// Fused multiply add and multiply sub for packed float. These are represented
479// separately from the real instructions above, for operations that must have
480// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
481def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
482 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
483def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
484 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
485
486def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
487 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
488def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
489 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000490def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM),
491 (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>;
492
493def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
494 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000495def : Pat<(PPCvperm (v4f32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
496 (v4f32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
497def : Pat<(PPCvperm (v8i16 VRRC:$vA), VRRC:$vB, VRRC:$vC),
498 (v8i16 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
499def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC),
500 (v16i8 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;