blob: 35fed0f5310b2466c1fda2a6ef5fb6f84808dddf [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
18// VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
19def VSPLT_get_imm : SDNodeXForm<build_vector, [{
20 return getI32Imm(PPC::getVSPLTImmediate(N));
21}]>;
22
23def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{
24 return PPC::isSplatShuffleMask(N);
25}], VSPLT_get_imm>;
26
Chris Lattnerb22a04d2006-03-25 07:51:43 +000027
28// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
29def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
30 char Val;
31 PPC::isVecSplatImm(N, 1, &Val);
32 return getI32Imm(Val);
33}]>;
34def vecspltisb : PatLeaf<(build_vector), [{
35 return PPC::isVecSplatImm(N, 1);
36}], VSPLTISB_get_imm>;
37
38// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
39def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
40 char Val;
41 PPC::isVecSplatImm(N, 2, &Val);
42 return getI32Imm(Val);
43}]>;
44def vecspltish : PatLeaf<(build_vector), [{
45 return PPC::isVecSplatImm(N, 2);
46}], VSPLTISH_get_imm>;
47
48// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
49def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
50 char Val;
51 PPC::isVecSplatImm(N, 4, &Val);
52 return getI32Imm(Val);
53}]>;
54def vecspltisw : PatLeaf<(build_vector), [{
55 return PPC::isVecSplatImm(N, 4);
56}], VSPLTISW_get_imm>;
57
Chris Lattnerb8a45c22006-03-26 04:57:17 +000058class isVDOT { // vector dot instruction.
59 list<Register> Defs = [CR6];
60 bit RC = 1;
61}
Chris Lattnerb22a04d2006-03-25 07:51:43 +000062
63//===----------------------------------------------------------------------===//
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000064// Helpers for defining instructions that directly correspond to intrinsics.
65
Chris Lattner8768bf62006-03-30 23:39:06 +000066// VA1a_Int - A VAForm_1a intrinsic definition.
Chris Lattnerb5c4d172006-03-31 21:57:36 +000067class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID>
68 : VAForm_1a<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
69 !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP,
Chris Lattner8768bf62006-03-30 23:39:06 +000070 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
71
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000072// VX1_Int - A VXForm_1 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +000073class VX1_Int<bits<11> xo, string opc, Intrinsic IntID>
74 : VXForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
75 !strconcat(opc, " $vD, $vA, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000076 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>;
77
78// VX2_Int - A VXForm_2 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +000079class VX2_Int<bits<11> xo, string opc, Intrinsic IntID>
80 : VXForm_2<xo, (ops VRRC:$vD, VRRC:$vB),
81 !strconcat(opc, " $vD, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000082 [(set VRRC:$vD, (IntID VRRC:$vB))]>;
83
84//===----------------------------------------------------------------------===//
Chris Lattnerb22a04d2006-03-25 07:51:43 +000085// Instruction Definitions.
86
87def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
88 [(set VRRC:$rD, (v4f32 (undef)))]>;
89
90let isLoad = 1, PPC970_Unit = 2 in { // Loads.
91def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
92 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000093 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000094def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000095 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000096 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +000097def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +000098 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +000099 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000100def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000101 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000102 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
103def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
104 "lvxl $vD, $src", LdStGeneral,
105 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000106}
107
Chris Lattner30a6aba2006-03-30 23:07:36 +0000108def LVSL : XForm_1<31, 6, (ops VRRC:$vD, memrr:$src),
109 "lvsl $vD, $src", LdStGeneral,
110 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
111 PPC970_Unit_LSU;
112def LVSR : XForm_1<31, 38, (ops VRRC:$vD, memrr:$src),
113 "lvsl $vD, $src", LdStGeneral,
114 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
115 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000116
117let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +0000118def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
119 "stvebx $rS, $dst", LdStGeneral,
120 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
121def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
122 "stvehx $rS, $dst", LdStGeneral,
123 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
124def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
125 "stvewx $rS, $dst", LdStGeneral,
126 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000127def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
128 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000129 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
130def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
131 "stvxl $rS, $dst", LdStGeneral,
132 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000133}
134
135let PPC970_Unit = 5 in { // VALU Operations.
136// VA-Form instructions. 3-input AltiVec ops.
137def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
138 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
139 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
140 VRRC:$vB))]>,
141 Requires<[FPContractions]>;
142def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
143 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
144 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
145 VRRC:$vB)))]>,
146 Requires<[FPContractions]>;
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000147def VMHADDSHS : VA1a_Int<32, "vmhaddshs", int_ppc_altivec_vmhaddshs>;
148def VMHRADDSHS : VA1a_Int<33, "vmhraddshs", int_ppc_altivec_vmhraddshs>;
149def VPERM : VA1a_Int<43, "vperm", int_ppc_altivec_vperm>;
150def VSEL : VA1a_Int<42, "vsel", int_ppc_altivec_vsel>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000151
Chris Lattnere7d959c2006-03-26 00:41:48 +0000152def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
153 "vsldoi $vD, $vA, $vB, $SH", VecFP,
154 [(set VRRC:$vD,
155 (int_ppc_altivec_vsldoi VRRC:$vA, VRRC:$vB,
156 imm:$SH))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000157
158// VX-Form instructions. AltiVec arithmetic ops.
Chris Lattner984f38b2006-03-25 08:01:02 +0000159def VADDCUW : VXForm_1<384, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
160 "vaddcuw $vD, $vA, $vB", VecFP,
161 [(set VRRC:$vD,
162 (int_ppc_altivec_vaddcuw VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000163def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
164 "vaddfp $vD, $vA, $vB", VecFP,
165 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000166
167def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
168 "vaddubm $vD, $vA, $vB", VecGeneral,
169 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
170def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
171 "vadduhm $vD, $vA, $vB", VecGeneral,
172 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
173def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
174 "vadduwm $vD, $vA, $vB", VecGeneral,
175 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
176
Chris Lattner984f38b2006-03-25 08:01:02 +0000177def VADDSBS : VXForm_1<768, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
178 "vaddsbs $vD, $vA, $vB", VecFP,
179 [(set VRRC:$vD,
180 (int_ppc_altivec_vaddsbs VRRC:$vA, VRRC:$vB))]>;
181def VADDSHS : VXForm_1<832, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
182 "vaddshs $vD, $vA, $vB", VecFP,
183 [(set VRRC:$vD,
184 (int_ppc_altivec_vaddshs VRRC:$vA, VRRC:$vB))]>;
185def VADDSWS : VXForm_1<896, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
186 "vaddsws $vD, $vA, $vB", VecFP,
187 [(set VRRC:$vD,
188 (int_ppc_altivec_vaddsws VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000189
Chris Lattner984f38b2006-03-25 08:01:02 +0000190def VADDUBS : VXForm_1<512, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
191 "vaddubs $vD, $vA, $vB", VecFP,
192 [(set VRRC:$vD,
193 (int_ppc_altivec_vaddubs VRRC:$vA, VRRC:$vB))]>;
194def VADDUHS : VXForm_1<576, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
195 "vadduhs $vD, $vA, $vB", VecFP,
196 [(set VRRC:$vD,
197 (int_ppc_altivec_vadduhs VRRC:$vA, VRRC:$vB))]>;
Chris Lattner984f38b2006-03-25 08:01:02 +0000198def VADDUWS : VXForm_1<640, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
199 "vadduws $vD, $vA, $vB", VecFP,
200 [(set VRRC:$vD,
201 (int_ppc_altivec_vadduws VRRC:$vA, VRRC:$vB))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000202def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
203 "vand $vD, $vA, $vB", VecFP,
204 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
205def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
206 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000207 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000208
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000209def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
210 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000211 [(set VRRC:$vD,
212 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000213def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
214 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000215 [(set VRRC:$vD,
216 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000217def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
218 "vctsxs $vD, $vB, $UIMM", VecFP,
219 []>;
220def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
221 "vctuxs $vD, $vB, $UIMM", VecFP,
222 []>;
223def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
224 "vexptefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000225 [(set VRRC:$vD, (int_ppc_altivec_vexptefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000226def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
227 "vlogefp $vD, $vB", VecFP,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000228 [(set VRRC:$vD, (int_ppc_altivec_vlogefp VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000229def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
230 "vmaxfp $vD, $vA, $vB", VecFP,
231 []>;
232def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
233 "vminfp $vD, $vA, $vB", VecFP,
234 []>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000235
Chris Lattner6cea8142006-03-31 22:34:05 +0000236def VMRGHH : VX1_Int<76 , "vmrghh", int_ppc_altivec_vmrghh>;
237def VMRGHW : VX1_Int<140, "vmrghw", int_ppc_altivec_vmrghw>;
238def VMRGLH : VX1_Int<332, "vmrglh", int_ppc_altivec_vmrglh>;
239def VMRGLW : VX1_Int<396, "vmrglw", int_ppc_altivec_vmrglw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000240
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000241def VMSUMMBM : VA1a_Int<37, "vmsummbm", int_ppc_altivec_vmsummbm>;
242def VMSUMSHM : VA1a_Int<40, "vmsumshm", int_ppc_altivec_vmsumshm>;
243def VMSUMSHS : VA1a_Int<41, "vmsumshs", int_ppc_altivec_vmsumshs>;
244def VMSUMUBM : VA1a_Int<36, "vmsumubm", int_ppc_altivec_vmsumubm>;
245def VMSUMUHM : VA1a_Int<38, "vmsumuhm", int_ppc_altivec_vmsumuhm>;
246def VMSUMUHS : VA1a_Int<39, "vmsumuhs", int_ppc_altivec_vmsumuhs>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000247
Chris Lattner6cea8142006-03-31 22:34:05 +0000248def VMULESB : VX1_Int<776, "vmulesb", int_ppc_altivec_vmulesb>;
249def VMULESH : VX1_Int<840, "vmulesh", int_ppc_altivec_vmulesh>;
250def VMULEUB : VX1_Int<520, "vmuleub", int_ppc_altivec_vmuleub>;
251def VMULEUH : VX1_Int<584, "vmuleuh", int_ppc_altivec_vmuleuh>;
252def VMULOSB : VX1_Int<264, "vmulosb", int_ppc_altivec_vmulosb>;
253def VMULOSH : VX1_Int<328, "vmulosh", int_ppc_altivec_vmulosh>;
254def VMULOUB : VX1_Int< 8, "vmuloub", int_ppc_altivec_vmuloub>;
255def VMULOUH : VX1_Int< 72, "vmulouh", int_ppc_altivec_vmulouh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000256
Chris Lattner6cea8142006-03-31 22:34:05 +0000257def VREFP : VX2_Int<266, "vrefp", int_ppc_altivec_vrefp>;
258def VRFIM : VX2_Int<714, "vrfim", int_ppc_altivec_vrfim>;
259def VRFIN : VX2_Int<522, "vrfin", int_ppc_altivec_vrfin>;
260def VRFIP : VX2_Int<650, "vrfip", int_ppc_altivec_vrfip>;
261def VRFIZ : VX2_Int<586, "vrfiz", int_ppc_altivec_vrfiz>;
262def VRSQRTEFP : VX2_Int<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000263
Chris Lattner6cea8142006-03-31 22:34:05 +0000264def VSUBCUW : VX1_Int<74, "vsubcuw", int_ppc_altivec_vsubcuw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000265
266def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
267 "vsubfp $vD, $vA, $vB", VecGeneral,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000268 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000269def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
270 "vsububm $vD, $vA, $vB", VecGeneral,
271 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
272def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
273 "vsubuhm $vD, $vA, $vB", VecGeneral,
274 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
275def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
276 "vsubuwm $vD, $vA, $vB", VecGeneral,
277 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
278
Chris Lattner6cea8142006-03-31 22:34:05 +0000279def VSUBSBS : VX1_Int<1792, "vsubsbs" , int_ppc_altivec_vsubsbs>;
280def VSUBSHS : VX1_Int<1856, "vsubshs" , int_ppc_altivec_vsubshs>;
281def VSUBSWS : VX1_Int<1920, "vsubsws" , int_ppc_altivec_vsubsws>;
282def VSUBUBS : VX1_Int<1536, "vsububs" , int_ppc_altivec_vsububs>;
283def VSUBUHS : VX1_Int<1600, "vsubuhs" , int_ppc_altivec_vsubuhs>;
284def VSUBUWS : VX1_Int<1664, "vsubuws" , int_ppc_altivec_vsubuws>;
285def VSUMSWS : VX1_Int<1928, "vsumsws" , int_ppc_altivec_vsumsws>;
286def VSUM2SWS: VX1_Int<1672, "vsum2sws", int_ppc_altivec_vsum2sws>;
287def VSUM4SBS: VX1_Int<1672, "vsum4sbs", int_ppc_altivec_vsum4sbs>;
288def VSUM4SHS: VX1_Int<1608, "vsum4shs", int_ppc_altivec_vsum4shs>;
289def VSUM4UBS: VX1_Int<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000290
Chris Lattner2430a5f2006-03-25 22:16:05 +0000291def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
292 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000293 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000294def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
295 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000296 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000297def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
298 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000299 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000300
Chris Lattner6cea8142006-03-31 22:34:05 +0000301def VRLB : VX1_Int< 4, "vrlb", int_ppc_altivec_vrlb>;
302def VRLH : VX1_Int< 68, "vrlh", int_ppc_altivec_vrlh>;
303def VRLW : VX1_Int< 132, "vrlw", int_ppc_altivec_vrlw>;
304def VSLO : VX1_Int<1036, "vslo", int_ppc_altivec_vslo>;
305def VSLB : VX1_Int< 260, "vslb", int_ppc_altivec_vslb>;
306def VSLH : VX1_Int< 324, "vslh", int_ppc_altivec_vslh>;
307def VSLW : VX1_Int< 388, "vslw", int_ppc_altivec_vslw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000308
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000309def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
310 "vspltb $vD, $vB, $UIMM", VecPerm,
311 []>;
312def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
313 "vsplth $vD, $vB, $UIMM", VecPerm,
314 []>;
315def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
316 "vspltw $vD, $vB, $UIMM", VecPerm,
317 [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef),
318 VSPLT_shuffle_mask:$UIMM))]>;
319
Chris Lattner6cea8142006-03-31 22:34:05 +0000320def VSR : VX1_Int< 708, "vsr" , int_ppc_altivec_vsr>;
321def VSRO : VX1_Int<1100, "vsro" , int_ppc_altivec_vsro>;
322def VSRAB : VX1_Int< 772, "vsrab", int_ppc_altivec_vsrab>;
323def VSRAH : VX1_Int< 836, "vsrah", int_ppc_altivec_vsrah>;
324def VSRAW : VX1_Int< 900, "vsraw", int_ppc_altivec_vsraw>;
325def VSRB : VX1_Int< 516, "vsrb" , int_ppc_altivec_vsrb>;
326def VSRH : VX1_Int< 580, "vsrh" , int_ppc_altivec_vsrh>;
327def VSRW : VX1_Int< 644, "vsrw" , int_ppc_altivec_vsrw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000328
329
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000330def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
331 "vspltisb $vD, $SIMM", VecPerm,
332 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
333def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
334 "vspltish $vD, $SIMM", VecPerm,
335 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
336def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
337 "vspltisw $vD, $SIMM", VecPerm,
338 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000339
Chris Lattner30a6aba2006-03-30 23:07:36 +0000340// Vector Pack.
Chris Lattner6cea8142006-03-31 22:34:05 +0000341def VPKPX : VX1_Int<782, "vpkpx", int_ppc_altivec_vpkpx>;
342def VPKSHSS : VX1_Int<398, "vpkshss", int_ppc_altivec_vpkshss>;
343def VPKSHUS : VX1_Int<270, "vpkshus", int_ppc_altivec_vpkshus>;
344def VPKSWSS : VX1_Int<462, "vpkswss", int_ppc_altivec_vpkswss>;
345def VPKSWUS : VX1_Int<334, "vpkswus", int_ppc_altivec_vpkswus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000346def VPKUHUM : VXForm_1<14, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
347 "vpkuhum $vD, $vA, $vB", VecFP,
348 [/*TODO*/]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000349def VPKUHUS : VX1_Int<142, "vpkuhus", int_ppc_altivec_vpkuhus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000350def VPKUWUM : VXForm_1<78, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
351 "vpkuwum $vD, $vA, $vB", VecFP,
352 [/*TODO*/]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000353def VPKUWUS : VX1_Int<206, "vpkuwus", int_ppc_altivec_vpkuwus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000354
355// Vector Unpack.
356def VUPKHPX : VXForm_2<846, (ops VRRC:$vD, VRRC:$vB),
357 "vupkhpx $vD, $vB", VecFP,
358 [(set VRRC:$vD, (int_ppc_altivec_vupkhpx VRRC:$vB))]>;
359def VUPKHSB : VXForm_2<526, (ops VRRC:$vD, VRRC:$vB),
360 "vupkhsb $vD, $vB", VecFP,
361 [(set VRRC:$vD, (int_ppc_altivec_vupkhsb VRRC:$vB))]>;
362def VUPKHSH : VXForm_2<590, (ops VRRC:$vD, VRRC:$vB),
363 "vupkhsh $vD, $vB", VecFP,
364 [(set VRRC:$vD, (int_ppc_altivec_vupkhsh VRRC:$vB))]>;
365def VUPKLPX : VXForm_2<974, (ops VRRC:$vD, VRRC:$vB),
366 "vupklpx $vD, $vB", VecFP,
367 [(set VRRC:$vD, (int_ppc_altivec_vupklpx VRRC:$vB))]>;
368def VUPKLSB : VXForm_2<654, (ops VRRC:$vD, VRRC:$vB),
369 "vupklsb $vD, $vB", VecFP,
370 [(set VRRC:$vD, (int_ppc_altivec_vupklsb VRRC:$vB))]>;
371def VUPKLSH : VXForm_2<718, (ops VRRC:$vD, VRRC:$vB),
372 "vupklsh $vD, $vB", VecFP,
373 [(set VRRC:$vD, (int_ppc_altivec_vupklsh VRRC:$vB))]>;
374
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000375
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000376// Altivec Comparisons.
377
Chris Lattner5f7b0192006-03-31 05:32:57 +0000378class VCMP<bits<10> xo, string asmstr, ValueType Ty>
379 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
380 [(set VRRC:$vD, (Ty (PPCvcmp VRRC:$vA, VRRC:$vB, xo)))]>;
381class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
382 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
383 [(set VRRC:$vD, (Ty (PPCvcmp_o VRRC:$vA, VRRC:$vB, xo)))]>,isVDOT;
384
385// f32 element comparisons.0
386def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
387def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
388def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
389def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
390def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
391def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
392def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
393def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000394
395// i8 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000396def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
397def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
398def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
399def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
400def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
401def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000402
403// i16 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000404def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
405def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
406def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
407def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
408def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
409def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000410
411// i32 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000412def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
413def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
414def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
415def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
416def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
417def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000418
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000419def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
420 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000421 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000422}
423
424//===----------------------------------------------------------------------===//
425// Additional Altivec Patterns
426//
427
428// Undef/Zero.
429def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
430def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
431def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000432def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
433def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
434def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000435
436// Loads.
437def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
438def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
439def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000440def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000441
442// Stores.
443def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
444 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
445def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
446 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
447def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
448 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000449def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
450 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000451
452// Bit conversions.
453def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
454def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
455def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
456
457def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
458def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
459def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
460
461def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
462def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
463def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
464
465def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
466def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
467def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
468
469// Immediate vector formation with vsplti*.
470def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
471def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
472def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
473
474def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
475def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
476def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
477
478def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
479def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
480def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
481
Chris Lattner2430a5f2006-03-25 22:16:05 +0000482// Logical Operations
483def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
484def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
485def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
486def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
487def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
488def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000489def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
490def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000491def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000492 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000493def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000494 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000495
496def : Pat<(fmul VRRC:$vA, VRRC:$vB),
497 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
498
499// Fused multiply add and multiply sub for packed float. These are represented
500// separately from the real instructions above, for operations that must have
501// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
502def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
503 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
504def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
505 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
506
507def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
508 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
509def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
510 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000511def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM),
512 (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>;
513
514def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
515 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000516def : Pat<(PPCvperm (v4f32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
517 (v4f32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
518def : Pat<(PPCvperm (v8i16 VRRC:$vA), VRRC:$vB, VRRC:$vC),
519 (v8i16 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
520def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC),
521 (v16i8 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;