blob: 6299bc4b851f7270dc982993b8f561ab926a438a [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000045#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000046#include "llvm/Support/Debug.h"
47#include "llvm/Support/MathExtras.h"
48#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000049#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000050using namespace llvm;
51
Chris Lattneread0d882008-06-17 06:09:18 +000052static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000053EnableValueProp("enable-value-prop", cl::Hidden);
54static cl::opt<bool>
Duncan Sandsf00e74f2008-07-17 17:06:03 +000055EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Chris Lattneread0d882008-06-17 06:09:18 +000056
57
Chris Lattnerda8abb02005-09-01 18:44:10 +000058#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000059static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000060ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
61 cl::desc("Pop up a window to show dags before the first "
62 "dag combine pass"));
63static cl::opt<bool>
64ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
65 cl::desc("Pop up a window to show dags before legalize types"));
66static cl::opt<bool>
67ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
68 cl::desc("Pop up a window to show dags before legalize"));
69static cl::opt<bool>
70ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
71 cl::desc("Pop up a window to show dags before the second "
72 "dag combine pass"));
73static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000074ViewISelDAGs("view-isel-dags", cl::Hidden,
75 cl::desc("Pop up a window to show isel dags as they are selected"));
76static cl::opt<bool>
77ViewSchedDAGs("view-sched-dags", cl::Hidden,
78 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000079static cl::opt<bool>
80ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000081 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000082#else
Dan Gohman462dc7f2008-07-21 20:00:07 +000083static const bool ViewDAGCombine1 = false,
84 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
85 ViewDAGCombine2 = false,
86 ViewISelDAGs = false, ViewSchedDAGs = false,
87 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +000088#endif
89
Jim Laskeyeb577ba2006-08-02 12:30:23 +000090//===---------------------------------------------------------------------===//
91///
92/// RegisterScheduler class - Track the registration of instruction schedulers.
93///
94//===---------------------------------------------------------------------===//
95MachinePassRegistry RegisterScheduler::Registry;
96
97//===---------------------------------------------------------------------===//
98///
99/// ISHeuristic command line option for instruction schedulers.
100///
101//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000102static cl::opt<RegisterScheduler::FunctionPassCtor, false,
103 RegisterPassParser<RegisterScheduler> >
104ISHeuristic("pre-RA-sched",
105 cl::init(&createDefaultScheduler),
106 cl::desc("Instruction schedulers available (before register"
107 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000108
Dan Gohman844731a2008-05-13 00:00:25 +0000109static RegisterScheduler
110defaultListDAGScheduler("default", " Best scheduler for the target",
111 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000112
Evan Cheng5c807602008-02-26 02:33:44 +0000113namespace { struct SDISelAsmOperandInfo; }
Chris Lattnerbf996f12007-04-30 17:29:31 +0000114
Dan Gohman1d685a42008-06-07 02:02:36 +0000115/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
116/// insertvalue or extractvalue indices that identify a member, return
117/// the linearized index of the start of the member.
118///
119static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
120 const unsigned *Indices,
121 const unsigned *IndicesEnd,
122 unsigned CurIndex = 0) {
123 // Base case: We're done.
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000124 if (Indices && Indices == IndicesEnd)
Dan Gohman1d685a42008-06-07 02:02:36 +0000125 return CurIndex;
126
Chris Lattnerf899fce2008-04-27 23:48:12 +0000127 // Given a struct type, recursively traverse the elements.
128 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000129 for (StructType::element_iterator EB = STy->element_begin(),
130 EI = EB,
Dan Gohman1d685a42008-06-07 02:02:36 +0000131 EE = STy->element_end();
132 EI != EE; ++EI) {
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000133 if (Indices && *Indices == unsigned(EI - EB))
134 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
135 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
Dan Gohman1d685a42008-06-07 02:02:36 +0000136 }
137 }
138 // Given an array type, recursively traverse the elements.
139 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
140 const Type *EltTy = ATy->getElementType();
141 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000142 if (Indices && *Indices == i)
143 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
144 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
Dan Gohman1d685a42008-06-07 02:02:36 +0000145 }
146 }
147 // We haven't found the type we're looking for, so keep searching.
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000148 return CurIndex + 1;
Dan Gohman1d685a42008-06-07 02:02:36 +0000149}
150
151/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
152/// MVTs that represent all the individual underlying
153/// non-aggregate types that comprise it.
154///
155/// If Offsets is non-null, it points to a vector to be filled in
156/// with the in-memory offsets of each of the individual values.
157///
158static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
159 SmallVectorImpl<MVT> &ValueVTs,
160 SmallVectorImpl<uint64_t> *Offsets = 0,
161 uint64_t StartingOffset = 0) {
162 // Given a struct type, recursively traverse the elements.
163 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
164 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
165 for (StructType::element_iterator EB = STy->element_begin(),
166 EI = EB,
167 EE = STy->element_end();
168 EI != EE; ++EI)
169 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
170 StartingOffset + SL->getElementOffset(EI - EB));
Chris Lattnerf899fce2008-04-27 23:48:12 +0000171 return;
Dan Gohman23ce5022008-04-25 18:27:55 +0000172 }
Chris Lattnerf899fce2008-04-27 23:48:12 +0000173 // Given an array type, recursively traverse the elements.
174 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
175 const Type *EltTy = ATy->getElementType();
Dan Gohman1d685a42008-06-07 02:02:36 +0000176 uint64_t EltSize = TLI.getTargetData()->getABITypeSize(EltTy);
Chris Lattnerf899fce2008-04-27 23:48:12 +0000177 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
Dan Gohman1d685a42008-06-07 02:02:36 +0000178 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
179 StartingOffset + i * EltSize);
Chris Lattnerf899fce2008-04-27 23:48:12 +0000180 return;
181 }
Duncan Sands83ec4b62008-06-06 12:08:01 +0000182 // Base case: we can get an MVT for this LLVM IR type.
Chris Lattnerf899fce2008-04-27 23:48:12 +0000183 ValueVTs.push_back(TLI.getValueType(Ty));
Dan Gohman1d685a42008-06-07 02:02:36 +0000184 if (Offsets)
185 Offsets->push_back(StartingOffset);
Chris Lattnerf899fce2008-04-27 23:48:12 +0000186}
Dan Gohman23ce5022008-04-25 18:27:55 +0000187
Chris Lattnerf899fce2008-04-27 23:48:12 +0000188namespace {
Dan Gohman0fe00902008-04-28 18:10:39 +0000189 /// RegsForValue - This struct represents the registers (physical or virtual)
190 /// that a particular set of values is assigned, and the type information about
191 /// the value. The most common situation is to represent one value at a time,
192 /// but struct or array values are handled element-wise as multiple values.
193 /// The splitting of aggregates is performed recursively, so that we never
194 /// have aggregate-typed registers. The values at this point do not necessarily
195 /// have legal types, so each value may require one or more registers of some
196 /// legal type.
197 ///
Chris Lattner95255282006-06-28 23:17:24 +0000198 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohman23ce5022008-04-25 18:27:55 +0000199 /// TLI - The TargetLowering object.
Dan Gohman0fe00902008-04-28 18:10:39 +0000200 ///
Dan Gohman23ce5022008-04-25 18:27:55 +0000201 const TargetLowering *TLI;
202
Dan Gohman0fe00902008-04-28 18:10:39 +0000203 /// ValueVTs - The value types of the values, which may not be legal, and
204 /// may need be promoted or synthesized from one or more registers.
205 ///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000206 SmallVector<MVT, 4> ValueVTs;
Chris Lattner864635a2006-02-22 22:37:12 +0000207
Dan Gohman0fe00902008-04-28 18:10:39 +0000208 /// RegVTs - The value types of the registers. This is the same size as
209 /// ValueVTs and it records, for each value, what the type of the assigned
210 /// register or registers are. (Individual values are never synthesized
211 /// from more than one type of register.)
212 ///
213 /// With virtual registers, the contents of RegVTs is redundant with TLI's
214 /// getRegisterType member function, however when with physical registers
215 /// it is necessary to have a separate record of the types.
Chris Lattner864635a2006-02-22 22:37:12 +0000216 ///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000217 SmallVector<MVT, 4> RegVTs;
Chris Lattner864635a2006-02-22 22:37:12 +0000218
Dan Gohman0fe00902008-04-28 18:10:39 +0000219 /// Regs - This list holds the registers assigned to the values.
220 /// Each legal or promoted value requires one register, and each
221 /// expanded value requires multiple registers.
222 ///
223 SmallVector<unsigned, 4> Regs;
Chris Lattner864635a2006-02-22 22:37:12 +0000224
Dan Gohman23ce5022008-04-25 18:27:55 +0000225 RegsForValue() : TLI(0) {}
Chris Lattner864635a2006-02-22 22:37:12 +0000226
Dan Gohman23ce5022008-04-25 18:27:55 +0000227 RegsForValue(const TargetLowering &tli,
Chris Lattnerb606dba2008-04-28 06:44:42 +0000228 const SmallVector<unsigned, 4> &regs,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000229 MVT regvt, MVT valuevt)
Dan Gohman0fe00902008-04-28 18:10:39 +0000230 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman23ce5022008-04-25 18:27:55 +0000231 RegsForValue(const TargetLowering &tli,
Chris Lattnerb606dba2008-04-28 06:44:42 +0000232 const SmallVector<unsigned, 4> &regs,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000233 const SmallVector<MVT, 4> &regvts,
234 const SmallVector<MVT, 4> &valuevts)
Dan Gohman0fe00902008-04-28 18:10:39 +0000235 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Dan Gohman23ce5022008-04-25 18:27:55 +0000236 RegsForValue(const TargetLowering &tli,
237 unsigned Reg, const Type *Ty) : TLI(&tli) {
238 ComputeValueVTs(tli, Ty, ValueVTs);
239
Dan Gohmanb20d4f82008-04-28 17:42:03 +0000240 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000241 MVT ValueVT = ValueVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +0000242 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000243 MVT RegisterVT = TLI->getRegisterType(ValueVT);
Dan Gohman23ce5022008-04-25 18:27:55 +0000244 for (unsigned i = 0; i != NumRegs; ++i)
245 Regs.push_back(Reg + i);
246 RegVTs.push_back(RegisterVT);
247 Reg += NumRegs;
248 }
Chris Lattner864635a2006-02-22 22:37:12 +0000249 }
250
Chris Lattner41f62592008-04-29 04:29:54 +0000251 /// append - Add the specified values to this one.
252 void append(const RegsForValue &RHS) {
253 TLI = RHS.TLI;
254 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
255 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
256 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
257 }
258
259
Chris Lattner864635a2006-02-22 22:37:12 +0000260 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Dan Gohman23ce5022008-04-25 18:27:55 +0000261 /// this value and returns the result as a ValueVTs value. This uses
Chris Lattner864635a2006-02-22 22:37:12 +0000262 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000263 /// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +0000264 SDValue getCopyFromRegs(SelectionDAG &DAG,
265 SDValue &Chain, SDValue *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000266
267 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
268 /// specified value into the registers specified by this object. This uses
269 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000270 /// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +0000271 void getCopyToRegs(SDValue Val, SelectionDAG &DAG,
272 SDValue &Chain, SDValue *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000273
274 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
275 /// operand list. This adds the code marker and includes the number of
276 /// values added into it.
277 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +0000278 std::vector<SDValue> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000279 };
280}
Evan Cheng4ef10862006-01-23 07:01:07 +0000281
Chris Lattner1c08c712005-01-07 07:47:53 +0000282namespace llvm {
283 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000284 /// createDefaultScheduler - This creates an instruction scheduler appropriate
285 /// for the target.
286 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
287 SelectionDAG *DAG,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000288 MachineBasicBlock *BB,
289 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000290 TargetLowering &TLI = IS->getTargetLowering();
291
292 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng4576f6d2008-07-01 18:05:03 +0000293 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000294 } else {
295 assert(TLI.getSchedulingPreference() ==
296 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng4576f6d2008-07-01 18:05:03 +0000297 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000298 }
299 }
300
301
302 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000303 /// FunctionLoweringInfo - This contains information that is global to a
304 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000305 class FunctionLoweringInfo {
306 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000307 TargetLowering &TLI;
308 Function &Fn;
309 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000310 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000311
312 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
313
314 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
315 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
316
317 /// ValueMap - Since we emit code for the function a basic block at a time,
318 /// we must remember which virtual registers hold the values for
319 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000320 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000321
322 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
323 /// the entry block. This allows the allocas to be efficiently referenced
324 /// anywhere in the function.
325 std::map<const AllocaInst*, int> StaticAllocaMap;
326
Duncan Sandsf4070822007-06-15 19:04:19 +0000327#ifndef NDEBUG
328 SmallSet<Instruction*, 8> CatchInfoLost;
329 SmallSet<Instruction*, 8> CatchInfoFound;
330#endif
331
Duncan Sands83ec4b62008-06-06 12:08:01 +0000332 unsigned MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000333 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000334 }
Chris Lattner571e4342006-10-27 21:36:01 +0000335
336 /// isExportedInst - Return true if the specified value is an instruction
337 /// exported from its block.
338 bool isExportedInst(const Value *V) {
339 return ValueMap.count(V);
340 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000341
Chris Lattner3c384492006-03-16 19:51:18 +0000342 unsigned CreateRegForValue(const Value *V);
343
Chris Lattner1c08c712005-01-07 07:47:53 +0000344 unsigned InitializeRegForValue(const Value *V) {
345 unsigned &R = ValueMap[V];
346 assert(R == 0 && "Already initialized this value register!");
347 return R = CreateRegForValue(V);
348 }
Chris Lattneread0d882008-06-17 06:09:18 +0000349
350 struct LiveOutInfo {
351 unsigned NumSignBits;
352 APInt KnownOne, KnownZero;
353 LiveOutInfo() : NumSignBits(0) {}
354 };
355
356 /// LiveOutRegInfo - Information about live out vregs, indexed by their
357 /// register number offset by 'FirstVirtualRegister'.
358 std::vector<LiveOutInfo> LiveOutRegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000359 };
360}
361
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000362/// isSelector - Return true if this instruction is a call to the
363/// eh.selector intrinsic.
364static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000365 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000366 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
367 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000368 return false;
369}
370
Chris Lattner1c08c712005-01-07 07:47:53 +0000371/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000372/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000373/// switch or atomic instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000374static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
375 if (isa<PHINode>(I)) return true;
376 BasicBlock *BB = I->getParent();
377 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000378 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000379 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000380 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000381 return true;
382 return false;
383}
384
Chris Lattnerbf209482005-10-30 19:42:35 +0000385/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000386/// entry block, return true. This includes arguments used by switches, since
387/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000388static bool isOnlyUsedInEntryBlock(Argument *A) {
389 BasicBlock *Entry = A->getParent()->begin();
390 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000391 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000392 return false; // Use not in entry block.
393 return true;
394}
395
Chris Lattner1c08c712005-01-07 07:47:53 +0000396FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000397 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000398 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000399
Chris Lattnerbf209482005-10-30 19:42:35 +0000400 // Create a vreg for each argument register that is not dead and is used
401 // outside of the entry block for the function.
402 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
403 AI != E; ++AI)
404 if (!isOnlyUsedInEntryBlock(AI))
405 InitializeRegForValue(AI);
406
Chris Lattner1c08c712005-01-07 07:47:53 +0000407 // Initialize the mapping of values to registers. This is only set up for
408 // instruction values that are used outside of the block that defines
409 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000410 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000411 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
412 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000413 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000414 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000415 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000416 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000417 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000418 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000419
Reid Spencerb83eb642006-10-20 07:07:24 +0000420 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000421 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000422 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000423 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000424 }
425
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000426 for (; BB != EB; ++BB)
427 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000428 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
429 if (!isa<AllocaInst>(I) ||
430 !StaticAllocaMap.count(cast<AllocaInst>(I)))
431 InitializeRegForValue(I);
432
433 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
434 // also creates the initial PHI MachineInstrs, though none of the input
435 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000436 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Dan Gohman0e5f1302008-07-07 23:02:41 +0000437 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000438 MBBMap[BB] = MBB;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000439 MF.push_back(MBB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000440
441 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
442 // appropriate.
443 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000444 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
445 if (PN->use_empty()) continue;
446
Chris Lattner8c494ab2006-10-27 23:50:33 +0000447 unsigned PHIReg = ValueMap[PN];
448 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Dan Gohman6f498b02008-08-04 23:42:46 +0000449
450 SmallVector<MVT, 4> ValueVTs;
451 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
452 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
453 MVT VT = ValueVTs[vti];
454 unsigned NumRegisters = TLI.getNumRegisters(VT);
455 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
456 for (unsigned i = 0; i != NumRegisters; ++i)
457 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
458 PHIReg += NumRegisters;
459 }
Chris Lattner8c494ab2006-10-27 23:50:33 +0000460 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000461 }
462}
463
Chris Lattner3c384492006-03-16 19:51:18 +0000464/// CreateRegForValue - Allocate the appropriate number of virtual registers of
465/// the correctly promoted or expanded types. Assign these registers
466/// consecutive vreg numbers and return the first assigned number.
Dan Gohman10a6b7a2008-04-28 18:19:43 +0000467///
468/// In the case that the given value has struct or array type, this function
469/// will assign registers for each member or element.
470///
Chris Lattner3c384492006-03-16 19:51:18 +0000471unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000472 SmallVector<MVT, 4> ValueVTs;
Chris Lattnerb606dba2008-04-28 06:44:42 +0000473 ComputeValueVTs(TLI, V->getType(), ValueVTs);
Bill Wendling95b39552007-04-24 21:13:23 +0000474
Dan Gohman23ce5022008-04-25 18:27:55 +0000475 unsigned FirstReg = 0;
Dan Gohmanb20d4f82008-04-28 17:42:03 +0000476 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000477 MVT ValueVT = ValueVTs[Value];
478 MVT RegisterVT = TLI.getRegisterType(ValueVT);
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000479
Chris Lattnerb606dba2008-04-28 06:44:42 +0000480 unsigned NumRegs = TLI.getNumRegisters(ValueVT);
Dan Gohman23ce5022008-04-25 18:27:55 +0000481 for (unsigned i = 0; i != NumRegs; ++i) {
482 unsigned R = MakeReg(RegisterVT);
483 if (!FirstReg) FirstReg = R;
484 }
485 }
486 return FirstReg;
Chris Lattner3c384492006-03-16 19:51:18 +0000487}
Chris Lattner1c08c712005-01-07 07:47:53 +0000488
489//===----------------------------------------------------------------------===//
490/// SelectionDAGLowering - This is the common target-independent lowering
491/// implementation that is parameterized by a TargetLowering object.
492/// Also, targets can overload any lowering method.
493///
494namespace llvm {
495class SelectionDAGLowering {
496 MachineBasicBlock *CurMBB;
497
Dan Gohman475871a2008-07-27 21:46:04 +0000498 DenseMap<const Value*, SDValue> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000499
Chris Lattnerd3948112005-01-17 22:19:26 +0000500 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
501 /// them up and then emit token factor nodes when possible. This allows us to
502 /// get simple disambiguation between loads without worrying about alias
503 /// analysis.
Dan Gohman475871a2008-07-27 21:46:04 +0000504 SmallVector<SDValue, 8> PendingLoads;
Chris Lattnerd3948112005-01-17 22:19:26 +0000505
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000506 /// PendingExports - CopyToReg nodes that copy values to virtual registers
507 /// for export to other blocks need to be emitted before any terminator
508 /// instruction, but they have no other ordering requirements. We bunch them
509 /// up and the emit a single tokenfactor for them just before terminator
510 /// instructions.
Dan Gohman475871a2008-07-27 21:46:04 +0000511 std::vector<SDValue> PendingExports;
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000512
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000513 /// Case - A struct to record the Value for a switch case, and the
514 /// case's target basic block.
515 struct Case {
516 Constant* Low;
517 Constant* High;
518 MachineBasicBlock* BB;
519
520 Case() : Low(0), High(0), BB(0) { }
521 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
522 Low(low), High(high), BB(bb) { }
523 uint64_t size() const {
524 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
525 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
526 return (rHigh - rLow + 1ULL);
527 }
528 };
529
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000530 struct CaseBits {
531 uint64_t Mask;
532 MachineBasicBlock* BB;
533 unsigned Bits;
534
535 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
536 Mask(mask), BB(bb), Bits(bits) { }
537 };
538
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000539 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000540 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000541 typedef CaseVector::iterator CaseItr;
542 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000543
544 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
545 /// of conditional branches.
546 struct CaseRec {
547 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
548 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
549
550 /// CaseBB - The MBB in which to emit the compare and branch
551 MachineBasicBlock *CaseBB;
552 /// LT, GE - If nonzero, we know the current case value must be less-than or
553 /// greater-than-or-equal-to these Constants.
554 Constant *LT;
555 Constant *GE;
556 /// Range - A pair of iterators representing the range of case values to be
557 /// processed at this point in the binary search tree.
558 CaseRange Range;
559 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000560
561 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000562
563 /// The comparison function for sorting the switch case values in the vector.
564 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000565 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000566 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000567 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
568 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
569 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
570 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000571 }
572 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000573
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000574 struct CaseBitsCmp {
575 bool operator () (const CaseBits& C1, const CaseBits& C2) {
576 return C1.Bits > C2.Bits;
577 }
578 };
579
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000580 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000581
Chris Lattner1c08c712005-01-07 07:47:53 +0000582public:
583 // TLI - This is information that describes the available target features we
584 // need for lowering. This indicates when operations are unavailable,
585 // implemented with a libcall, etc.
586 TargetLowering &TLI;
587 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000588 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000589 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000590
Nate Begemanf15485a2006-03-27 01:32:24 +0000591 /// SwitchCases - Vector of CaseBlock structures used to communicate
592 /// SwitchInst code generation information.
593 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000594 /// JTCases - Vector of JumpTable structures used to communicate
595 /// SwitchInst code generation information.
596 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000597 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000598
Chris Lattner1c08c712005-01-07 07:47:53 +0000599 /// FuncInfo - Information about the function as a whole.
600 ///
601 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000602
603 /// GCI - Garbage collection metadata for the function.
604 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000605
606 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000607 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000608 FunctionLoweringInfo &funcinfo,
609 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000610 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000611 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000612 }
613
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000614 /// getRoot - Return the current virtual root of the Selection DAG,
615 /// flushing any PendingLoad items. This must be done before emitting
616 /// a store or any other node that may need to be ordered after any
617 /// prior load instructions.
Chris Lattnera651cf62005-01-17 19:43:36 +0000618 ///
Dan Gohman475871a2008-07-27 21:46:04 +0000619 SDValue getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000620 if (PendingLoads.empty())
621 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000622
Chris Lattnerd3948112005-01-17 22:19:26 +0000623 if (PendingLoads.size() == 1) {
Dan Gohman475871a2008-07-27 21:46:04 +0000624 SDValue Root = PendingLoads[0];
Chris Lattnerd3948112005-01-17 22:19:26 +0000625 DAG.setRoot(Root);
626 PendingLoads.clear();
627 return Root;
628 }
629
630 // Otherwise, we have to make a token factor node.
Dan Gohman475871a2008-07-27 21:46:04 +0000631 SDValue Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000632 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000633 PendingLoads.clear();
634 DAG.setRoot(Root);
635 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000636 }
637
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000638 /// getControlRoot - Similar to getRoot, but instead of flushing all the
639 /// PendingLoad items, flush all the PendingExports items. It is necessary
640 /// to do this before emitting a terminator instruction.
641 ///
Dan Gohman475871a2008-07-27 21:46:04 +0000642 SDValue getControlRoot() {
643 SDValue Root = DAG.getRoot();
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000644
645 if (PendingExports.empty())
646 return Root;
647
648 // Turn all of the CopyToReg chains into one factored node.
649 if (Root.getOpcode() != ISD::EntryToken) {
650 unsigned i = 0, e = PendingExports.size();
651 for (; i != e; ++i) {
652 assert(PendingExports[i].Val->getNumOperands() > 1);
653 if (PendingExports[i].Val->getOperand(0) == Root)
654 break; // Don't add the root if we already indirectly depend on it.
655 }
656
657 if (i == e)
658 PendingExports.push_back(Root);
659 }
660
661 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
662 &PendingExports[0],
663 PendingExports.size());
664 PendingExports.clear();
665 DAG.setRoot(Root);
666 return Root;
667 }
668
669 void CopyValueToVirtualRegister(Value *V, unsigned Reg);
Chris Lattner571e4342006-10-27 21:36:01 +0000670
Chris Lattner1c08c712005-01-07 07:47:53 +0000671 void visit(Instruction &I) { visit(I.getOpcode(), I); }
672
673 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000674 // Note: this doesn't use InstVisitor, because it has to work with
675 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000676 switch (Opcode) {
677 default: assert(0 && "Unknown instruction type encountered!");
678 abort();
679 // Build the switch statement using the Instruction.def file.
680#define HANDLE_INST(NUM, OPCODE, CLASS) \
681 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
682#include "llvm/Instruction.def"
683 }
684 }
685
686 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
687
Dan Gohman475871a2008-07-27 21:46:04 +0000688 SDValue getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000689
Dan Gohman475871a2008-07-27 21:46:04 +0000690 void setValue(const Value *V, SDValue NewN) {
691 SDValue &N = NodeMap[V];
Chris Lattner1c08c712005-01-07 07:47:53 +0000692 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000693 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000694 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000695
Evan Cheng5c807602008-02-26 02:33:44 +0000696 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000697 std::set<unsigned> &OutputRegs,
698 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000699
Chris Lattner571e4342006-10-27 21:36:01 +0000700 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
701 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
702 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000703 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000704 void ExportFromCurrentBlock(Value *V);
Dan Gohman475871a2008-07-27 21:46:04 +0000705 void LowerCallTo(CallSite CS, SDValue Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000706 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000707
Chris Lattner1c08c712005-01-07 07:47:53 +0000708 // Terminator instructions.
709 void visitRet(ReturnInst &I);
710 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000711 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000712 void visitUnreachable(UnreachableInst &I) { /* noop */ }
713
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000714 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000715 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000716 CaseRecVector& WorkList,
717 Value* SV,
718 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000719 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000720 CaseRecVector& WorkList,
721 Value* SV,
722 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000723 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000724 CaseRecVector& WorkList,
725 Value* SV,
726 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000727 bool handleBitTestsSwitchCase(CaseRec& CR,
728 CaseRecVector& WorkList,
729 Value* SV,
730 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000731 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000732 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
733 void visitBitTestCase(MachineBasicBlock* NextMBB,
734 unsigned Reg,
735 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000736 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000737 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
738 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000739
Chris Lattner1c08c712005-01-07 07:47:53 +0000740 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000741 void visitInvoke(InvokeInst &I);
742 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000743
Dan Gohman7f321562007-06-25 16:23:39 +0000744 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000745 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000746 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000747 if (I.getType()->isFPOrFPVector())
748 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000749 else
Dan Gohman7f321562007-06-25 16:23:39 +0000750 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000751 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000752 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000753 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000754 if (I.getType()->isFPOrFPVector())
755 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000756 else
Dan Gohman7f321562007-06-25 16:23:39 +0000757 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000758 }
Dan Gohman7f321562007-06-25 16:23:39 +0000759 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
760 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
761 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
762 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
763 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
764 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
765 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
766 void visitOr (User &I) { visitBinary(I, ISD::OR); }
767 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000768 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000769 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
770 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000771 void visitICmp(User &I);
772 void visitFCmp(User &I);
Nate Begemanb43e9c12008-05-12 19:40:03 +0000773 void visitVICmp(User &I);
774 void visitVFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000775 // Visit the conversion instructions
776 void visitTrunc(User &I);
777 void visitZExt(User &I);
778 void visitSExt(User &I);
779 void visitFPTrunc(User &I);
780 void visitFPExt(User &I);
781 void visitFPToUI(User &I);
782 void visitFPToSI(User &I);
783 void visitUIToFP(User &I);
784 void visitSIToFP(User &I);
785 void visitPtrToInt(User &I);
786 void visitIntToPtr(User &I);
787 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000788
Chris Lattner2bbd8102006-03-29 00:11:43 +0000789 void visitExtractElement(User &I);
790 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000791 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000792
Dan Gohman1d685a42008-06-07 02:02:36 +0000793 void visitExtractValue(ExtractValueInst &I);
794 void visitInsertValue(InsertValueInst &I);
Dan Gohman041e2eb2008-05-15 19:50:34 +0000795
Chris Lattner1c08c712005-01-07 07:47:53 +0000796 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000797 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000798
799 void visitMalloc(MallocInst &I);
800 void visitFree(FreeInst &I);
801 void visitAlloca(AllocaInst &I);
802 void visitLoad(LoadInst &I);
803 void visitStore(StoreInst &I);
804 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
805 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000806 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000807 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000808 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000809
Chris Lattner1c08c712005-01-07 07:47:53 +0000810 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000811 void visitVAArg(VAArgInst &I);
812 void visitVAEnd(CallInst &I);
813 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000814
Chris Lattner1c08c712005-01-07 07:47:53 +0000815 void visitUserOp1(Instruction &I) {
816 assert(0 && "UserOp1 should not exist at instruction selection time!");
817 abort();
818 }
819 void visitUserOp2(Instruction &I) {
820 assert(0 && "UserOp2 should not exist at instruction selection time!");
821 abort();
822 }
Mon P Wang63307c32008-05-05 19:05:59 +0000823
824private:
825 inline const char *implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op);
826
Chris Lattner1c08c712005-01-07 07:47:53 +0000827};
828} // end namespace llvm
829
Dan Gohman6183f782007-07-05 20:12:34 +0000830
Duncan Sandsb988bac2008-02-11 20:58:28 +0000831/// getCopyFromParts - Create a value that contains the specified legal parts
832/// combined into the value they represent. If the parts combine to a type
833/// larger then ValueVT then AssertOp can be used to specify whether the extra
834/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
Chris Lattner4468c1f2008-03-09 09:38:46 +0000835/// (ISD::AssertSext).
Dan Gohman475871a2008-07-27 21:46:04 +0000836static SDValue getCopyFromParts(SelectionDAG &DAG,
837 const SDValue *Parts,
Dan Gohman6183f782007-07-05 20:12:34 +0000838 unsigned NumParts,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000839 MVT PartVT,
840 MVT ValueVT,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000841 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000842 assert(NumParts > 0 && "No parts to assemble!");
843 TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman475871a2008-07-27 21:46:04 +0000844 SDValue Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000845
Duncan Sands014e04a2008-02-12 20:46:31 +0000846 if (NumParts > 1) {
847 // Assemble the value from multiple parts.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000848 if (!ValueVT.isVector()) {
849 unsigned PartBits = PartVT.getSizeInBits();
850 unsigned ValueBits = ValueVT.getSizeInBits();
Dan Gohman6183f782007-07-05 20:12:34 +0000851
Duncan Sands014e04a2008-02-12 20:46:31 +0000852 // Assemble the power of 2 part.
853 unsigned RoundParts = NumParts & (NumParts - 1) ?
854 1 << Log2_32(NumParts) : NumParts;
855 unsigned RoundBits = PartBits * RoundParts;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000856 MVT RoundVT = RoundBits == ValueBits ?
857 ValueVT : MVT::getIntegerVT(RoundBits);
Dan Gohman475871a2008-07-27 21:46:04 +0000858 SDValue Lo, Hi;
Duncan Sands014e04a2008-02-12 20:46:31 +0000859
860 if (RoundParts > 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000861 MVT HalfVT = MVT::getIntegerVT(RoundBits/2);
Duncan Sands014e04a2008-02-12 20:46:31 +0000862 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
863 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
864 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000865 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000866 Lo = Parts[0];
867 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000868 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000869 if (TLI.isBigEndian())
870 std::swap(Lo, Hi);
871 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
872
873 if (RoundParts < NumParts) {
874 // Assemble the trailing non-power-of-2 part.
875 unsigned OddParts = NumParts - RoundParts;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 MVT OddVT = MVT::getIntegerVT(OddParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +0000877 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
878
879 // Combine the round and odd parts.
880 Lo = Val;
881 if (TLI.isBigEndian())
882 std::swap(Lo, Hi);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000883 MVT TotalVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +0000884 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
885 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000886 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands014e04a2008-02-12 20:46:31 +0000887 TLI.getShiftAmountTy()));
888 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
889 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
890 }
891 } else {
892 // Handle a multi-element vector.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000893 MVT IntermediateVT, RegisterVT;
Duncan Sands014e04a2008-02-12 20:46:31 +0000894 unsigned NumIntermediates;
895 unsigned NumRegs =
896 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
897 RegisterVT);
Duncan Sands014e04a2008-02-12 20:46:31 +0000898 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
Evan Cheng35213342008-05-14 20:29:30 +0000899 NumParts = NumRegs; // Silence a compiler warning.
Duncan Sands014e04a2008-02-12 20:46:31 +0000900 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
901 assert(RegisterVT == Parts[0].getValueType() &&
902 "Part type doesn't match part!");
903
904 // Assemble the parts into intermediate operands.
Dan Gohman475871a2008-07-27 21:46:04 +0000905 SmallVector<SDValue, 8> Ops(NumIntermediates);
Duncan Sands014e04a2008-02-12 20:46:31 +0000906 if (NumIntermediates == NumParts) {
907 // If the register was not expanded, truncate or copy the value,
908 // as appropriate.
909 for (unsigned i = 0; i != NumParts; ++i)
910 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
911 PartVT, IntermediateVT);
912 } else if (NumParts > 0) {
913 // If the intermediate type was expanded, build the intermediate operands
914 // from the parts.
915 assert(NumParts % NumIntermediates == 0 &&
916 "Must expand into a divisible number of parts!");
917 unsigned Factor = NumParts / NumIntermediates;
918 for (unsigned i = 0; i != NumIntermediates; ++i)
919 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
920 PartVT, IntermediateVT);
921 }
922
923 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
924 // operands.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000925 Val = DAG.getNode(IntermediateVT.isVector() ?
Duncan Sands014e04a2008-02-12 20:46:31 +0000926 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
927 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000928 }
Dan Gohman6183f782007-07-05 20:12:34 +0000929 }
930
Duncan Sands014e04a2008-02-12 20:46:31 +0000931 // There is now one part, held in Val. Correct it to match ValueVT.
932 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000933
Duncan Sands014e04a2008-02-12 20:46:31 +0000934 if (PartVT == ValueVT)
935 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000936
Duncan Sands83ec4b62008-06-06 12:08:01 +0000937 if (PartVT.isVector()) {
938 assert(ValueVT.isVector() && "Unknown vector conversion!");
Duncan Sands014e04a2008-02-12 20:46:31 +0000939 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000940 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000941
Duncan Sands83ec4b62008-06-06 12:08:01 +0000942 if (ValueVT.isVector()) {
943 assert(ValueVT.getVectorElementType() == PartVT &&
944 ValueVT.getVectorNumElements() == 1 &&
Duncan Sands014e04a2008-02-12 20:46:31 +0000945 "Only trivial scalar-to-vector conversions should get here!");
946 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
947 }
948
Duncan Sands83ec4b62008-06-06 12:08:01 +0000949 if (PartVT.isInteger() &&
950 ValueVT.isInteger()) {
Duncan Sands8e4eb092008-06-08 20:54:56 +0000951 if (ValueVT.bitsLT(PartVT)) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000952 // For a truncate, see if we have any information to
953 // indicate whether the truncated bits will always be
954 // zero or sign-extension.
955 if (AssertOp != ISD::DELETED_NODE)
956 Val = DAG.getNode(AssertOp, PartVT, Val,
957 DAG.getValueType(ValueVT));
958 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
959 } else {
960 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
961 }
962 }
963
Duncan Sands83ec4b62008-06-06 12:08:01 +0000964 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Duncan Sands8e4eb092008-06-08 20:54:56 +0000965 if (ValueVT.bitsLT(Val.getValueType()))
Chris Lattner4468c1f2008-03-09 09:38:46 +0000966 // FP_ROUND's are always exact here.
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000967 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000968 DAG.getIntPtrConstant(1));
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000969 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
970 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000971
Duncan Sands83ec4b62008-06-06 12:08:01 +0000972 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Duncan Sands014e04a2008-02-12 20:46:31 +0000973 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
974
975 assert(0 && "Unknown mismatch!");
Dan Gohman475871a2008-07-27 21:46:04 +0000976 return SDValue();
Dan Gohman6183f782007-07-05 20:12:34 +0000977}
978
Duncan Sandsb988bac2008-02-11 20:58:28 +0000979/// getCopyToParts - Create a series of nodes that contain the specified value
980/// split into legal parts. If the parts contain more bits than Val, then, for
981/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000982static void getCopyToParts(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +0000983 SDValue Val,
984 SDValue *Parts,
Dan Gohman6183f782007-07-05 20:12:34 +0000985 unsigned NumParts,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000986 MVT PartVT,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000987 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000988 TargetLowering &TLI = DAG.getTargetLoweringInfo();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000989 MVT PtrVT = TLI.getPointerTy();
990 MVT ValueVT = Val.getValueType();
991 unsigned PartBits = PartVT.getSizeInBits();
Duncan Sands014e04a2008-02-12 20:46:31 +0000992 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000993
Duncan Sands014e04a2008-02-12 20:46:31 +0000994 if (!NumParts)
995 return;
996
Duncan Sands83ec4b62008-06-06 12:08:01 +0000997 if (!ValueVT.isVector()) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000998 if (PartVT == ValueVT) {
999 assert(NumParts == 1 && "No-op copy with multiple parts!");
1000 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +00001001 return;
1002 }
1003
Duncan Sands83ec4b62008-06-06 12:08:01 +00001004 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001005 // If the parts cover more bits than the value has, promote the value.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001006 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001007 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +00001008 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001009 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
1010 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +00001011 Val = DAG.getNode(ExtendKind, ValueVT, Val);
1012 } else {
1013 assert(0 && "Unknown mismatch!");
1014 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001015 } else if (PartBits == ValueVT.getSizeInBits()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001016 // Different types of the same size.
1017 assert(NumParts == 1 && PartVT != ValueVT);
1018 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001019 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001020 // If the parts cover less bits than value has, truncate the value.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001021 if (PartVT.isInteger() && ValueVT.isInteger()) {
1022 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +00001023 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +00001024 } else {
1025 assert(0 && "Unknown mismatch!");
1026 }
1027 }
Duncan Sands014e04a2008-02-12 20:46:31 +00001028
1029 // The value may have changed - recompute ValueVT.
1030 ValueVT = Val.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001031 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
Duncan Sands014e04a2008-02-12 20:46:31 +00001032 "Failed to tile the value with PartVT!");
1033
1034 if (NumParts == 1) {
1035 assert(PartVT == ValueVT && "Type conversion failed!");
1036 Parts[0] = Val;
1037 return;
1038 }
1039
1040 // Expand the value into multiple parts.
1041 if (NumParts & (NumParts - 1)) {
1042 // The number of parts is not a power of 2. Split off and copy the tail.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001043 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Duncan Sands014e04a2008-02-12 20:46:31 +00001044 "Do not know what to expand to!");
1045 unsigned RoundParts = 1 << Log2_32(NumParts);
1046 unsigned RoundBits = RoundParts * PartBits;
1047 unsigned OddParts = NumParts - RoundParts;
Dan Gohman475871a2008-07-27 21:46:04 +00001048 SDValue OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
Duncan Sands014e04a2008-02-12 20:46:31 +00001049 DAG.getConstant(RoundBits,
1050 TLI.getShiftAmountTy()));
1051 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
1052 if (TLI.isBigEndian())
1053 // The odd parts were reversed by getCopyToParts - unreverse them.
1054 std::reverse(Parts + RoundParts, Parts + NumParts);
1055 NumParts = RoundParts;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001056 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +00001057 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
1058 }
1059
1060 // The number of parts is a power of 2. Repeatedly bisect the value using
1061 // EXTRACT_ELEMENT.
Duncan Sands25eb0432008-03-12 20:30:08 +00001062 Parts[0] = DAG.getNode(ISD::BIT_CONVERT,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001063 MVT::getIntegerVT(ValueVT.getSizeInBits()),
Duncan Sands25eb0432008-03-12 20:30:08 +00001064 Val);
Duncan Sands014e04a2008-02-12 20:46:31 +00001065 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
1066 for (unsigned i = 0; i < NumParts; i += StepSize) {
1067 unsigned ThisBits = StepSize * PartBits / 2;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 MVT ThisVT = MVT::getIntegerVT (ThisBits);
Dan Gohman475871a2008-07-27 21:46:04 +00001069 SDValue &Part0 = Parts[i];
1070 SDValue &Part1 = Parts[i+StepSize/2];
Duncan Sands014e04a2008-02-12 20:46:31 +00001071
Duncan Sands25eb0432008-03-12 20:30:08 +00001072 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
1073 DAG.getConstant(1, PtrVT));
1074 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
1075 DAG.getConstant(0, PtrVT));
1076
1077 if (ThisBits == PartBits && ThisVT != PartVT) {
1078 Part0 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part0);
1079 Part1 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part1);
1080 }
Duncan Sands014e04a2008-02-12 20:46:31 +00001081 }
1082 }
1083
1084 if (TLI.isBigEndian())
1085 std::reverse(Parts, Parts + NumParts);
1086
1087 return;
1088 }
1089
1090 // Vector ValueVT.
1091 if (NumParts == 1) {
1092 if (PartVT != ValueVT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001093 if (PartVT.isVector()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001094 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
1095 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001096 assert(ValueVT.getVectorElementType() == PartVT &&
1097 ValueVT.getVectorNumElements() == 1 &&
Duncan Sands014e04a2008-02-12 20:46:31 +00001098 "Only trivial vector-to-scalar conversions should get here!");
1099 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
1100 DAG.getConstant(0, PtrVT));
1101 }
1102 }
1103
Dan Gohman6183f782007-07-05 20:12:34 +00001104 Parts[0] = Val;
1105 return;
1106 }
1107
1108 // Handle a multi-element vector.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001109 MVT IntermediateVT, RegisterVT;
Dan Gohman6183f782007-07-05 20:12:34 +00001110 unsigned NumIntermediates;
1111 unsigned NumRegs =
1112 DAG.getTargetLoweringInfo()
1113 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
1114 RegisterVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001115 unsigned NumElements = ValueVT.getVectorNumElements();
Dan Gohman6183f782007-07-05 20:12:34 +00001116
1117 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
Evan Cheng35213342008-05-14 20:29:30 +00001118 NumParts = NumRegs; // Silence a compiler warning.
Dan Gohman6183f782007-07-05 20:12:34 +00001119 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
1120
1121 // Split the vector into intermediate operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001122 SmallVector<SDValue, 8> Ops(NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +00001123 for (unsigned i = 0; i != NumIntermediates; ++i)
Duncan Sands83ec4b62008-06-06 12:08:01 +00001124 if (IntermediateVT.isVector())
Dan Gohman6183f782007-07-05 20:12:34 +00001125 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
1126 IntermediateVT, Val,
1127 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +00001128 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +00001129 else
1130 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
1131 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +00001132 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +00001133
1134 // Split the intermediate operands into legal parts.
1135 if (NumParts == NumIntermediates) {
1136 // If the register was not expanded, promote or copy the value,
1137 // as appropriate.
1138 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +00001139 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +00001140 } else if (NumParts > 0) {
1141 // If the intermediate type was expanded, split each the value into
1142 // legal parts.
1143 assert(NumParts % NumIntermediates == 0 &&
1144 "Must expand into a divisible number of parts!");
1145 unsigned Factor = NumParts / NumIntermediates;
1146 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +00001147 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +00001148 }
1149}
1150
1151
Dan Gohman475871a2008-07-27 21:46:04 +00001152SDValue SelectionDAGLowering::getValue(const Value *V) {
1153 SDValue &N = NodeMap[V];
Chris Lattner199862b2006-03-16 19:57:50 +00001154 if (N.Val) return N;
1155
Chris Lattner199862b2006-03-16 19:57:50 +00001156 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001157 MVT VT = TLI.getValueType(V->getType(), true);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001158
1159 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
1160 return N = DAG.getConstant(CI->getValue(), VT);
1161
1162 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
Chris Lattner199862b2006-03-16 19:57:50 +00001163 return N = DAG.getGlobalAddress(GV, VT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001164
1165 if (isa<ConstantPointerNull>(C))
Chris Lattner199862b2006-03-16 19:57:50 +00001166 return N = DAG.getConstant(0, TLI.getPointerTy());
Chris Lattnerb606dba2008-04-28 06:44:42 +00001167
1168 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1169 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
1170
Dan Gohman1d685a42008-06-07 02:02:36 +00001171 if (isa<UndefValue>(C) && !isa<VectorType>(V->getType()) &&
1172 !V->getType()->isAggregateType())
Chris Lattner6833b062008-04-28 07:16:35 +00001173 return N = DAG.getNode(ISD::UNDEF, VT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001174
1175 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1176 visit(CE->getOpcode(), *CE);
Dan Gohman475871a2008-07-27 21:46:04 +00001177 SDValue N1 = NodeMap[V];
Chris Lattnerb606dba2008-04-28 06:44:42 +00001178 assert(N1.Val && "visit didn't populate the ValueMap!");
1179 return N1;
1180 }
1181
Dan Gohman1d685a42008-06-07 02:02:36 +00001182 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001183 SmallVector<SDValue, 4> Constants;
Dan Gohman1d685a42008-06-07 02:02:36 +00001184 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1185 OI != OE; ++OI) {
1186 SDNode *Val = getValue(*OI).Val;
Duncan Sands4bdcb612008-07-02 17:40:58 +00001187 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
Dan Gohman475871a2008-07-27 21:46:04 +00001188 Constants.push_back(SDValue(Val, i));
Dan Gohman1d685a42008-06-07 02:02:36 +00001189 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001190 return DAG.getMergeValues(&Constants[0], Constants.size());
Dan Gohman1d685a42008-06-07 02:02:36 +00001191 }
1192
Dan Gohman1f565bc2008-08-04 23:30:41 +00001193 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
Dan Gohman1d685a42008-06-07 02:02:36 +00001194 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
Dan Gohman1f565bc2008-08-04 23:30:41 +00001195 "Unknown struct or array constant!");
Dan Gohman1d685a42008-06-07 02:02:36 +00001196
Dan Gohman1f565bc2008-08-04 23:30:41 +00001197 SmallVector<MVT, 4> ValueVTs;
1198 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1199 unsigned NumElts = ValueVTs.size();
Dan Gohman8a6ccb52008-06-09 15:21:47 +00001200 if (NumElts == 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001201 return SDValue(); // empty struct
1202 SmallVector<SDValue, 4> Constants(NumElts);
Dan Gohman1f565bc2008-08-04 23:30:41 +00001203 for (unsigned i = 0; i != NumElts; ++i) {
1204 MVT EltVT = ValueVTs[i];
Dan Gohman1d685a42008-06-07 02:02:36 +00001205 if (isa<UndefValue>(C))
1206 Constants[i] = DAG.getNode(ISD::UNDEF, EltVT);
1207 else if (EltVT.isFloatingPoint())
1208 Constants[i] = DAG.getConstantFP(0, EltVT);
1209 else
1210 Constants[i] = DAG.getConstant(0, EltVT);
1211 }
Dan Gohman1f565bc2008-08-04 23:30:41 +00001212 return DAG.getMergeValues(&Constants[0], NumElts);
Dan Gohman1d685a42008-06-07 02:02:36 +00001213 }
1214
Chris Lattner6833b062008-04-28 07:16:35 +00001215 const VectorType *VecTy = cast<VectorType>(V->getType());
Chris Lattnerb606dba2008-04-28 06:44:42 +00001216 unsigned NumElements = VecTy->getNumElements();
Chris Lattnerb606dba2008-04-28 06:44:42 +00001217
Chris Lattner6833b062008-04-28 07:16:35 +00001218 // Now that we know the number and type of the elements, get that number of
1219 // elements into the Ops array based on what kind of constant it is.
Dan Gohman475871a2008-07-27 21:46:04 +00001220 SmallVector<SDValue, 16> Ops;
Chris Lattnerb606dba2008-04-28 06:44:42 +00001221 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
1222 for (unsigned i = 0; i != NumElements; ++i)
1223 Ops.push_back(getValue(CP->getOperand(i)));
1224 } else {
Chris Lattner6833b062008-04-28 07:16:35 +00001225 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1226 "Unknown vector constant!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001227 MVT EltVT = TLI.getValueType(VecTy->getElementType());
Chris Lattner6833b062008-04-28 07:16:35 +00001228
Dan Gohman475871a2008-07-27 21:46:04 +00001229 SDValue Op;
Chris Lattner6833b062008-04-28 07:16:35 +00001230 if (isa<UndefValue>(C))
1231 Op = DAG.getNode(ISD::UNDEF, EltVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001232 else if (EltVT.isFloatingPoint())
Chris Lattner6833b062008-04-28 07:16:35 +00001233 Op = DAG.getConstantFP(0, EltVT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001234 else
Chris Lattner6833b062008-04-28 07:16:35 +00001235 Op = DAG.getConstant(0, EltVT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001236 Ops.assign(NumElements, Op);
1237 }
1238
1239 // Create a BUILD_VECTOR node.
1240 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001241 }
1242
Chris Lattnerb606dba2008-04-28 06:44:42 +00001243 // If this is a static alloca, generate it as the frameindex instead of
1244 // computation.
Chris Lattner199862b2006-03-16 19:57:50 +00001245 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1246 std::map<const AllocaInst*, int>::iterator SI =
Chris Lattnerb606dba2008-04-28 06:44:42 +00001247 FuncInfo.StaticAllocaMap.find(AI);
Chris Lattner199862b2006-03-16 19:57:50 +00001248 if (SI != FuncInfo.StaticAllocaMap.end())
1249 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1250 }
1251
Chris Lattner251db182007-02-25 18:40:32 +00001252 unsigned InReg = FuncInfo.ValueMap[V];
1253 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001254
Chris Lattner6833b062008-04-28 07:16:35 +00001255 RegsForValue RFV(TLI, InReg, V->getType());
Dan Gohman475871a2008-07-27 21:46:04 +00001256 SDValue Chain = DAG.getEntryNode();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001257 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001258}
1259
1260
Chris Lattner1c08c712005-01-07 07:47:53 +00001261void SelectionDAGLowering::visitRet(ReturnInst &I) {
1262 if (I.getNumOperands() == 0) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001263 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getControlRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001264 return;
1265 }
Chris Lattnerb606dba2008-04-28 06:44:42 +00001266
Dan Gohman475871a2008-07-27 21:46:04 +00001267 SmallVector<SDValue, 8> NewValues;
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001268 NewValues.push_back(getControlRoot());
1269 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001270 SDValue RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001271
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001272 SmallVector<MVT, 4> ValueVTs;
1273 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
1274 for (unsigned j = 0, f = ValueVTs.size(); j != f; ++j) {
1275 MVT VT = ValueVTs[j];
Duncan Sandsb988bac2008-02-11 20:58:28 +00001276
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001277 // FIXME: C calling convention requires the return type to be promoted to
1278 // at least 32-bit. But this is not necessary for non-C calling conventions.
1279 if (VT.isInteger()) {
1280 MVT MinVT = TLI.getRegisterType(MVT::i32);
1281 if (VT.bitsLT(MinVT))
1282 VT = MinVT;
1283 }
Duncan Sandsb988bac2008-02-11 20:58:28 +00001284
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001285 unsigned NumParts = TLI.getNumRegisters(VT);
1286 MVT PartVT = TLI.getRegisterType(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00001287 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001288 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1289
1290 const Function *F = I.getParent()->getParent();
1291 if (F->paramHasAttr(0, ParamAttr::SExt))
1292 ExtendKind = ISD::SIGN_EXTEND;
1293 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1294 ExtendKind = ISD::ZERO_EXTEND;
Duncan Sandsb988bac2008-02-11 20:58:28 +00001295
Dan Gohman475871a2008-07-27 21:46:04 +00001296 getCopyToParts(DAG, SDValue(RetOp.Val, RetOp.ResNo + j),
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001297 &Parts[0], NumParts, PartVT, ExtendKind);
Duncan Sandsb988bac2008-02-11 20:58:28 +00001298
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001299 for (unsigned i = 0; i < NumParts; ++i) {
1300 NewValues.push_back(Parts[i]);
1301 NewValues.push_back(DAG.getArgFlags(ISD::ArgFlagsTy()));
1302 }
Nate Begemanee625572006-01-27 21:09:22 +00001303 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001304 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001305 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1306 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001307}
1308
Chris Lattner571e4342006-10-27 21:36:01 +00001309/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1310/// the current basic block, add it to ValueMap now so that we'll get a
1311/// CopyTo/FromReg.
1312void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1313 // No need to export constants.
1314 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1315
1316 // Already exported?
1317 if (FuncInfo.isExportedInst(V)) return;
1318
1319 unsigned Reg = FuncInfo.InitializeRegForValue(V);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001320 CopyValueToVirtualRegister(V, Reg);
Chris Lattner571e4342006-10-27 21:36:01 +00001321}
1322
Chris Lattner8c494ab2006-10-27 23:50:33 +00001323bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1324 const BasicBlock *FromBB) {
1325 // The operands of the setcc have to be in this block. We don't know
1326 // how to export them from some other block.
1327 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1328 // Can export from current BB.
1329 if (VI->getParent() == FromBB)
1330 return true;
1331
1332 // Is already exported, noop.
1333 return FuncInfo.isExportedInst(V);
1334 }
1335
1336 // If this is an argument, we can export it if the BB is the entry block or
1337 // if it is already exported.
1338 if (isa<Argument>(V)) {
1339 if (FromBB == &FromBB->getParent()->getEntryBlock())
1340 return true;
1341
1342 // Otherwise, can only export this if it is already exported.
1343 return FuncInfo.isExportedInst(V);
1344 }
1345
1346 // Otherwise, constants can always be exported.
1347 return true;
1348}
1349
Chris Lattner6a586c82006-10-29 21:01:20 +00001350static bool InBlock(const Value *V, const BasicBlock *BB) {
1351 if (const Instruction *I = dyn_cast<Instruction>(V))
1352 return I->getParent() == BB;
1353 return true;
1354}
1355
Chris Lattner571e4342006-10-27 21:36:01 +00001356/// FindMergedConditions - If Cond is an expression like
1357void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1358 MachineBasicBlock *TBB,
1359 MachineBasicBlock *FBB,
1360 MachineBasicBlock *CurBB,
1361 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001362 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001363 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001364
Reid Spencere4d87aa2006-12-23 06:05:41 +00001365 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1366 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001367 BOp->getParent() != CurBB->getBasicBlock() ||
1368 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1369 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001370 const BasicBlock *BB = CurBB->getBasicBlock();
1371
Reid Spencere4d87aa2006-12-23 06:05:41 +00001372 // If the leaf of the tree is a comparison, merge the condition into
1373 // the caseblock.
1374 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1375 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001376 // how to export them from some other block. If this is the first block
1377 // of the sequence, no exporting is needed.
1378 (CurBB == CurMBB ||
1379 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1380 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001381 BOp = cast<Instruction>(Cond);
1382 ISD::CondCode Condition;
1383 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1384 switch (IC->getPredicate()) {
1385 default: assert(0 && "Unknown icmp predicate opcode!");
1386 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1387 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1388 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1389 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1390 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1391 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1392 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1393 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1394 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1395 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1396 }
1397 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1398 ISD::CondCode FPC, FOC;
1399 switch (FC->getPredicate()) {
1400 default: assert(0 && "Unknown fcmp predicate opcode!");
1401 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1402 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1403 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1404 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1405 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1406 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1407 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
Chris Lattner6bf30ab2008-05-01 07:26:11 +00001408 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1409 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
Reid Spencere4d87aa2006-12-23 06:05:41 +00001410 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1411 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1412 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1413 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1414 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1415 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1416 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1417 }
1418 if (FiniteOnlyFPMath())
1419 Condition = FOC;
1420 else
1421 Condition = FPC;
1422 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001423 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001424 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001425 }
1426
Chris Lattner571e4342006-10-27 21:36:01 +00001427 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001428 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001429 SwitchCases.push_back(CB);
1430 return;
1431 }
1432
1433 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001434 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001435 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001436 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001437 return;
1438 }
1439
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001440
1441 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001442 MachineFunction::iterator BBI = CurBB;
Dan Gohman0e5f1302008-07-07 23:02:41 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1445 CurBB->getParent()->insert(++BBI, TmpBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001446
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001447 if (Opc == Instruction::Or) {
1448 // Codegen X | Y as:
1449 // jmp_if_X TBB
1450 // jmp TmpBB
1451 // TmpBB:
1452 // jmp_if_Y TBB
1453 // jmp FBB
1454 //
Chris Lattner571e4342006-10-27 21:36:01 +00001455
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001456 // Emit the LHS condition.
1457 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1458
1459 // Emit the RHS condition into TmpBB.
1460 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1461 } else {
1462 assert(Opc == Instruction::And && "Unknown merge op!");
1463 // Codegen X & Y as:
1464 // jmp_if_X TmpBB
1465 // jmp FBB
1466 // TmpBB:
1467 // jmp_if_Y TBB
1468 // jmp FBB
1469 //
1470 // This requires creation of TmpBB after CurBB.
1471
1472 // Emit the LHS condition.
1473 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1474
1475 // Emit the RHS condition into TmpBB.
1476 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1477 }
Chris Lattner571e4342006-10-27 21:36:01 +00001478}
1479
Chris Lattnerdf19f272006-10-31 22:37:42 +00001480/// If the set of cases should be emitted as a series of branches, return true.
1481/// If we should emit this as a bunch of and/or'd together conditions, return
1482/// false.
1483static bool
1484ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1485 if (Cases.size() != 2) return true;
1486
Chris Lattner0ccb5002006-10-31 23:06:00 +00001487 // If this is two comparisons of the same values or'd or and'd together, they
1488 // will get folded into a single comparison, so don't emit two blocks.
1489 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1490 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1491 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1492 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1493 return false;
1494 }
1495
Chris Lattnerdf19f272006-10-31 22:37:42 +00001496 return true;
1497}
1498
Chris Lattner1c08c712005-01-07 07:47:53 +00001499void SelectionDAGLowering::visitBr(BranchInst &I) {
1500 // Update machine-CFG edges.
1501 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001502
1503 // Figure out which block is immediately after the current one.
1504 MachineBasicBlock *NextBlock = 0;
1505 MachineFunction::iterator BBI = CurMBB;
1506 if (++BBI != CurMBB->getParent()->end())
1507 NextBlock = BBI;
1508
1509 if (I.isUnconditional()) {
Owen Anderson2d389e82008-06-07 00:00:23 +00001510 // Update machine-CFG edges.
1511 CurMBB->addSuccessor(Succ0MBB);
1512
Chris Lattner1c08c712005-01-07 07:47:53 +00001513 // If this is not a fall-through branch, emit the branch.
1514 if (Succ0MBB != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001515 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001516 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner57ab6592006-10-24 17:57:59 +00001517 return;
1518 }
1519
1520 // If this condition is one of the special cases we handle, do special stuff
1521 // now.
1522 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001523 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001524
1525 // If this is a series of conditions that are or'd or and'd together, emit
1526 // this as a sequence of branches instead of setcc's with and/or operations.
1527 // For example, instead of something like:
1528 // cmp A, B
1529 // C = seteq
1530 // cmp D, E
1531 // F = setle
1532 // or C, F
1533 // jnz foo
1534 // Emit:
1535 // cmp A, B
1536 // je foo
1537 // cmp D, E
1538 // jle foo
1539 //
1540 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1541 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001542 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001543 BOp->getOpcode() == Instruction::Or)) {
1544 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001545 // If the compares in later blocks need to use values not currently
1546 // exported from this block, export them now. This block should always
1547 // be the first entry.
1548 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1549
Chris Lattnerdf19f272006-10-31 22:37:42 +00001550 // Allow some cases to be rejected.
1551 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001552 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1553 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1554 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1555 }
1556
1557 // Emit the branch for this block.
1558 visitSwitchCase(SwitchCases[0]);
1559 SwitchCases.erase(SwitchCases.begin());
1560 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001561 }
1562
Chris Lattner0ccb5002006-10-31 23:06:00 +00001563 // Okay, we decided not to do this, remove any inserted MBB's and clear
1564 // SwitchCases.
1565 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0e5f1302008-07-07 23:02:41 +00001566 CurMBB->getParent()->erase(SwitchCases[i].ThisBB);
Chris Lattner0ccb5002006-10-31 23:06:00 +00001567
Chris Lattnerdf19f272006-10-31 22:37:42 +00001568 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001569 }
1570 }
Chris Lattner24525952006-10-24 18:07:37 +00001571
1572 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001573 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001574 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001575 // Use visitSwitchCase to actually insert the fast branch sequence for this
1576 // cond branch.
1577 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001578}
1579
Nate Begemanf15485a2006-03-27 01:32:24 +00001580/// visitSwitchCase - Emits the necessary code to represent a single node in
1581/// the binary search tree resulting from lowering a switch instruction.
1582void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Dan Gohman475871a2008-07-27 21:46:04 +00001583 SDValue Cond;
1584 SDValue CondLHS = getValue(CB.CmpLHS);
Chris Lattner57ab6592006-10-24 17:57:59 +00001585
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001586 // Build the setcc now.
1587 if (CB.CmpMHS == NULL) {
1588 // Fold "(X == true)" to X and "(X == false)" to !X to
1589 // handle common cases produced by branch lowering.
1590 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1591 Cond = CondLHS;
1592 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00001593 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001594 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1595 } else
1596 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1597 } else {
1598 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001599
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001600 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1601 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1602
Dan Gohman475871a2008-07-27 21:46:04 +00001603 SDValue CmpOp = getValue(CB.CmpMHS);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001604 MVT VT = CmpOp.getValueType();
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001605
1606 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1607 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1608 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001609 SDValue SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001610 Cond = DAG.getSetCC(MVT::i1, SUB,
1611 DAG.getConstant(High-Low, VT), ISD::SETULE);
1612 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001613 }
1614
Owen Anderson2d389e82008-06-07 00:00:23 +00001615 // Update successor info
1616 CurMBB->addSuccessor(CB.TrueBB);
1617 CurMBB->addSuccessor(CB.FalseBB);
1618
Nate Begemanf15485a2006-03-27 01:32:24 +00001619 // Set NextBlock to be the MBB immediately after the current one, if any.
1620 // This is used to avoid emitting unnecessary branches to the next block.
1621 MachineBasicBlock *NextBlock = 0;
1622 MachineFunction::iterator BBI = CurMBB;
1623 if (++BBI != CurMBB->getParent()->end())
1624 NextBlock = BBI;
1625
1626 // If the lhs block is the next block, invert the condition so that we can
1627 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001628 if (CB.TrueBB == NextBlock) {
1629 std::swap(CB.TrueBB, CB.FalseBB);
Dan Gohman475871a2008-07-27 21:46:04 +00001630 SDValue True = DAG.getConstant(1, Cond.getValueType());
Nate Begemanf15485a2006-03-27 01:32:24 +00001631 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1632 }
Dan Gohman475871a2008-07-27 21:46:04 +00001633 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001634 DAG.getBasicBlock(CB.TrueBB));
Owen Andersonbd3ba462008-08-04 23:54:43 +00001635
1636 // If the branch was constant folded, fix up the CFG.
1637 if (BrCond.getOpcode() == ISD::BR) {
1638 if (!DisableCorrectBranchFolding)
1639 CurMBB->removeSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001640 DAG.setRoot(BrCond);
Owen Andersonbd3ba462008-08-04 23:54:43 +00001641 } else {
1642 // Otherwise, go ahead and insert the false branch.
1643 if (BrCond == getControlRoot())
1644 if (!DisableCorrectBranchFolding)
1645 CurMBB->removeSuccessor(CB.TrueBB);
1646
1647 if (CB.FalseBB == NextBlock)
1648 DAG.setRoot(BrCond);
1649 else
1650 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
1651 DAG.getBasicBlock(CB.FalseBB)));
1652 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001653}
1654
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001655/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001656void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001657 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001658 assert(JT.Reg != -1U && "Should lower JT Header first!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001659 MVT PTy = TLI.getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001660 SDValue Index = DAG.getCopyFromReg(getControlRoot(), JT.Reg, PTy);
1661 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Evan Cheng3d4ce112006-10-30 08:00:44 +00001662 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1663 Table, Index));
1664 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001665}
1666
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001667/// visitJumpTableHeader - This function emits necessary code to produce index
1668/// in the JumpTable from switch case.
1669void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1670 SelectionDAGISel::JumpTableHeader &JTH) {
1671 // Subtract the lowest switch case value from the value being switched on
1672 // and conditional branch to default mbb if the result is greater than the
1673 // difference between smallest and largest cases.
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SDValue SwitchOp = getValue(JTH.SValue);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001675 MVT VT = SwitchOp.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001677 DAG.getConstant(JTH.First, VT));
1678
1679 // The SDNode we just created, which holds the value being switched on
1680 // minus the the smallest case value, needs to be copied to a virtual
1681 // register so it can be used as an index into the jump table in a
1682 // subsequent basic block. This value may be smaller or larger than the
1683 // target's pointer type, and therefore require extension or truncating.
Duncan Sands8e4eb092008-06-08 20:54:56 +00001684 if (VT.bitsGT(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001685 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1686 else
1687 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1688
1689 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman475871a2008-07-27 21:46:04 +00001690 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), JumpTableReg, SwitchOp);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001691 JT.Reg = JumpTableReg;
1692
1693 // Emit the range check for the jump table, and branch to the default
1694 // block for the switch statement if the value being switched on exceeds
1695 // the largest case in the switch.
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SDValue CMP = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001697 DAG.getConstant(JTH.Last-JTH.First,VT),
1698 ISD::SETUGT);
1699
1700 // Set NextBlock to be the MBB immediately after the current one, if any.
1701 // This is used to avoid emitting unnecessary branches to the next block.
1702 MachineBasicBlock *NextBlock = 0;
1703 MachineFunction::iterator BBI = CurMBB;
1704 if (++BBI != CurMBB->getParent()->end())
1705 NextBlock = BBI;
1706
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001708 DAG.getBasicBlock(JT.Default));
1709
1710 if (JT.MBB == NextBlock)
1711 DAG.setRoot(BrCond);
1712 else
1713 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001714 DAG.getBasicBlock(JT.MBB)));
1715
1716 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001717}
1718
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001719/// visitBitTestHeader - This function emits necessary code to produce value
1720/// suitable for "bit tests"
1721void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1722 // Subtract the minimum value
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue SwitchOp = getValue(B.SValue);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001724 MVT VT = SwitchOp.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001726 DAG.getConstant(B.First, VT));
1727
1728 // Check range
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SDValue RangeCmp = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001730 DAG.getConstant(B.Range, VT),
1731 ISD::SETUGT);
1732
Dan Gohman475871a2008-07-27 21:46:04 +00001733 SDValue ShiftOp;
Duncan Sands8e4eb092008-06-08 20:54:56 +00001734 if (VT.bitsGT(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001735 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1736 else
1737 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1738
1739 // Make desired shift
Dan Gohman475871a2008-07-27 21:46:04 +00001740 SDValue SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001741 DAG.getConstant(1, TLI.getPointerTy()),
1742 ShiftOp);
1743
1744 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), SwitchReg, SwitchVal);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001746 B.Reg = SwitchReg;
1747
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001748 // Set NextBlock to be the MBB immediately after the current one, if any.
1749 // This is used to avoid emitting unnecessary branches to the next block.
1750 MachineBasicBlock *NextBlock = 0;
1751 MachineFunction::iterator BBI = CurMBB;
1752 if (++BBI != CurMBB->getParent()->end())
1753 NextBlock = BBI;
1754
1755 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
Owen Anderson2d389e82008-06-07 00:00:23 +00001756
1757 CurMBB->addSuccessor(B.Default);
1758 CurMBB->addSuccessor(MBB);
1759
Dan Gohman475871a2008-07-27 21:46:04 +00001760 SDValue BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
Owen Anderson2d389e82008-06-07 00:00:23 +00001761 DAG.getBasicBlock(B.Default));
1762
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001763 if (MBB == NextBlock)
1764 DAG.setRoot(BrRange);
1765 else
1766 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1767 DAG.getBasicBlock(MBB)));
1768
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001769 return;
1770}
1771
1772/// visitBitTestCase - this function produces one "bit test"
1773void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1774 unsigned Reg,
1775 SelectionDAGISel::BitTestCase &B) {
1776 // Emit bit tests and jumps
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue SwitchVal = DAG.getCopyFromReg(getControlRoot(), Reg,
Chris Lattneread0d882008-06-17 06:09:18 +00001778 TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001779
Dan Gohman475871a2008-07-27 21:46:04 +00001780 SDValue AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(), SwitchVal,
Chris Lattneread0d882008-06-17 06:09:18 +00001781 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dan Gohman475871a2008-07-27 21:46:04 +00001782 SDValue AndCmp = DAG.getSetCC(TLI.getSetCCResultType(AndOp), AndOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001783 DAG.getConstant(0, TLI.getPointerTy()),
1784 ISD::SETNE);
Owen Anderson2d389e82008-06-07 00:00:23 +00001785
1786 CurMBB->addSuccessor(B.TargetBB);
1787 CurMBB->addSuccessor(NextMBB);
1788
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SDValue BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001790 AndCmp, DAG.getBasicBlock(B.TargetBB));
1791
1792 // Set NextBlock to be the MBB immediately after the current one, if any.
1793 // This is used to avoid emitting unnecessary branches to the next block.
1794 MachineBasicBlock *NextBlock = 0;
1795 MachineFunction::iterator BBI = CurMBB;
1796 if (++BBI != CurMBB->getParent()->end())
1797 NextBlock = BBI;
1798
1799 if (NextMBB == NextBlock)
1800 DAG.setRoot(BrAnd);
1801 else
1802 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1803 DAG.getBasicBlock(NextMBB)));
1804
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001805 return;
1806}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001807
Jim Laskeyb180aa12007-02-21 22:53:45 +00001808void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1809 // Retrieve successors.
1810 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001811 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001812
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001813 if (isa<InlineAsm>(I.getCalledValue()))
1814 visitInlineAsm(&I);
1815 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001816 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001817
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001818 // If the value of the invoke is used outside of its defining block, make it
1819 // available as a virtual register.
1820 if (!I.use_empty()) {
1821 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1822 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001823 CopyValueToVirtualRegister(&I, VMI->second);
Jim Laskey183f47f2007-02-25 21:43:59 +00001824 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001825
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001826 // Update successor info
1827 CurMBB->addSuccessor(Return);
1828 CurMBB->addSuccessor(LandingPad);
Owen Anderson2d389e82008-06-07 00:00:23 +00001829
1830 // Drop into normal successor.
1831 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
1832 DAG.getBasicBlock(Return)));
Jim Laskeyb180aa12007-02-21 22:53:45 +00001833}
1834
1835void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1836}
1837
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001838/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001839/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001840bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001841 CaseRecVector& WorkList,
1842 Value* SV,
1843 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001844 Case& BackCase = *(CR.Range.second-1);
1845
1846 // Size is the number of Cases represented by this range.
1847 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001848 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001849 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001850
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001851 // Get the MachineFunction which holds the current MBB. This is used when
1852 // inserting any additional MBBs necessary to represent the switch.
1853 MachineFunction *CurMF = CurMBB->getParent();
1854
1855 // Figure out which block is immediately after the current one.
1856 MachineBasicBlock *NextBlock = 0;
1857 MachineFunction::iterator BBI = CR.CaseBB;
1858
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001859 if (++BBI != CurMBB->getParent()->end())
1860 NextBlock = BBI;
1861
1862 // TODO: If any two of the cases has the same destination, and if one value
1863 // is the same as the other, but has one bit unset that the other has set,
1864 // use bit manipulation to do two compares at once. For example:
1865 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1866
1867 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001868 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001869 // The last case block won't fall through into 'NextBlock' if we emit the
1870 // branches in this order. See if rearranging a case value would help.
1871 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001872 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001873 std::swap(*I, BackCase);
1874 break;
1875 }
1876 }
1877 }
1878
1879 // Create a CaseBlock record representing a conditional branch to
1880 // the Case's target mbb if the value being switched on SV is equal
1881 // to C.
1882 MachineBasicBlock *CurBlock = CR.CaseBB;
1883 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1884 MachineBasicBlock *FallThrough;
1885 if (I != E-1) {
Dan Gohman0e5f1302008-07-07 23:02:41 +00001886 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1887 CurMF->insert(BBI, FallThrough);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001888 } else {
1889 // If the last case doesn't match, go to the default block.
1890 FallThrough = Default;
1891 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001892
1893 Value *RHS, *LHS, *MHS;
1894 ISD::CondCode CC;
1895 if (I->High == I->Low) {
1896 // This is just small small case range :) containing exactly 1 case
1897 CC = ISD::SETEQ;
1898 LHS = SV; RHS = I->High; MHS = NULL;
1899 } else {
1900 CC = ISD::SETLE;
1901 LHS = I->Low; MHS = SV; RHS = I->High;
1902 }
1903 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1904 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001905
1906 // If emitting the first comparison, just call visitSwitchCase to emit the
1907 // code into the current block. Otherwise, push the CaseBlock onto the
1908 // vector to be later processed by SDISel, and insert the node's MBB
1909 // before the next MBB.
1910 if (CurBlock == CurMBB)
1911 visitSwitchCase(CB);
1912 else
1913 SwitchCases.push_back(CB);
1914
1915 CurBlock = FallThrough;
1916 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001917
1918 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001919}
1920
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001921static inline bool areJTsAllowed(const TargetLowering &TLI) {
Dale Johannesen72324642008-07-31 18:13:12 +00001922 return !DisableJumpTables &&
1923 (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1924 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001925}
1926
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001927/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001928bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001929 CaseRecVector& WorkList,
1930 Value* SV,
1931 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001932 Case& FrontCase = *CR.Range.first;
1933 Case& BackCase = *(CR.Range.second-1);
1934
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001935 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1936 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1937
1938 uint64_t TSize = 0;
1939 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1940 I!=E; ++I)
1941 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001942
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001943 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001944 return false;
1945
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001946 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1947 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001948 return false;
1949
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001950 DOUT << "Lowering jump table\n"
1951 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001952 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001953
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001954 // Get the MachineFunction which holds the current MBB. This is used when
1955 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001956 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001957
1958 // Figure out which block is immediately after the current one.
1959 MachineBasicBlock *NextBlock = 0;
1960 MachineFunction::iterator BBI = CR.CaseBB;
1961
1962 if (++BBI != CurMBB->getParent()->end())
1963 NextBlock = BBI;
1964
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001965 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1966
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001967 // Create a new basic block to hold the code for loading the address
1968 // of the jump table, and jumping to it. Update successor information;
1969 // we will either branch to the default case for the switch, or the jump
1970 // table.
Dan Gohman0e5f1302008-07-07 23:02:41 +00001971 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1972 CurMF->insert(BBI, JumpTableBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001973 CR.CaseBB->addSuccessor(Default);
1974 CR.CaseBB->addSuccessor(JumpTableBB);
1975
1976 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001977 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001978 // a case statement, push the case's BB onto the vector, otherwise, push
1979 // the default BB.
1980 std::vector<MachineBasicBlock*> DestBBs;
1981 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001982 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1983 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1984 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1985
1986 if ((Low <= TEI) && (TEI <= High)) {
1987 DestBBs.push_back(I->BB);
1988 if (TEI==High)
1989 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001990 } else {
1991 DestBBs.push_back(Default);
1992 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001993 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001994
1995 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001996 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001997 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1998 E = DestBBs.end(); I != E; ++I) {
1999 if (!SuccsHandled[(*I)->getNumber()]) {
2000 SuccsHandled[(*I)->getNumber()] = true;
2001 JumpTableBB->addSuccessor(*I);
2002 }
2003 }
2004
2005 // Create a jump table index for this jump table, or return an existing
2006 // one.
2007 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
2008
2009 // Set the jump table information so that we can codegen it as a second
2010 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00002011 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002012 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
2013 (CR.CaseBB == CurMBB));
2014 if (CR.CaseBB == CurMBB)
2015 visitJumpTableHeader(JT, JTH);
2016
2017 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002018
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002019 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002020}
2021
2022/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2023/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002024bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002025 CaseRecVector& WorkList,
2026 Value* SV,
2027 MachineBasicBlock* Default) {
2028 // Get the MachineFunction which holds the current MBB. This is used when
2029 // inserting any additional MBBs necessary to represent the switch.
2030 MachineFunction *CurMF = CurMBB->getParent();
2031
2032 // Figure out which block is immediately after the current one.
2033 MachineBasicBlock *NextBlock = 0;
2034 MachineFunction::iterator BBI = CR.CaseBB;
2035
2036 if (++BBI != CurMBB->getParent()->end())
2037 NextBlock = BBI;
2038
2039 Case& FrontCase = *CR.Range.first;
2040 Case& BackCase = *(CR.Range.second-1);
2041 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2042
2043 // Size is the number of Cases represented by this range.
2044 unsigned Size = CR.Range.second - CR.Range.first;
2045
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002046 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
2047 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002048 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002049 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002050
2051 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2052 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002053 uint64_t TSize = 0;
2054 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2055 I!=E; ++I)
2056 TSize += I->size();
2057
2058 uint64_t LSize = FrontCase.size();
2059 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002060 DOUT << "Selecting best pivot: \n"
2061 << "First: " << First << ", Last: " << Last <<"\n"
2062 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002063 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002064 J!=E; ++I, ++J) {
2065 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
2066 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002067 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002068 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
2069 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00002070 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002071 // Should always split in some non-trivial place
2072 DOUT <<"=>Step\n"
2073 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
2074 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
2075 << "Metric: " << Metric << "\n";
2076 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002077 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002078 FMetric = Metric;
2079 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002080 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002081
2082 LSize += J->size();
2083 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002084 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00002085 if (areJTsAllowed(TLI)) {
2086 // If our case is dense we *really* should handle it earlier!
2087 assert((FMetric > 0) && "Should handle dense range earlier!");
2088 } else {
2089 Pivot = CR.Range.first + Size/2;
2090 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002091
2092 CaseRange LHSR(CR.Range.first, Pivot);
2093 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002094 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002095 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
2096
2097 // We know that we branch to the LHS if the Value being switched on is
2098 // less than the Pivot value, C. We use this to optimize our binary
2099 // tree a bit, by recognizing that if SV is greater than or equal to the
2100 // LHS's Case Value, and that Case Value is exactly one less than the
2101 // Pivot's Value, then we can branch directly to the LHS's Target,
2102 // rather than creating a leaf node for it.
2103 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002104 LHSR.first->High == CR.GE &&
2105 cast<ConstantInt>(C)->getSExtValue() ==
2106 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
2107 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002108 } else {
Dan Gohman0e5f1302008-07-07 23:02:41 +00002109 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2110 CurMF->insert(BBI, TrueBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002111 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
2112 }
2113
2114 // Similar to the optimization above, if the Value being switched on is
2115 // known to be less than the Constant CR.LT, and the current Case Value
2116 // is CR.LT - 1, then we can branch directly to the target block for
2117 // the current Case Value, rather than emitting a RHS leaf node for it.
2118 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002119 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
2120 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
2121 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002122 } else {
Dan Gohman0e5f1302008-07-07 23:02:41 +00002123 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2124 CurMF->insert(BBI, FalseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002125 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
2126 }
2127
2128 // Create a CaseBlock record representing a conditional branch to
2129 // the LHS node if the value being switched on SV is less than C.
2130 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002131 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
2132 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002133
2134 if (CR.CaseBB == CurMBB)
2135 visitSwitchCase(CB);
2136 else
2137 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002138
2139 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002140}
2141
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002142/// handleBitTestsSwitchCase - if current case range has few destination and
2143/// range span less, than machine word bitwidth, encode case range into series
2144/// of masks and emit bit tests with these masks.
2145bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
2146 CaseRecVector& WorkList,
2147 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00002148 MachineBasicBlock* Default){
Duncan Sands83ec4b62008-06-06 12:08:01 +00002149 unsigned IntPtrBits = TLI.getPointerTy().getSizeInBits();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002150
2151 Case& FrontCase = *CR.Range.first;
2152 Case& BackCase = *(CR.Range.second-1);
2153
2154 // Get the MachineFunction which holds the current MBB. This is used when
2155 // inserting any additional MBBs necessary to represent the switch.
2156 MachineFunction *CurMF = CurMBB->getParent();
2157
2158 unsigned numCmps = 0;
2159 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2160 I!=E; ++I) {
2161 // Single case counts one, case range - two.
2162 if (I->Low == I->High)
2163 numCmps +=1;
2164 else
2165 numCmps +=2;
2166 }
2167
2168 // Count unique destinations
2169 SmallSet<MachineBasicBlock*, 4> Dests;
2170 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2171 Dests.insert(I->BB);
2172 if (Dests.size() > 3)
2173 // Don't bother the code below, if there are too much unique destinations
2174 return false;
2175 }
2176 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
2177 << "Total number of comparisons: " << numCmps << "\n";
2178
2179 // Compute span of values.
2180 Constant* minValue = FrontCase.Low;
2181 Constant* maxValue = BackCase.High;
2182 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
2183 cast<ConstantInt>(minValue)->getSExtValue();
2184 DOUT << "Compare range: " << range << "\n"
2185 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
2186 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
2187
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00002188 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002189 (!(Dests.size() == 1 && numCmps >= 3) &&
2190 !(Dests.size() == 2 && numCmps >= 5) &&
2191 !(Dests.size() >= 3 && numCmps >= 6)))
2192 return false;
2193
2194 DOUT << "Emitting bit tests\n";
2195 int64_t lowBound = 0;
2196
2197 // Optimize the case where all the case values fit in a
2198 // word without having to subtract minValue. In this case,
2199 // we can optimize away the subtraction.
2200 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002201 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002202 range = cast<ConstantInt>(maxValue)->getSExtValue();
2203 } else {
2204 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
2205 }
2206
2207 CaseBitsVector CasesBits;
2208 unsigned i, count = 0;
2209
2210 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2211 MachineBasicBlock* Dest = I->BB;
2212 for (i = 0; i < count; ++i)
2213 if (Dest == CasesBits[i].BB)
2214 break;
2215
2216 if (i == count) {
2217 assert((count < 3) && "Too much destinations to test!");
2218 CasesBits.push_back(CaseBits(0, Dest, 0));
2219 count++;
2220 }
2221
2222 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
2223 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
2224
2225 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002226 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002227 CasesBits[i].Bits++;
2228 }
2229
2230 }
2231 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
2232
2233 SelectionDAGISel::BitTestInfo BTC;
2234
2235 // Figure out which block is immediately after the current one.
2236 MachineFunction::iterator BBI = CR.CaseBB;
2237 ++BBI;
2238
2239 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2240
2241 DOUT << "Cases:\n";
2242 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
2243 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
2244 << ", BB: " << CasesBits[i].BB << "\n";
2245
Dan Gohman0e5f1302008-07-07 23:02:41 +00002246 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2247 CurMF->insert(BBI, CaseBB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002248 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
2249 CaseBB,
2250 CasesBits[i].BB));
2251 }
2252
2253 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00002254 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002255 CR.CaseBB, Default, BTC);
2256
2257 if (CR.CaseBB == CurMBB)
2258 visitBitTestHeader(BTB);
2259
2260 BitTestCases.push_back(BTB);
2261
2262 return true;
2263}
2264
2265
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002266/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002267unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2268 const SwitchInst& SI) {
2269 unsigned numCmps = 0;
2270
2271 // Start with "simple" cases
2272 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2273 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2274 Cases.push_back(Case(SI.getSuccessorValue(i),
2275 SI.getSuccessorValue(i),
2276 SMBB));
2277 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002278 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002279
2280 // Merge case into clusters
2281 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002282 // Must recompute end() each iteration because it may be
2283 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002284 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002285 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2286 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2287 MachineBasicBlock* nextBB = J->BB;
2288 MachineBasicBlock* currentBB = I->BB;
2289
2290 // If the two neighboring cases go to the same destination, merge them
2291 // into a single case.
2292 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2293 I->High = J->High;
2294 J = Cases.erase(J);
2295 } else {
2296 I = J++;
2297 }
2298 }
2299
2300 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2301 if (I->Low != I->High)
2302 // A range counts double, since it requires two compares.
2303 ++numCmps;
2304 }
2305
2306 return numCmps;
2307}
2308
2309void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002310 // Figure out which block is immediately after the current one.
2311 MachineBasicBlock *NextBlock = 0;
2312 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002313
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002314 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002315
Nate Begemanf15485a2006-03-27 01:32:24 +00002316 // If there is only the default destination, branch to it if it is not the
2317 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002318 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002319 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002320
Nate Begemanf15485a2006-03-27 01:32:24 +00002321 // If this is not a fall-through branch, emit the branch.
Owen Anderson2d389e82008-06-07 00:00:23 +00002322 CurMBB->addSuccessor(Default);
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002323 if (Default != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002324 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002325 DAG.getBasicBlock(Default)));
Owen Anderson2d389e82008-06-07 00:00:23 +00002326
Nate Begemanf15485a2006-03-27 01:32:24 +00002327 return;
2328 }
2329
2330 // If there are any non-default case statements, create a vector of Cases
2331 // representing each one, and sort the vector so that we can efficiently
2332 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002333 CaseVector Cases;
2334 unsigned numCmps = Clusterify(Cases, SI);
2335 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2336 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002337
Nate Begemanf15485a2006-03-27 01:32:24 +00002338 // Get the Value to be switched on and default basic blocks, which will be
2339 // inserted into CaseBlock records, representing basic blocks in the binary
2340 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002341 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002342
Nate Begemanf15485a2006-03-27 01:32:24 +00002343 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002344 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002345 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2346
2347 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002348 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002349 CaseRec CR = WorkList.back();
2350 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002351
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002352 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2353 continue;
2354
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002355 // If the range has few cases (two or less) emit a series of specific
2356 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002357 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2358 continue;
2359
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002360 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002361 // target supports indirect branches, then emit a jump table rather than
2362 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002363 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2364 continue;
2365
2366 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2367 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2368 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002369 }
2370}
2371
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002372
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002373void SelectionDAGLowering::visitSub(User &I) {
2374 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002375 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002376 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002377 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2378 const VectorType *DestTy = cast<VectorType>(I.getType());
2379 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002380 if (ElTy->isFloatingPoint()) {
2381 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002382 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002383 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2384 if (CV == CNZ) {
Dan Gohman475871a2008-07-27 21:46:04 +00002385 SDValue Op2 = getValue(I.getOperand(1));
Evan Chengc45453f2007-06-29 21:44:35 +00002386 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2387 return;
2388 }
Dan Gohman7f321562007-06-25 16:23:39 +00002389 }
2390 }
2391 }
2392 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002393 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002394 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohman475871a2008-07-27 21:46:04 +00002395 SDValue Op2 = getValue(I.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +00002396 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2397 return;
2398 }
Dan Gohman7f321562007-06-25 16:23:39 +00002399 }
2400
2401 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002402}
2403
Dan Gohman7f321562007-06-25 16:23:39 +00002404void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Dan Gohman475871a2008-07-27 21:46:04 +00002405 SDValue Op1 = getValue(I.getOperand(0));
2406 SDValue Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002407
2408 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002409}
2410
Nate Begemane21ea612005-11-18 07:42:56 +00002411void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
Dan Gohman475871a2008-07-27 21:46:04 +00002412 SDValue Op1 = getValue(I.getOperand(0));
2413 SDValue Op2 = getValue(I.getOperand(1));
Nate Begeman5bc1ea02008-07-29 15:49:41 +00002414 if (!isa<VectorType>(I.getType())) {
2415 if (TLI.getShiftAmountTy().bitsLT(Op2.getValueType()))
2416 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2417 else if (TLI.getShiftAmountTy().bitsGT(Op2.getValueType()))
2418 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
2419 }
Nate Begemane21ea612005-11-18 07:42:56 +00002420
Chris Lattner1c08c712005-01-07 07:47:53 +00002421 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2422}
2423
Reid Spencer45fb3f32006-11-20 01:22:35 +00002424void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002425 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2426 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2427 predicate = IC->getPredicate();
2428 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2429 predicate = ICmpInst::Predicate(IC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002430 SDValue Op1 = getValue(I.getOperand(0));
2431 SDValue Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002432 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002433 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002434 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2435 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2436 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2437 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2438 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2439 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2440 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2441 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2442 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2443 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2444 default:
2445 assert(!"Invalid ICmp predicate value");
2446 Opcode = ISD::SETEQ;
2447 break;
2448 }
2449 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2450}
2451
2452void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002453 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2454 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2455 predicate = FC->getPredicate();
2456 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2457 predicate = FCmpInst::Predicate(FC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002458 SDValue Op1 = getValue(I.getOperand(0));
2459 SDValue Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002460 ISD::CondCode Condition, FOC, FPC;
2461 switch (predicate) {
2462 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2463 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2464 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2465 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2466 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2467 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2468 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
Dan Gohmancba3b442008-05-01 23:40:44 +00002469 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
2470 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002471 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2472 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2473 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2474 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2475 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2476 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2477 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2478 default:
2479 assert(!"Invalid FCmp predicate value");
2480 FOC = FPC = ISD::SETFALSE;
2481 break;
2482 }
2483 if (FiniteOnlyFPMath())
2484 Condition = FOC;
2485 else
2486 Condition = FPC;
2487 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002488}
2489
Nate Begemanb43e9c12008-05-12 19:40:03 +00002490void SelectionDAGLowering::visitVICmp(User &I) {
2491 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2492 if (VICmpInst *IC = dyn_cast<VICmpInst>(&I))
2493 predicate = IC->getPredicate();
2494 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2495 predicate = ICmpInst::Predicate(IC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002496 SDValue Op1 = getValue(I.getOperand(0));
2497 SDValue Op2 = getValue(I.getOperand(1));
Nate Begemanb43e9c12008-05-12 19:40:03 +00002498 ISD::CondCode Opcode;
2499 switch (predicate) {
2500 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2501 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2502 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2503 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2504 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2505 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2506 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2507 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2508 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2509 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2510 default:
2511 assert(!"Invalid ICmp predicate value");
2512 Opcode = ISD::SETEQ;
2513 break;
2514 }
2515 setValue(&I, DAG.getVSetCC(Op1.getValueType(), Op1, Op2, Opcode));
2516}
2517
2518void SelectionDAGLowering::visitVFCmp(User &I) {
2519 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2520 if (VFCmpInst *FC = dyn_cast<VFCmpInst>(&I))
2521 predicate = FC->getPredicate();
2522 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2523 predicate = FCmpInst::Predicate(FC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002524 SDValue Op1 = getValue(I.getOperand(0));
2525 SDValue Op2 = getValue(I.getOperand(1));
Nate Begemanb43e9c12008-05-12 19:40:03 +00002526 ISD::CondCode Condition, FOC, FPC;
2527 switch (predicate) {
2528 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2529 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2530 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2531 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2532 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2533 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2534 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2535 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
2536 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
2537 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2538 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2539 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2540 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2541 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2542 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2543 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2544 default:
2545 assert(!"Invalid VFCmp predicate value");
2546 FOC = FPC = ISD::SETFALSE;
2547 break;
2548 }
2549 if (FiniteOnlyFPMath())
2550 Condition = FOC;
2551 else
2552 Condition = FPC;
2553
Duncan Sands83ec4b62008-06-06 12:08:01 +00002554 MVT DestVT = TLI.getValueType(I.getType());
Nate Begemanb43e9c12008-05-12 19:40:03 +00002555
2556 setValue(&I, DAG.getVSetCC(DestVT, Op1, Op2, Condition));
2557}
2558
Chris Lattner1c08c712005-01-07 07:47:53 +00002559void SelectionDAGLowering::visitSelect(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002560 SDValue Cond = getValue(I.getOperand(0));
2561 SDValue TrueVal = getValue(I.getOperand(1));
2562 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002563 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2564 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002565}
2566
Reid Spencer3da59db2006-11-27 01:05:10 +00002567
2568void SelectionDAGLowering::visitTrunc(User &I) {
2569 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
Dan Gohman475871a2008-07-27 21:46:04 +00002570 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002571 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002572 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2573}
2574
2575void SelectionDAGLowering::visitZExt(User &I) {
2576 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2577 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
Dan Gohman475871a2008-07-27 21:46:04 +00002578 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002579 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002580 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2581}
2582
2583void SelectionDAGLowering::visitSExt(User &I) {
2584 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2585 // SExt also can't be a cast to bool for same reason. So, nothing much to do
Dan Gohman475871a2008-07-27 21:46:04 +00002586 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002587 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002588 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2589}
2590
2591void SelectionDAGLowering::visitFPTrunc(User &I) {
2592 // FPTrunc is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002593 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002594 MVT DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002595 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002596}
2597
2598void SelectionDAGLowering::visitFPExt(User &I){
2599 // FPTrunc is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002600 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002601 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002602 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2603}
2604
2605void SelectionDAGLowering::visitFPToUI(User &I) {
2606 // FPToUI is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002607 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002608 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002609 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2610}
2611
2612void SelectionDAGLowering::visitFPToSI(User &I) {
2613 // FPToSI is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002614 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002615 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002616 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2617}
2618
2619void SelectionDAGLowering::visitUIToFP(User &I) {
2620 // UIToFP is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002621 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002622 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002623 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2624}
2625
2626void SelectionDAGLowering::visitSIToFP(User &I){
2627 // UIToFP is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002628 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002629 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002630 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2631}
2632
2633void SelectionDAGLowering::visitPtrToInt(User &I) {
2634 // What to do depends on the size of the integer and the size of the pointer.
2635 // We can either truncate, zero extend, or no-op, accordingly.
Dan Gohman475871a2008-07-27 21:46:04 +00002636 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002637 MVT SrcVT = N.getValueType();
2638 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohman475871a2008-07-27 21:46:04 +00002639 SDValue Result;
Duncan Sands8e4eb092008-06-08 20:54:56 +00002640 if (DestVT.bitsLT(SrcVT))
Reid Spencer3da59db2006-11-27 01:05:10 +00002641 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2642 else
2643 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2644 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2645 setValue(&I, Result);
2646}
Chris Lattner1c08c712005-01-07 07:47:53 +00002647
Reid Spencer3da59db2006-11-27 01:05:10 +00002648void SelectionDAGLowering::visitIntToPtr(User &I) {
2649 // What to do depends on the size of the integer and the size of the pointer.
2650 // We can either truncate, zero extend, or no-op, accordingly.
Dan Gohman475871a2008-07-27 21:46:04 +00002651 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002652 MVT SrcVT = N.getValueType();
2653 MVT DestVT = TLI.getValueType(I.getType());
Duncan Sands8e4eb092008-06-08 20:54:56 +00002654 if (DestVT.bitsLT(SrcVT))
Reid Spencer3da59db2006-11-27 01:05:10 +00002655 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2656 else
2657 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2658 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2659}
2660
2661void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002662 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002663 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002664
2665 // BitCast assures us that source and destination are the same size so this
2666 // is either a BIT_CONVERT or a no-op.
2667 if (DestVT != N.getValueType())
2668 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2669 else
2670 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002671}
2672
Chris Lattner2bbd8102006-03-29 00:11:43 +00002673void SelectionDAGLowering::visitInsertElement(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002674 SDValue InVec = getValue(I.getOperand(0));
2675 SDValue InVal = getValue(I.getOperand(1));
2676 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
Chris Lattnerc7029802006-03-18 01:44:44 +00002677 getValue(I.getOperand(2)));
2678
Dan Gohman7f321562007-06-25 16:23:39 +00002679 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2680 TLI.getValueType(I.getType()),
2681 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002682}
2683
Chris Lattner2bbd8102006-03-29 00:11:43 +00002684void SelectionDAGLowering::visitExtractElement(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002685 SDValue InVec = getValue(I.getOperand(0));
2686 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
Chris Lattner384504c2006-03-21 20:44:12 +00002687 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002688 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002689 TLI.getValueType(I.getType()), InVec, InIdx));
2690}
Chris Lattnerc7029802006-03-18 01:44:44 +00002691
Chris Lattner3e104b12006-04-08 04:15:24 +00002692void SelectionDAGLowering::visitShuffleVector(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002693 SDValue V1 = getValue(I.getOperand(0));
2694 SDValue V2 = getValue(I.getOperand(1));
2695 SDValue Mask = getValue(I.getOperand(2));
Chris Lattner3e104b12006-04-08 04:15:24 +00002696
Dan Gohman7f321562007-06-25 16:23:39 +00002697 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2698 TLI.getValueType(I.getType()),
2699 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002700}
2701
Dan Gohman1d685a42008-06-07 02:02:36 +00002702void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2703 const Value *Op0 = I.getOperand(0);
2704 const Value *Op1 = I.getOperand(1);
2705 const Type *AggTy = I.getType();
2706 const Type *ValTy = Op1->getType();
2707 bool IntoUndef = isa<UndefValue>(Op0);
2708 bool FromUndef = isa<UndefValue>(Op1);
2709
2710 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2711 I.idx_begin(), I.idx_end());
2712
2713 SmallVector<MVT, 4> AggValueVTs;
2714 ComputeValueVTs(TLI, AggTy, AggValueVTs);
2715 SmallVector<MVT, 4> ValValueVTs;
2716 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2717
2718 unsigned NumAggValues = AggValueVTs.size();
2719 unsigned NumValValues = ValValueVTs.size();
Dan Gohman475871a2008-07-27 21:46:04 +00002720 SmallVector<SDValue, 4> Values(NumAggValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002721
Dan Gohman475871a2008-07-27 21:46:04 +00002722 SDValue Agg = getValue(Op0);
2723 SDValue Val = getValue(Op1);
Dan Gohman1d685a42008-06-07 02:02:36 +00002724 unsigned i = 0;
2725 // Copy the beginning value(s) from the original aggregate.
2726 for (; i != LinearIndex; ++i)
2727 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman475871a2008-07-27 21:46:04 +00002728 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman1d685a42008-06-07 02:02:36 +00002729 // Copy values from the inserted value(s).
2730 for (; i != LinearIndex + NumValValues; ++i)
2731 Values[i] = FromUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman475871a2008-07-27 21:46:04 +00002732 SDValue(Val.Val, Val.ResNo + i - LinearIndex);
Dan Gohman1d685a42008-06-07 02:02:36 +00002733 // Copy remaining value(s) from the original aggregate.
2734 for (; i != NumAggValues; ++i)
2735 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman475871a2008-07-27 21:46:04 +00002736 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman1d685a42008-06-07 02:02:36 +00002737
Duncan Sandsf9516202008-06-30 10:19:09 +00002738 setValue(&I, DAG.getMergeValues(DAG.getVTList(&AggValueVTs[0], NumAggValues),
2739 &Values[0], NumAggValues));
Dan Gohman041e2eb2008-05-15 19:50:34 +00002740}
2741
Dan Gohman1d685a42008-06-07 02:02:36 +00002742void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2743 const Value *Op0 = I.getOperand(0);
2744 const Type *AggTy = Op0->getType();
2745 const Type *ValTy = I.getType();
2746 bool OutOfUndef = isa<UndefValue>(Op0);
2747
2748 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2749 I.idx_begin(), I.idx_end());
2750
2751 SmallVector<MVT, 4> ValValueVTs;
2752 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2753
2754 unsigned NumValValues = ValValueVTs.size();
Dan Gohman475871a2008-07-27 21:46:04 +00002755 SmallVector<SDValue, 4> Values(NumValValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002756
Dan Gohman475871a2008-07-27 21:46:04 +00002757 SDValue Agg = getValue(Op0);
Dan Gohman1d685a42008-06-07 02:02:36 +00002758 // Copy out the selected value(s).
2759 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2760 Values[i - LinearIndex] =
Dan Gohmandded0fd2008-06-20 00:54:19 +00002761 OutOfUndef ? DAG.getNode(ISD::UNDEF, Agg.Val->getValueType(Agg.ResNo + i)) :
Dan Gohman475871a2008-07-27 21:46:04 +00002762 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman1d685a42008-06-07 02:02:36 +00002763
Duncan Sandsf9516202008-06-30 10:19:09 +00002764 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValValueVTs[0], NumValValues),
2765 &Values[0], NumValValues));
Dan Gohman041e2eb2008-05-15 19:50:34 +00002766}
2767
Chris Lattner3e104b12006-04-08 04:15:24 +00002768
Chris Lattner1c08c712005-01-07 07:47:53 +00002769void SelectionDAGLowering::visitGetElementPtr(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002770 SDValue N = getValue(I.getOperand(0));
Chris Lattner1c08c712005-01-07 07:47:53 +00002771 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002772
2773 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2774 OI != E; ++OI) {
2775 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002776 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002777 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002778 if (Field) {
2779 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002780 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002781 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002782 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002783 }
2784 Ty = StTy->getElementType(Field);
2785 } else {
2786 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002787
Chris Lattner7c0104b2005-11-09 04:45:33 +00002788 // If this is a constant subscript, handle it quickly.
2789 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002790 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002791 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002792 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002793 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2794 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002795 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002796 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002797
2798 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002799 uint64_t ElementSize = TD->getABITypeSize(Ty);
Dan Gohman475871a2008-07-27 21:46:04 +00002800 SDValue IdxN = getValue(Idx);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002801
2802 // If the index is smaller or larger than intptr_t, truncate or extend
2803 // it.
Duncan Sands8e4eb092008-06-08 20:54:56 +00002804 if (IdxN.getValueType().bitsLT(N.getValueType())) {
Reid Spencer47857812006-12-31 05:55:36 +00002805 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Duncan Sands8e4eb092008-06-08 20:54:56 +00002806 } else if (IdxN.getValueType().bitsGT(N.getValueType()))
Chris Lattner7c0104b2005-11-09 04:45:33 +00002807 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2808
2809 // If this is a multiply by a power of two, turn it into a shl
2810 // immediately. This is a very common case.
2811 if (isPowerOf2_64(ElementSize)) {
2812 unsigned Amt = Log2_64(ElementSize);
2813 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002814 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002815 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2816 continue;
2817 }
2818
Dan Gohman475871a2008-07-27 21:46:04 +00002819 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002820 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2821 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002822 }
2823 }
2824 setValue(&I, N);
2825}
2826
2827void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2828 // If this is a fixed sized alloca in the entry block of the function,
2829 // allocate it statically on the stack.
2830 if (FuncInfo.StaticAllocaMap.count(&I))
2831 return; // getValue will auto-populate this.
2832
2833 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002834 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002835 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002836 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002837 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002838
Dan Gohman475871a2008-07-27 21:46:04 +00002839 SDValue AllocSize = getValue(I.getArraySize());
Duncan Sands83ec4b62008-06-06 12:08:01 +00002840 MVT IntPtr = TLI.getPointerTy();
Duncan Sands8e4eb092008-06-08 20:54:56 +00002841 if (IntPtr.bitsLT(AllocSize.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00002842 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
Duncan Sands8e4eb092008-06-08 20:54:56 +00002843 else if (IntPtr.bitsGT(AllocSize.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00002844 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002845
Chris Lattner68cd65e2005-01-22 23:04:37 +00002846 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002847 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002848
Evan Cheng45157792007-08-16 23:46:29 +00002849 // Handle alignment. If the requested alignment is less than or equal to
2850 // the stack alignment, ignore it. If the size is greater than or equal to
2851 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002852 unsigned StackAlign =
2853 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002854 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002855 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002856
2857 // Round the size of the allocation up to the stack alignment size
2858 // by add SA-1 to the size.
2859 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002860 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002861 // Mask out the low bits for alignment purposes.
2862 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002863 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002864
Dan Gohman475871a2008-07-27 21:46:04 +00002865 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Duncan Sands83ec4b62008-06-06 12:08:01 +00002866 const MVT *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002867 MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00002868 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002869 setValue(&I, DSA);
2870 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002871
2872 // Inform the Frame Information that we have just allocated a variable-sized
2873 // object.
2874 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2875}
2876
Chris Lattner1c08c712005-01-07 07:47:53 +00002877void SelectionDAGLowering::visitLoad(LoadInst &I) {
Dan Gohman8a6ccb52008-06-09 15:21:47 +00002878 const Value *SV = I.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00002879 SDValue Ptr = getValue(SV);
Dan Gohman8a6ccb52008-06-09 15:21:47 +00002880
2881 const Type *Ty = I.getType();
2882 bool isVolatile = I.isVolatile();
2883 unsigned Alignment = I.getAlignment();
2884
2885 SmallVector<MVT, 4> ValueVTs;
2886 SmallVector<uint64_t, 4> Offsets;
2887 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2888 unsigned NumValues = ValueVTs.size();
2889 if (NumValues == 0)
2890 return;
Misha Brukmanedf128a2005-04-21 22:36:52 +00002891
Dan Gohman475871a2008-07-27 21:46:04 +00002892 SDValue Root;
Dan Gohman8b4588f2008-07-25 00:04:14 +00002893 bool ConstantMemory = false;
Chris Lattnerd3948112005-01-17 22:19:26 +00002894 if (I.isVolatile())
Dan Gohman8b4588f2008-07-25 00:04:14 +00002895 // Serialize volatile loads with other side effects.
Chris Lattnerd3948112005-01-17 22:19:26 +00002896 Root = getRoot();
Dan Gohman8b4588f2008-07-25 00:04:14 +00002897 else if (AA.pointsToConstantMemory(SV)) {
2898 // Do not serialize (non-volatile) loads of constant memory with anything.
2899 Root = DAG.getEntryNode();
2900 ConstantMemory = true;
2901 } else {
Chris Lattnerd3948112005-01-17 22:19:26 +00002902 // Do not serialize non-volatile loads against each other.
2903 Root = DAG.getRoot();
2904 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002905
Dan Gohman475871a2008-07-27 21:46:04 +00002906 SmallVector<SDValue, 4> Values(NumValues);
2907 SmallVector<SDValue, 4> Chains(NumValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002908 MVT PtrVT = Ptr.getValueType();
2909 for (unsigned i = 0; i != NumValues; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002910 SDValue L = DAG.getLoad(ValueVTs[i], Root,
Dan Gohman1d685a42008-06-07 02:02:36 +00002911 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2912 DAG.getConstant(Offsets[i], PtrVT)),
2913 SV, Offsets[i],
2914 isVolatile, Alignment);
2915 Values[i] = L;
2916 Chains[i] = L.getValue(1);
2917 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002918
Dan Gohman8b4588f2008-07-25 00:04:14 +00002919 if (!ConstantMemory) {
Dan Gohman475871a2008-07-27 21:46:04 +00002920 SDValue Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Dan Gohman8b4588f2008-07-25 00:04:14 +00002921 &Chains[0], NumValues);
2922 if (isVolatile)
2923 DAG.setRoot(Chain);
2924 else
2925 PendingLoads.push_back(Chain);
2926 }
Dan Gohman1d685a42008-06-07 02:02:36 +00002927
Duncan Sandsf9516202008-06-30 10:19:09 +00002928 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], NumValues),
2929 &Values[0], NumValues));
Chris Lattner1c08c712005-01-07 07:47:53 +00002930}
2931
2932
2933void SelectionDAGLowering::visitStore(StoreInst &I) {
2934 Value *SrcV = I.getOperand(0);
Dan Gohman1d685a42008-06-07 02:02:36 +00002935 Value *PtrV = I.getOperand(1);
Dan Gohman1d685a42008-06-07 02:02:36 +00002936
2937 SmallVector<MVT, 4> ValueVTs;
2938 SmallVector<uint64_t, 4> Offsets;
2939 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2940 unsigned NumValues = ValueVTs.size();
Dan Gohman8a6ccb52008-06-09 15:21:47 +00002941 if (NumValues == 0)
2942 return;
Dan Gohman1d685a42008-06-07 02:02:36 +00002943
Dan Gohman90d33ee2008-07-30 18:36:51 +00002944 // Get the lowered operands. Note that we do this after
2945 // checking if NumResults is zero, because with zero results
2946 // the operands won't have values in the map.
2947 SDValue Src = getValue(SrcV);
2948 SDValue Ptr = getValue(PtrV);
2949
Dan Gohman475871a2008-07-27 21:46:04 +00002950 SDValue Root = getRoot();
2951 SmallVector<SDValue, 4> Chains(NumValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002952 MVT PtrVT = Ptr.getValueType();
2953 bool isVolatile = I.isVolatile();
2954 unsigned Alignment = I.getAlignment();
2955 for (unsigned i = 0; i != NumValues; ++i)
Dan Gohman475871a2008-07-27 21:46:04 +00002956 Chains[i] = DAG.getStore(Root, SDValue(Src.Val, Src.ResNo + i),
Dan Gohman1d685a42008-06-07 02:02:36 +00002957 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2958 DAG.getConstant(Offsets[i], PtrVT)),
2959 PtrV, Offsets[i],
2960 isVolatile, Alignment);
2961
2962 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumValues));
Chris Lattner1c08c712005-01-07 07:47:53 +00002963}
2964
Chris Lattner0eade312006-03-24 02:22:33 +00002965/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2966/// node.
2967void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2968 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002969 bool HasChain = !I.doesNotAccessMemory();
2970 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2971
Chris Lattner0eade312006-03-24 02:22:33 +00002972 // Build the operand list.
Dan Gohman475871a2008-07-27 21:46:04 +00002973 SmallVector<SDValue, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002974 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2975 if (OnlyLoad) {
2976 // We don't need to serialize loads against other loads.
2977 Ops.push_back(DAG.getRoot());
2978 } else {
2979 Ops.push_back(getRoot());
2980 }
2981 }
Chris Lattner0eade312006-03-24 02:22:33 +00002982
2983 // Add the intrinsic ID as an integer operand.
2984 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2985
2986 // Add all operands of the call to the operand list.
2987 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002988 SDValue Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002989 assert(TLI.isTypeLegal(Op.getValueType()) &&
2990 "Intrinsic uses a non-legal type?");
2991 Ops.push_back(Op);
2992 }
2993
Duncan Sands83ec4b62008-06-06 12:08:01 +00002994 std::vector<MVT> VTs;
Chris Lattner0eade312006-03-24 02:22:33 +00002995 if (I.getType() != Type::VoidTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002996 MVT VT = TLI.getValueType(I.getType());
2997 if (VT.isVector()) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002998 const VectorType *DestTy = cast<VectorType>(I.getType());
Duncan Sands83ec4b62008-06-06 12:08:01 +00002999 MVT EltVT = TLI.getValueType(DestTy->getElementType());
Chris Lattner0eade312006-03-24 02:22:33 +00003000
Duncan Sands83ec4b62008-06-06 12:08:01 +00003001 VT = MVT::getVectorVT(EltVT, DestTy->getNumElements());
Chris Lattner0eade312006-03-24 02:22:33 +00003002 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
3003 }
3004
3005 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
3006 VTs.push_back(VT);
3007 }
3008 if (HasChain)
3009 VTs.push_back(MVT::Other);
3010
Duncan Sands83ec4b62008-06-06 12:08:01 +00003011 const MVT *VTList = DAG.getNodeValueTypes(VTs);
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003012
Chris Lattner0eade312006-03-24 02:22:33 +00003013 // Create the node.
Dan Gohman475871a2008-07-27 21:46:04 +00003014 SDValue Result;
Chris Lattner48b61a72006-03-28 00:40:33 +00003015 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003016 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
3017 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00003018 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003019 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
3020 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00003021 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003022 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
3023 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00003024
Chris Lattnere58a7802006-04-02 03:41:14 +00003025 if (HasChain) {
Dan Gohman475871a2008-07-27 21:46:04 +00003026 SDValue Chain = Result.getValue(Result.Val->getNumValues()-1);
Chris Lattnere58a7802006-04-02 03:41:14 +00003027 if (OnlyLoad)
3028 PendingLoads.push_back(Chain);
3029 else
3030 DAG.setRoot(Chain);
3031 }
Chris Lattner0eade312006-03-24 02:22:33 +00003032 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00003033 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003034 MVT VT = TLI.getValueType(PTy);
Dan Gohman7f321562007-06-25 16:23:39 +00003035 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00003036 }
3037 setValue(&I, Result);
3038 }
3039}
3040
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00003041/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003042static GlobalVariable *ExtractTypeInfo (Value *V) {
Anton Korobeynikov0b12ecf2008-05-07 22:54:15 +00003043 V = V->stripPointerCasts();
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00003044 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +00003045 assert ((GV || isa<ConstantPointerNull>(V)) &&
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003046 "TypeInfo must be a global variable or NULL");
3047 return GV;
3048}
3049
Duncan Sandsf4070822007-06-15 19:04:19 +00003050/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003051/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00003052static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
3053 MachineBasicBlock *MBB) {
3054 // Inform the MachineModuleInfo of the personality for this landing pad.
3055 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
3056 assert(CE->getOpcode() == Instruction::BitCast &&
3057 isa<Function>(CE->getOperand(0)) &&
3058 "Personality should be a function");
3059 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
3060
3061 // Gather all the type infos for this landing pad and pass them along to
3062 // MachineModuleInfo.
3063 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003064 unsigned N = I.getNumOperands();
3065
3066 for (unsigned i = N - 1; i > 2; --i) {
3067 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
3068 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00003069 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003070 assert (FirstCatch <= N && "Invalid filter length");
3071
3072 if (FirstCatch < N) {
3073 TyInfo.reserve(N - FirstCatch);
3074 for (unsigned j = FirstCatch; j < N; ++j)
3075 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3076 MMI->addCatchTypeInfo(MBB, TyInfo);
3077 TyInfo.clear();
3078 }
3079
Duncan Sands6590b042007-08-27 15:47:50 +00003080 if (!FilterLength) {
3081 // Cleanup.
3082 MMI->addCleanup(MBB);
3083 } else {
3084 // Filter.
3085 TyInfo.reserve(FilterLength - 1);
3086 for (unsigned j = i + 1; j < FirstCatch; ++j)
3087 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3088 MMI->addFilterTypeInfo(MBB, TyInfo);
3089 TyInfo.clear();
3090 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003091
3092 N = i;
3093 }
Duncan Sandsf4070822007-06-15 19:04:19 +00003094 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003095
3096 if (N > 3) {
3097 TyInfo.reserve(N - 3);
3098 for (unsigned j = 3; j < N; ++j)
3099 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00003100 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003101 }
Duncan Sandsf4070822007-06-15 19:04:19 +00003102}
3103
Mon P Wang63307c32008-05-05 19:05:59 +00003104
3105/// Inlined utility function to implement binary input atomic intrinsics for
3106// visitIntrinsicCall: I is a call instruction
3107// Op is the associated NodeType for I
3108const char *
3109SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Dan Gohman475871a2008-07-27 21:46:04 +00003110 SDValue Root = getRoot();
3111 SDValue L = DAG.getAtomic(Op, Root,
Mon P Wang63307c32008-05-05 19:05:59 +00003112 getValue(I.getOperand(1)),
Dan Gohmanfd4418f2008-06-25 16:07:49 +00003113 getValue(I.getOperand(2)),
Mon P Wang28873102008-06-25 08:15:39 +00003114 I.getOperand(1));
Mon P Wang63307c32008-05-05 19:05:59 +00003115 setValue(&I, L);
3116 DAG.setRoot(L.getValue(1));
3117 return 0;
3118}
3119
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003120/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3121/// we want to emit this as a call to a named external function, return the name
3122/// otherwise lower it and return null.
3123const char *
3124SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
3125 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00003126 default:
3127 // By default, turn this into a target intrinsic node.
3128 visitTargetIntrinsic(I, Intrinsic);
3129 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003130 case Intrinsic::vastart: visitVAStart(I); return 0;
3131 case Intrinsic::vaend: visitVAEnd(I); return 0;
3132 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00003133 case Intrinsic::returnaddress:
3134 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
3135 getValue(I.getOperand(1))));
3136 return 0;
3137 case Intrinsic::frameaddress:
3138 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
3139 getValue(I.getOperand(1))));
3140 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003141 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00003142 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003143 break;
3144 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00003145 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003146 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00003147 case Intrinsic::memcpy_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00003148 case Intrinsic::memcpy_i64: {
Dan Gohman475871a2008-07-27 21:46:04 +00003149 SDValue Op1 = getValue(I.getOperand(1));
3150 SDValue Op2 = getValue(I.getOperand(2));
3151 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohman707e0182008-04-12 04:36:06 +00003152 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3153 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3154 I.getOperand(1), 0, I.getOperand(2), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00003155 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00003156 }
Chris Lattner03dd4652006-03-03 00:00:25 +00003157 case Intrinsic::memset_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00003158 case Intrinsic::memset_i64: {
Dan Gohman475871a2008-07-27 21:46:04 +00003159 SDValue Op1 = getValue(I.getOperand(1));
3160 SDValue Op2 = getValue(I.getOperand(2));
3161 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohman707e0182008-04-12 04:36:06 +00003162 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3163 DAG.setRoot(DAG.getMemset(getRoot(), Op1, Op2, Op3, Align,
3164 I.getOperand(1), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00003165 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00003166 }
Chris Lattner03dd4652006-03-03 00:00:25 +00003167 case Intrinsic::memmove_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00003168 case Intrinsic::memmove_i64: {
Dan Gohman475871a2008-07-27 21:46:04 +00003169 SDValue Op1 = getValue(I.getOperand(1));
3170 SDValue Op2 = getValue(I.getOperand(2));
3171 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohman707e0182008-04-12 04:36:06 +00003172 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3173
3174 // If the source and destination are known to not be aliases, we can
3175 // lower memmove as memcpy.
3176 uint64_t Size = -1ULL;
3177 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
3178 Size = C->getValue();
3179 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3180 AliasAnalysis::NoAlias) {
3181 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3182 I.getOperand(1), 0, I.getOperand(2), 0));
3183 return 0;
3184 }
3185
3186 DAG.setRoot(DAG.getMemmove(getRoot(), Op1, Op2, Op3, Align,
3187 I.getOperand(1), 0, I.getOperand(2), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00003188 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00003189 }
Chris Lattner86cb6432005-12-13 17:40:33 +00003190 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003191 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003192 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003193 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003194 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00003195 assert(DD && "Not a debug information descriptor");
Dan Gohman7f460202008-06-30 20:59:49 +00003196 DAG.setRoot(DAG.getDbgStopPoint(getRoot(),
3197 SPI.getLine(),
3198 SPI.getColumn(),
3199 cast<CompileUnitDesc>(DD)));
Chris Lattner86cb6432005-12-13 17:40:33 +00003200 }
Jim Laskey43970fe2006-03-23 18:06:46 +00003201
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003202 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00003203 }
Jim Laskey43970fe2006-03-23 18:06:46 +00003204 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003205 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003206 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003207 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
3208 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Dan Gohman44066042008-07-01 00:05:16 +00003209 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
Jim Laskey43970fe2006-03-23 18:06:46 +00003210 }
3211
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003212 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003213 }
3214 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003215 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003216 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003217 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
3218 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Dan Gohman44066042008-07-01 00:05:16 +00003219 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
Jim Laskey43970fe2006-03-23 18:06:46 +00003220 }
3221
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003222 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003223 }
3224 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003225 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00003226 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003227 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00003228 Value *SP = FSI.getSubprogram();
3229 if (SP && MMI->Verify(SP)) {
3230 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
3231 // what (most?) gdb expects.
3232 DebugInfoDesc *DD = MMI->getDescFor(SP);
3233 assert(DD && "Not a debug information descriptor");
3234 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
3235 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
Dan Gohman99fe47b2008-06-30 22:21:03 +00003236 unsigned SrcFile = MMI->RecordSource(CompileUnit);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00003237 // Record the source line but does create a label. It will be emitted
3238 // at asm emission time.
3239 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00003240 }
3241
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003242 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003243 }
3244 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003245 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003246 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00003247 Value *Variable = DI.getVariable();
3248 if (MMI && Variable && MMI->Verify(Variable))
3249 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
3250 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00003251 return 0;
3252 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003253
Jim Laskeyb180aa12007-02-21 22:53:45 +00003254 case Intrinsic::eh_exception: {
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003255 if (!CurMBB->isLandingPad()) {
3256 // FIXME: Mark exception register as live in. Hack for PR1508.
3257 unsigned Reg = TLI.getExceptionAddressRegister();
3258 if (Reg) CurMBB->addLiveIn(Reg);
Jim Laskey735b6f82007-02-22 15:38:06 +00003259 }
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003260 // Insert the EXCEPTIONADDR instruction.
3261 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00003262 SDValue Ops[1];
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003263 Ops[0] = DAG.getRoot();
Dan Gohman475871a2008-07-27 21:46:04 +00003264 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003265 setValue(&I, Op);
3266 DAG.setRoot(Op.getValue(1));
Jim Laskeyb180aa12007-02-21 22:53:45 +00003267 return 0;
3268 }
3269
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003270 case Intrinsic::eh_selector_i32:
3271 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00003272 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003273 MVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003274 MVT::i32 : MVT::i64);
3275
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003276 if (MMI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00003277 if (CurMBB->isLandingPad())
3278 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00003279 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00003280#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00003281 FuncInfo.CatchInfoLost.insert(&I);
3282#endif
Duncan Sands90291952007-07-06 09:18:59 +00003283 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3284 unsigned Reg = TLI.getExceptionSelectorRegister();
3285 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00003286 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003287
3288 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003289 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00003290 SDValue Ops[2];
Jim Laskey735b6f82007-02-22 15:38:06 +00003291 Ops[0] = getValue(I.getOperand(1));
3292 Ops[1] = getRoot();
Dan Gohman475871a2008-07-27 21:46:04 +00003293 SDValue Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
Jim Laskey735b6f82007-02-22 15:38:06 +00003294 setValue(&I, Op);
3295 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00003296 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003297 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00003298 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00003299
3300 return 0;
3301 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003302
3303 case Intrinsic::eh_typeid_for_i32:
3304 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00003305 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003306 MVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003307 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00003308
Jim Laskey735b6f82007-02-22 15:38:06 +00003309 if (MMI) {
3310 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003311 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00003312
Jim Laskey735b6f82007-02-22 15:38:06 +00003313 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003314 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00003315 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00003316 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003317 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00003318 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00003319
3320 return 0;
3321 }
3322
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003323 case Intrinsic::eh_return: {
3324 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3325
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003326 if (MMI) {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003327 MMI->setCallsEHReturn(true);
3328 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
3329 MVT::Other,
Dan Gohman86e1ebf2008-03-27 19:56:19 +00003330 getControlRoot(),
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003331 getValue(I.getOperand(1)),
3332 getValue(I.getOperand(2))));
3333 } else {
3334 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3335 }
3336
3337 return 0;
3338 }
3339
3340 case Intrinsic::eh_unwind_init: {
3341 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3342 MMI->setCallsUnwindInit(true);
3343 }
3344
3345 return 0;
3346 }
3347
3348 case Intrinsic::eh_dwarf_cfa: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003349 MVT VT = getValue(I.getOperand(1)).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003350 SDValue CfaArg;
Duncan Sands8e4eb092008-06-08 20:54:56 +00003351 if (VT.bitsGT(TLI.getPointerTy()))
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003352 CfaArg = DAG.getNode(ISD::TRUNCATE,
3353 TLI.getPointerTy(), getValue(I.getOperand(1)));
3354 else
3355 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
3356 TLI.getPointerTy(), getValue(I.getOperand(1)));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003357
Dan Gohman475871a2008-07-27 21:46:04 +00003358 SDValue Offset = DAG.getNode(ISD::ADD,
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003359 TLI.getPointerTy(),
3360 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
3361 TLI.getPointerTy()),
3362 CfaArg);
3363 setValue(&I, DAG.getNode(ISD::ADD,
3364 TLI.getPointerTy(),
3365 DAG.getNode(ISD::FRAMEADDR,
3366 TLI.getPointerTy(),
3367 DAG.getConstant(0,
3368 TLI.getPointerTy())),
3369 Offset));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003370 return 0;
3371 }
3372
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00003373 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003374 setValue(&I, DAG.getNode(ISD::FSQRT,
3375 getValue(I.getOperand(1)).getValueType(),
3376 getValue(I.getOperand(1))));
3377 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00003378 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00003379 setValue(&I, DAG.getNode(ISD::FPOWI,
3380 getValue(I.getOperand(1)).getValueType(),
3381 getValue(I.getOperand(1)),
3382 getValue(I.getOperand(2))));
3383 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00003384 case Intrinsic::sin:
3385 setValue(&I, DAG.getNode(ISD::FSIN,
3386 getValue(I.getOperand(1)).getValueType(),
3387 getValue(I.getOperand(1))));
3388 return 0;
3389 case Intrinsic::cos:
3390 setValue(&I, DAG.getNode(ISD::FCOS,
3391 getValue(I.getOperand(1)).getValueType(),
3392 getValue(I.getOperand(1))));
3393 return 0;
3394 case Intrinsic::pow:
3395 setValue(&I, DAG.getNode(ISD::FPOW,
3396 getValue(I.getOperand(1)).getValueType(),
3397 getValue(I.getOperand(1)),
3398 getValue(I.getOperand(2))));
3399 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003400 case Intrinsic::pcmarker: {
Dan Gohman475871a2008-07-27 21:46:04 +00003401 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003402 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
3403 return 0;
3404 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003405 case Intrinsic::readcyclecounter: {
Dan Gohman475871a2008-07-27 21:46:04 +00003406 SDValue Op = getRoot();
3407 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003408 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
3409 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003410 setValue(&I, Tmp);
3411 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00003412 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003413 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00003414 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00003415 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00003416 assert(0 && "part_select intrinsic not implemented");
3417 abort();
3418 }
3419 case Intrinsic::part_set: {
3420 // Currently not implemented: just abort
3421 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00003422 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00003423 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003424 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00003425 setValue(&I, DAG.getNode(ISD::BSWAP,
3426 getValue(I.getOperand(1)).getValueType(),
3427 getValue(I.getOperand(1))));
3428 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003429 case Intrinsic::cttz: {
Dan Gohman475871a2008-07-27 21:46:04 +00003430 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands83ec4b62008-06-06 12:08:01 +00003431 MVT Ty = Arg.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003432 SDValue result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003433 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003434 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003435 }
3436 case Intrinsic::ctlz: {
Dan Gohman475871a2008-07-27 21:46:04 +00003437 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands83ec4b62008-06-06 12:08:01 +00003438 MVT Ty = Arg.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003439 SDValue result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003440 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003441 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003442 }
3443 case Intrinsic::ctpop: {
Dan Gohman475871a2008-07-27 21:46:04 +00003444 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands83ec4b62008-06-06 12:08:01 +00003445 MVT Ty = Arg.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003446 SDValue result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003447 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003448 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003449 }
Chris Lattner140d53c2006-01-13 02:50:02 +00003450 case Intrinsic::stacksave: {
Dan Gohman475871a2008-07-27 21:46:04 +00003451 SDValue Op = getRoot();
3452 SDValue Tmp = DAG.getNode(ISD::STACKSAVE,
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003453 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00003454 setValue(&I, Tmp);
3455 DAG.setRoot(Tmp.getValue(1));
3456 return 0;
3457 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00003458 case Intrinsic::stackrestore: {
Dan Gohman475871a2008-07-27 21:46:04 +00003459 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner39a17dd2006-01-23 05:22:07 +00003460 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00003461 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00003462 }
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003463 case Intrinsic::var_annotation:
3464 // Discard annotate attributes
3465 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003466
Duncan Sands36397f52007-07-27 12:58:54 +00003467 case Intrinsic::init_trampoline: {
Anton Korobeynikov0b12ecf2008-05-07 22:54:15 +00003468 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
Duncan Sands36397f52007-07-27 12:58:54 +00003469
Dan Gohman475871a2008-07-27 21:46:04 +00003470 SDValue Ops[6];
Duncan Sands36397f52007-07-27 12:58:54 +00003471 Ops[0] = getRoot();
3472 Ops[1] = getValue(I.getOperand(1));
3473 Ops[2] = getValue(I.getOperand(2));
3474 Ops[3] = getValue(I.getOperand(3));
3475 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3476 Ops[5] = DAG.getSrcValue(F);
3477
Dan Gohman475871a2008-07-27 21:46:04 +00003478 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE,
Duncan Sandsf7331b32007-09-11 14:10:23 +00003479 DAG.getNodeValueTypes(TLI.getPointerTy(),
3480 MVT::Other), 2,
3481 Ops, 6);
3482
3483 setValue(&I, Tmp);
3484 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003485 return 0;
3486 }
Gordon Henriksence224772008-01-07 01:30:38 +00003487
3488 case Intrinsic::gcroot:
3489 if (GCI) {
3490 Value *Alloca = I.getOperand(1);
3491 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3492
3493 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3494 GCI->addStackRoot(FI->getIndex(), TypeMap);
3495 }
3496 return 0;
3497
3498 case Intrinsic::gcread:
3499 case Intrinsic::gcwrite:
3500 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3501 return 0;
3502
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003503 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003504 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003505 return 0;
3506 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003507
3508 case Intrinsic::trap: {
3509 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3510 return 0;
3511 }
Evan Cheng27b7db52008-03-08 00:58:38 +00003512 case Intrinsic::prefetch: {
Dan Gohman475871a2008-07-27 21:46:04 +00003513 SDValue Ops[4];
Evan Cheng27b7db52008-03-08 00:58:38 +00003514 Ops[0] = getRoot();
3515 Ops[1] = getValue(I.getOperand(1));
3516 Ops[2] = getValue(I.getOperand(2));
3517 Ops[3] = getValue(I.getOperand(3));
3518 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3519 return 0;
3520 }
3521
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003522 case Intrinsic::memory_barrier: {
Dan Gohman475871a2008-07-27 21:46:04 +00003523 SDValue Ops[6];
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003524 Ops[0] = getRoot();
3525 for (int x = 1; x < 6; ++x)
3526 Ops[x] = getValue(I.getOperand(x));
3527
3528 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3529 return 0;
3530 }
Mon P Wang28873102008-06-25 08:15:39 +00003531 case Intrinsic::atomic_cmp_swap: {
Dan Gohman475871a2008-07-27 21:46:04 +00003532 SDValue Root = getRoot();
3533 SDValue L = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, Root,
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003534 getValue(I.getOperand(1)),
3535 getValue(I.getOperand(2)),
Dan Gohmanfd4418f2008-06-25 16:07:49 +00003536 getValue(I.getOperand(3)),
Mon P Wang28873102008-06-25 08:15:39 +00003537 I.getOperand(1));
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003538 setValue(&I, L);
3539 DAG.setRoot(L.getValue(1));
3540 return 0;
3541 }
Mon P Wang28873102008-06-25 08:15:39 +00003542 case Intrinsic::atomic_load_add:
3543 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
3544 case Intrinsic::atomic_load_sub:
3545 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Mon P Wang63307c32008-05-05 19:05:59 +00003546 case Intrinsic::atomic_load_and:
3547 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
3548 case Intrinsic::atomic_load_or:
3549 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
3550 case Intrinsic::atomic_load_xor:
3551 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00003552 case Intrinsic::atomic_load_nand:
3553 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Mon P Wang63307c32008-05-05 19:05:59 +00003554 case Intrinsic::atomic_load_min:
3555 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
3556 case Intrinsic::atomic_load_max:
3557 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
3558 case Intrinsic::atomic_load_umin:
3559 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
3560 case Intrinsic::atomic_load_umax:
3561 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
3562 case Intrinsic::atomic_swap:
3563 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003564 }
3565}
3566
3567
Dan Gohman475871a2008-07-27 21:46:04 +00003568void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003569 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003570 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003571 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003572 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003573 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3574 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003575
Jim Laskey735b6f82007-02-22 15:38:06 +00003576 TargetLowering::ArgListTy Args;
3577 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003578 Args.reserve(CS.arg_size());
3579 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3580 i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003581 SDValue ArgNode = getValue(*i);
Duncan Sands6f74b482007-12-19 09:48:52 +00003582 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003583
Duncan Sands6f74b482007-12-19 09:48:52 +00003584 unsigned attrInd = i - CS.arg_begin() + 1;
3585 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3586 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3587 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3588 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3589 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3590 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen08e78b12008-02-22 17:49:45 +00003591 Entry.Alignment = CS.getParamAlignment(attrInd);
Jim Laskey735b6f82007-02-22 15:38:06 +00003592 Args.push_back(Entry);
3593 }
3594
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003595 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003596 // Insert a label before the invoke call to mark the try range. This can be
3597 // used to detect deletion of the invoke via the MachineModuleInfo.
3598 BeginLabel = MMI->NextLabelID();
Dale Johannesena4091d32008-04-04 23:48:31 +00003599 // Both PendingLoads and PendingExports must be flushed here;
3600 // this call might not return.
3601 (void)getRoot();
Dan Gohman44066042008-07-01 00:05:16 +00003602 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getControlRoot(), BeginLabel));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003603 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003604
Dan Gohman475871a2008-07-27 21:46:04 +00003605 std::pair<SDValue,SDValue> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003606 TLI.LowerCallTo(getRoot(), CS.getType(),
3607 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003608 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003609 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003610 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003611 if (CS.getType() != Type::VoidTy)
3612 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003613 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003614
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003615 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003616 // Insert a label at the end of the invoke call to mark the try range. This
3617 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3618 EndLabel = MMI->NextLabelID();
Dan Gohman44066042008-07-01 00:05:16 +00003619 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getRoot(), EndLabel));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003620
Duncan Sands6f74b482007-12-19 09:48:52 +00003621 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003622 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3623 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003624}
3625
3626
Chris Lattner1c08c712005-01-07 07:47:53 +00003627void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003628 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003629 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003630 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003631 if (unsigned IID = F->getIntrinsicID()) {
3632 RenameFn = visitIntrinsicCall(I, IID);
3633 if (!RenameFn)
3634 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003635 }
3636 }
3637
3638 // Check for well-known libc/libm calls. If the function is internal, it
3639 // can't be a library call.
3640 unsigned NameLen = F->getNameLen();
3641 if (!F->hasInternalLinkage() && NameLen) {
3642 const char *NameStr = F->getNameStart();
3643 if (NameStr[0] == 'c' &&
3644 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3645 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3646 if (I.getNumOperands() == 3 && // Basic sanity checks.
3647 I.getOperand(1)->getType()->isFloatingPoint() &&
3648 I.getType() == I.getOperand(1)->getType() &&
3649 I.getType() == I.getOperand(2)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003650 SDValue LHS = getValue(I.getOperand(1));
3651 SDValue RHS = getValue(I.getOperand(2));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003652 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3653 LHS, RHS));
3654 return;
3655 }
3656 } else if (NameStr[0] == 'f' &&
3657 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003658 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3659 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003660 if (I.getNumOperands() == 2 && // Basic sanity checks.
3661 I.getOperand(1)->getType()->isFloatingPoint() &&
3662 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003663 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003664 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3665 return;
3666 }
3667 } else if (NameStr[0] == 's' &&
3668 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003669 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3670 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003671 if (I.getNumOperands() == 2 && // Basic sanity checks.
3672 I.getOperand(1)->getType()->isFloatingPoint() &&
3673 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003674 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003675 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3676 return;
3677 }
3678 } else if (NameStr[0] == 'c' &&
3679 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003680 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3681 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003682 if (I.getNumOperands() == 2 && // Basic sanity checks.
3683 I.getOperand(1)->getType()->isFloatingPoint() &&
3684 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003685 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003686 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3687 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003688 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003689 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003690 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003691 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003692 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003693 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003694 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003695
Dan Gohman475871a2008-07-27 21:46:04 +00003696 SDValue Callee;
Chris Lattner64e14b12005-01-08 22:48:57 +00003697 if (!RenameFn)
3698 Callee = getValue(I.getOperand(0));
3699 else
3700 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003701
Duncan Sands6f74b482007-12-19 09:48:52 +00003702 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003703}
3704
Jim Laskey735b6f82007-02-22 15:38:06 +00003705
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003706/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3707/// this value and returns the result as a ValueVT value. This uses
3708/// Chain/Flag as the input and updates them for the output Chain/Flag.
3709/// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +00003710SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3711 SDValue &Chain,
3712 SDValue *Flag) const {
Dan Gohman23ce5022008-04-25 18:27:55 +00003713 // Assemble the legal parts into the final values.
Dan Gohman475871a2008-07-27 21:46:04 +00003714 SmallVector<SDValue, 4> Values(ValueVTs.size());
3715 SmallVector<SDValue, 8> Parts;
Chris Lattner6833b062008-04-28 07:16:35 +00003716 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Dan Gohman23ce5022008-04-25 18:27:55 +00003717 // Copy the legal parts from the registers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003718 MVT ValueVT = ValueVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003719 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003720 MVT RegisterVT = RegVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003721
Chris Lattner6833b062008-04-28 07:16:35 +00003722 Parts.resize(NumRegs);
Dan Gohman23ce5022008-04-25 18:27:55 +00003723 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003724 SDValue P;
Chris Lattner6833b062008-04-28 07:16:35 +00003725 if (Flag == 0)
3726 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT);
3727 else {
3728 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT, *Flag);
Dan Gohman23ce5022008-04-25 18:27:55 +00003729 *Flag = P.getValue(2);
Chris Lattner6833b062008-04-28 07:16:35 +00003730 }
3731 Chain = P.getValue(1);
Chris Lattneread0d882008-06-17 06:09:18 +00003732
3733 // If the source register was virtual and if we know something about it,
3734 // add an assert node.
3735 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
3736 RegisterVT.isInteger() && !RegisterVT.isVector()) {
3737 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
3738 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
3739 if (FLI.LiveOutRegInfo.size() > SlotNo) {
3740 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
3741
3742 unsigned RegSize = RegisterVT.getSizeInBits();
3743 unsigned NumSignBits = LOI.NumSignBits;
3744 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
3745
3746 // FIXME: We capture more information than the dag can represent. For
3747 // now, just use the tightest assertzext/assertsext possible.
3748 bool isSExt = true;
3749 MVT FromVT(MVT::Other);
3750 if (NumSignBits == RegSize)
3751 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
3752 else if (NumZeroBits >= RegSize-1)
3753 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
3754 else if (NumSignBits > RegSize-8)
3755 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
3756 else if (NumZeroBits >= RegSize-9)
3757 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
3758 else if (NumSignBits > RegSize-16)
3759 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
3760 else if (NumZeroBits >= RegSize-17)
3761 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
3762 else if (NumSignBits > RegSize-32)
3763 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
3764 else if (NumZeroBits >= RegSize-33)
3765 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
3766
3767 if (FromVT != MVT::Other) {
3768 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext,
3769 RegisterVT, P, DAG.getValueType(FromVT));
3770
3771 }
3772 }
3773 }
3774
Dan Gohman23ce5022008-04-25 18:27:55 +00003775 Parts[Part+i] = P;
3776 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003777
Dan Gohman23ce5022008-04-25 18:27:55 +00003778 Values[Value] = getCopyFromParts(DAG, &Parts[Part], NumRegs, RegisterVT,
3779 ValueVT);
3780 Part += NumRegs;
3781 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00003782
Duncan Sandsf9516202008-06-30 10:19:09 +00003783 return DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
3784 &Values[0], ValueVTs.size());
Chris Lattner864635a2006-02-22 22:37:12 +00003785}
3786
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003787/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3788/// specified value into the registers specified by this object. This uses
3789/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003790/// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +00003791void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
3792 SDValue &Chain, SDValue *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003793 // Get the list of the values's legal parts.
Dan Gohman23ce5022008-04-25 18:27:55 +00003794 unsigned NumRegs = Regs.size();
Dan Gohman475871a2008-07-27 21:46:04 +00003795 SmallVector<SDValue, 8> Parts(NumRegs);
Chris Lattner6833b062008-04-28 07:16:35 +00003796 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003797 MVT ValueVT = ValueVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003798 unsigned NumParts = TLI->getNumRegisters(ValueVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003799 MVT RegisterVT = RegVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003800
3801 getCopyToParts(DAG, Val.getValue(Val.ResNo + Value),
3802 &Parts[Part], NumParts, RegisterVT);
3803 Part += NumParts;
3804 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003805
3806 // Copy the parts into the registers.
Dan Gohman475871a2008-07-27 21:46:04 +00003807 SmallVector<SDValue, 8> Chains(NumRegs);
Dan Gohman23ce5022008-04-25 18:27:55 +00003808 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003809 SDValue Part;
Chris Lattner6833b062008-04-28 07:16:35 +00003810 if (Flag == 0)
3811 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
3812 else {
3813 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003814 *Flag = Part.getValue(1);
Chris Lattner6833b062008-04-28 07:16:35 +00003815 }
3816 Chains[i] = Part.getValue(0);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003817 }
Chris Lattner6833b062008-04-28 07:16:35 +00003818
Evan Cheng33bf38a2008-04-28 22:07:13 +00003819 if (NumRegs == 1 || Flag)
3820 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
3821 // flagged to it. That is the CopyToReg nodes and the user are considered
3822 // a single scheduling unit. If we create a TokenFactor and return it as
3823 // chain, then the TokenFactor is both a predecessor (operand) of the
3824 // user as well as a successor (the TF operands are flagged to the user).
3825 // c1, f1 = CopyToReg
3826 // c2, f2 = CopyToReg
3827 // c3 = TokenFactor c1, c2
3828 // ...
3829 // = op c3, ..., f2
3830 Chain = Chains[NumRegs-1];
Chris Lattner6833b062008-04-28 07:16:35 +00003831 else
3832 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003833}
Chris Lattner864635a2006-02-22 22:37:12 +00003834
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003835/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3836/// operand list. This adds the code marker and includes the number of
3837/// values added into it.
3838void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003839 std::vector<SDValue> &Ops) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003840 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner4b993b12007-04-09 00:33:58 +00003841 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattner6833b062008-04-28 07:16:35 +00003842 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
3843 unsigned NumRegs = TLI->getNumRegisters(ValueVTs[Value]);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003844 MVT RegisterVT = RegVTs[Value];
Chris Lattner6833b062008-04-28 07:16:35 +00003845 for (unsigned i = 0; i != NumRegs; ++i)
3846 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Dan Gohman23ce5022008-04-25 18:27:55 +00003847 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003848}
Chris Lattner864635a2006-02-22 22:37:12 +00003849
3850/// isAllocatableRegister - If the specified register is safe to allocate,
3851/// i.e. it isn't a stack pointer or some other special register, return the
3852/// register class for the register. Otherwise, return null.
3853static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003854isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003855 const TargetLowering &TLI,
3856 const TargetRegisterInfo *TRI) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003857 MVT FoundVT = MVT::Other;
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003858 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003859 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3860 E = TRI->regclass_end(); RCI != E; ++RCI) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003861 MVT ThisVT = MVT::Other;
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003862
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003863 const TargetRegisterClass *RC = *RCI;
3864 // If none of the the value types for this register class are valid, we
3865 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003866 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3867 I != E; ++I) {
3868 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003869 // If we have already found this register in a different register class,
3870 // choose the one with the largest VT specified. For example, on
3871 // PowerPC, we favor f64 register classes over f32.
Duncan Sands8e4eb092008-06-08 20:54:56 +00003872 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003873 ThisVT = *I;
3874 break;
3875 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003876 }
3877 }
3878
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003879 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003880
Chris Lattner864635a2006-02-22 22:37:12 +00003881 // NOTE: This isn't ideal. In particular, this might allocate the
3882 // frame pointer in functions that need it (due to them not being taken
3883 // out of allocation, because a variable sized allocation hasn't been seen
3884 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003885 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3886 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003887 if (*I == Reg) {
3888 // We found a matching register class. Keep looking at others in case
3889 // we find one with larger registers that this physreg is also in.
3890 FoundRC = RC;
3891 FoundVT = ThisVT;
3892 break;
3893 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003894 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003895 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003896}
3897
Chris Lattner4e4b5762006-02-01 18:59:47 +00003898
Chris Lattner0c583402007-04-28 20:49:53 +00003899namespace {
3900/// AsmOperandInfo - This contains information for each constraint that we are
3901/// lowering.
Evan Cheng5c807602008-02-26 02:33:44 +00003902struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3903 /// CallOperand - If this is the result output operand or a clobber
3904 /// this is null, otherwise it is the incoming operand to the CallInst.
3905 /// This gets modified as the asm is processed.
Dan Gohman475871a2008-07-27 21:46:04 +00003906 SDValue CallOperand;
Evan Cheng5c807602008-02-26 02:33:44 +00003907
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003908 /// AssignedRegs - If this is a register or register class operand, this
3909 /// contains the set of register corresponding to the operand.
3910 RegsForValue AssignedRegs;
3911
Dan Gohman23ce5022008-04-25 18:27:55 +00003912 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Evan Cheng5c807602008-02-26 02:33:44 +00003913 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Chris Lattner0c583402007-04-28 20:49:53 +00003914 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003915
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003916 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3917 /// busy in OutputRegs/InputRegs.
3918 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3919 std::set<unsigned> &OutputRegs,
Chris Lattner7cbeb242008-02-21 04:55:52 +00003920 std::set<unsigned> &InputRegs,
3921 const TargetRegisterInfo &TRI) const {
3922 if (isOutReg) {
3923 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3924 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3925 }
3926 if (isInReg) {
3927 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3928 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3929 }
3930 }
3931
3932private:
3933 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3934 /// specified set.
3935 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3936 const TargetRegisterInfo &TRI) {
3937 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3938 Regs.insert(Reg);
3939 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3940 for (; *Aliases; ++Aliases)
3941 Regs.insert(*Aliases);
3942 }
Chris Lattner0c583402007-04-28 20:49:53 +00003943};
3944} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003945
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003946
Chris Lattner0fe71e92008-02-21 19:43:13 +00003947/// GetRegistersForValue - Assign registers (virtual or physical) for the
3948/// specified operand. We prefer to assign virtual registers, to allow the
3949/// register allocator handle the assignment process. However, if the asm uses
3950/// features that we can't model on machineinstrs, we have SDISel do the
3951/// allocation. This produces generally horrible, but correct, code.
3952///
3953/// OpInfo describes the operand.
3954/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3955/// or any explicitly clobbered registers.
3956/// Input and OutputRegs are the set of already allocated physical registers.
3957///
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003958void SelectionDAGLowering::
Evan Cheng5c807602008-02-26 02:33:44 +00003959GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003960 std::set<unsigned> &OutputRegs,
3961 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003962 // Compute whether this value requires an input register, an output register,
3963 // or both.
3964 bool isOutReg = false;
3965 bool isInReg = false;
3966 switch (OpInfo.Type) {
3967 case InlineAsm::isOutput:
3968 isOutReg = true;
3969
3970 // If this is an early-clobber output, or if there is an input
3971 // constraint that matches this, we need to reserve the input register
3972 // so no other inputs allocate to it.
3973 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3974 break;
3975 case InlineAsm::isInput:
3976 isInReg = true;
3977 isOutReg = false;
3978 break;
3979 case InlineAsm::isClobber:
3980 isOutReg = true;
3981 isInReg = true;
3982 break;
3983 }
3984
3985
3986 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerb606dba2008-04-28 06:44:42 +00003987 SmallVector<unsigned, 4> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003988
3989 // If this is a constraint for a single physreg, or a constraint for a
3990 // register class, find it.
3991 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3992 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3993 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003994
3995 unsigned NumRegs = 1;
3996 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003997 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003998 MVT RegVT;
3999 MVT ValueVT = OpInfo.ConstraintVT;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004000
Chris Lattnerbf996f12007-04-30 17:29:31 +00004001
4002 // If this is a constraint for a specific physical register, like {r17},
4003 // assign it now.
4004 if (PhysReg.first) {
4005 if (OpInfo.ConstraintVT == MVT::Other)
4006 ValueVT = *PhysReg.second->vt_begin();
4007
4008 // Get the actual register value type. This is important, because the user
4009 // may have asked for (e.g.) the AX register in i32 type. We need to
4010 // remember that AX is actually i16 to get the right extension.
4011 RegVT = *PhysReg.second->vt_begin();
4012
4013 // This is a explicit reference to a physical register.
4014 Regs.push_back(PhysReg.first);
4015
4016 // If this is an expanded reference, add the rest of the regs to Regs.
4017 if (NumRegs != 1) {
4018 TargetRegisterClass::iterator I = PhysReg.second->begin();
Chris Lattnerbf996f12007-04-30 17:29:31 +00004019 for (; *I != PhysReg.first; ++I)
Evan Cheng50871242008-05-14 20:07:51 +00004020 assert(I != PhysReg.second->end() && "Didn't find reg!");
Chris Lattnerbf996f12007-04-30 17:29:31 +00004021
4022 // Already added the first reg.
4023 --NumRegs; ++I;
4024 for (; NumRegs; --NumRegs, ++I) {
Evan Cheng50871242008-05-14 20:07:51 +00004025 assert(I != PhysReg.second->end() && "Ran out of registers to allocate!");
Chris Lattnerbf996f12007-04-30 17:29:31 +00004026 Regs.push_back(*I);
4027 }
4028 }
Dan Gohman23ce5022008-04-25 18:27:55 +00004029 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00004030 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4031 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004032 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004033 }
4034
4035 // Otherwise, if this was a reference to an LLVM register class, create vregs
4036 // for this reference.
4037 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00004038 const TargetRegisterClass *RC = PhysReg.second;
4039 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00004040 // If this is an early clobber or tied register, our regalloc doesn't know
4041 // how to maintain the constraint. If it isn't, go ahead and create vreg
4042 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004043 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
4044 // If there is some other early clobber and this is an input register,
4045 // then we are forced to pre-allocate the input reg so it doesn't
4046 // conflict with the earlyclobber.
4047 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00004048 RegVT = *PhysReg.second->vt_begin();
4049
4050 if (OpInfo.ConstraintVT == MVT::Other)
4051 ValueVT = RegVT;
4052
4053 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00004054 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00004055 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00004056 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00004057
Dan Gohman23ce5022008-04-25 18:27:55 +00004058 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004059 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004060 }
4061
4062 // Otherwise, we can't allocate it. Let the code below figure out how to
4063 // maintain these constraints.
4064 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
4065
4066 } else {
4067 // This is a reference to a register class that doesn't directly correspond
4068 // to an LLVM register class. Allocate NumRegs consecutive, available,
4069 // registers from the class.
4070 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
4071 OpInfo.ConstraintVT);
4072 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004073
Dan Gohman6f0d0242008-02-10 18:45:23 +00004074 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00004075 unsigned NumAllocated = 0;
4076 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
4077 unsigned Reg = RegClassRegs[i];
4078 // See if this register is available.
4079 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
4080 (isInReg && InputRegs.count(Reg))) { // Already used.
4081 // Make sure we find consecutive registers.
4082 NumAllocated = 0;
4083 continue;
4084 }
4085
4086 // Check to see if this register is allocatable (i.e. don't give out the
4087 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00004088 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00004089 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00004090 if (!RC) { // Couldn't allocate this register.
4091 // Reset NumAllocated to make sure we return consecutive registers.
4092 NumAllocated = 0;
4093 continue;
4094 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00004095 }
4096
4097 // Okay, this register is good, we can use it.
4098 ++NumAllocated;
4099
4100 // If we allocated enough consecutive registers, succeed.
4101 if (NumAllocated == NumRegs) {
4102 unsigned RegStart = (i-NumAllocated)+1;
4103 unsigned RegEnd = i+1;
4104 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004105 for (unsigned i = RegStart; i != RegEnd; ++i)
4106 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00004107
Dan Gohman23ce5022008-04-25 18:27:55 +00004108 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004109 OpInfo.ConstraintVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00004110 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004111 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004112 }
4113 }
4114
4115 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnerbf996f12007-04-30 17:29:31 +00004116}
4117
4118
Chris Lattnerce7518c2006-01-26 22:24:51 +00004119/// visitInlineAsm - Handle a call to an InlineAsm object.
4120///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004121void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
4122 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004123
Chris Lattner0c583402007-04-28 20:49:53 +00004124 /// ConstraintOperands - Information about all of the constraints.
Evan Cheng5c807602008-02-26 02:33:44 +00004125 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00004126
Dan Gohman475871a2008-07-27 21:46:04 +00004127 SDValue Chain = getRoot();
4128 SDValue Flag;
Chris Lattnerce7518c2006-01-26 22:24:51 +00004129
Chris Lattner4e4b5762006-02-01 18:59:47 +00004130 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00004131
Chris Lattner0c583402007-04-28 20:49:53 +00004132 // Do a prepass over the constraints, canonicalizing them, and building up the
4133 // ConstraintOperands list.
4134 std::vector<InlineAsm::ConstraintInfo>
4135 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004136
4137 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
4138 // constraint. If so, we can't let the register allocator allocate any input
4139 // registers, because it will not know to avoid the earlyclobbered output reg.
4140 bool SawEarlyClobber = false;
4141
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004142 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattneracf8b012008-04-27 23:44:28 +00004143 unsigned ResNo = 0; // ResNo - The result number of the next output.
Chris Lattner0c583402007-04-28 20:49:53 +00004144 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00004145 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
4146 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Chris Lattner0c583402007-04-28 20:49:53 +00004147
Duncan Sands83ec4b62008-06-06 12:08:01 +00004148 MVT OpVT = MVT::Other;
Chris Lattner0c583402007-04-28 20:49:53 +00004149
4150 // Compute the value type for each operand.
4151 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00004152 case InlineAsm::isOutput:
Chris Lattneracf8b012008-04-27 23:44:28 +00004153 // Indirect outputs just consume an argument.
4154 if (OpInfo.isIndirect) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004155 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattneracf8b012008-04-27 23:44:28 +00004156 break;
Chris Lattner1efa40f2006-02-22 00:56:39 +00004157 }
Chris Lattneracf8b012008-04-27 23:44:28 +00004158 // The return value of the call is this value. As such, there is no
4159 // corresponding argument.
4160 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
4161 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
4162 OpVT = TLI.getValueType(STy->getElementType(ResNo));
4163 } else {
4164 assert(ResNo == 0 && "Asm only has one result!");
4165 OpVT = TLI.getValueType(CS.getType());
4166 }
4167 ++ResNo;
Chris Lattner1efa40f2006-02-22 00:56:39 +00004168 break;
4169 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004170 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00004171 break;
4172 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00004173 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00004174 break;
4175 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00004176
Chris Lattner0c583402007-04-28 20:49:53 +00004177 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004178 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00004179 if (OpInfo.CallOperandVal) {
Chris Lattner507ffd22008-04-27 00:16:18 +00004180 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal))
4181 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004182 else {
4183 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
4184 const Type *OpTy = OpInfo.CallOperandVal->getType();
4185 // If this is an indirect operand, the operand is a pointer to the
4186 // accessed type.
4187 if (OpInfo.isIndirect)
4188 OpTy = cast<PointerType>(OpTy)->getElementType();
4189
Dan Gohman4fa2a3f2008-05-23 00:34:04 +00004190 // If OpTy is not a single value, it may be a struct/union that we
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004191 // can tile with integers.
Dan Gohman4fa2a3f2008-05-23 00:34:04 +00004192 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004193 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4194 switch (BitSize) {
4195 default: break;
4196 case 1:
4197 case 8:
4198 case 16:
4199 case 32:
4200 case 64:
4201 OpTy = IntegerType::get(BitSize);
4202 break;
4203 }
Chris Lattner6995cf62007-04-29 18:58:03 +00004204 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004205
4206 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00004207 }
4208 }
4209
4210 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00004211
Chris Lattner3ff90dc2007-04-30 17:16:27 +00004212 // Compute the constraint code and ConstraintType to use.
Chris Lattner5a096902008-04-27 00:37:18 +00004213 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Chris Lattner0c583402007-04-28 20:49:53 +00004214
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004215 // Keep track of whether we see an earlyclobber.
4216 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004217
Chris Lattner0fe71e92008-02-21 19:43:13 +00004218 // If we see a clobber of a register, it is an early clobber.
Chris Lattner69e6a8d2008-02-21 20:54:31 +00004219 if (!SawEarlyClobber &&
4220 OpInfo.Type == InlineAsm::isClobber &&
4221 OpInfo.ConstraintType == TargetLowering::C_Register) {
4222 // Note that we want to ignore things that we don't trick here, like
4223 // dirflag, fpsr, flags, etc.
4224 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
4225 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4226 OpInfo.ConstraintVT);
4227 if (PhysReg.first || PhysReg.second) {
4228 // This is a register we know of.
4229 SawEarlyClobber = true;
4230 }
4231 }
Chris Lattner0fe71e92008-02-21 19:43:13 +00004232
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004233 // If this is a memory input, and if the operand is not indirect, do what we
4234 // need to to provide an address for the memory input.
4235 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
4236 !OpInfo.isIndirect) {
4237 assert(OpInfo.Type == InlineAsm::isInput &&
4238 "Can only indirectify direct input operands!");
4239
4240 // Memory operands really want the address of the value. If we don't have
4241 // an indirect input, put it in the constpool if we can, otherwise spill
4242 // it to a stack slot.
4243
4244 // If the operand is a float, integer, or vector constant, spill to a
4245 // constant pool entry to get its address.
4246 Value *OpVal = OpInfo.CallOperandVal;
4247 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
4248 isa<ConstantVector>(OpVal)) {
4249 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
4250 TLI.getPointerTy());
4251 } else {
4252 // Otherwise, create a stack slot and emit a store to it before the
4253 // asm.
4254 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00004255 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004256 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
4257 MachineFunction &MF = DAG.getMachineFunction();
4258 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
Dan Gohman475871a2008-07-27 21:46:04 +00004259 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004260 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
4261 OpInfo.CallOperand = StackSlot;
4262 }
4263
4264 // There is no longer a Value* corresponding to this operand.
4265 OpInfo.CallOperandVal = 0;
4266 // It is now an indirect operand.
4267 OpInfo.isIndirect = true;
4268 }
4269
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004270 // If this constraint is for a specific register, allocate it before
4271 // anything else.
4272 if (OpInfo.ConstraintType == TargetLowering::C_Register)
4273 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00004274 }
Chris Lattner0c583402007-04-28 20:49:53 +00004275 ConstraintInfos.clear();
4276
4277
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004278 // Second pass - Loop over all of the operands, assigning virtual or physregs
4279 // to registerclass operands.
4280 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00004281 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004282
4283 // C_Register operands have already been allocated, Other/Memory don't need
4284 // to be.
4285 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
4286 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
4287 }
4288
Chris Lattner0c583402007-04-28 20:49:53 +00004289 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
Dan Gohman475871a2008-07-27 21:46:04 +00004290 std::vector<SDValue> AsmNodeOperands;
4291 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
Chris Lattner0c583402007-04-28 20:49:53 +00004292 AsmNodeOperands.push_back(
4293 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
4294
Chris Lattner2cc2f662006-02-01 01:28:23 +00004295
Chris Lattner0f0b7d42006-02-21 23:12:12 +00004296 // Loop over all of the inputs, copying the operand values into the
4297 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00004298 RegsForValue RetValRegs;
Chris Lattner41f62592008-04-29 04:29:54 +00004299
Chris Lattner0c583402007-04-28 20:49:53 +00004300 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
4301 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
4302
4303 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00004304 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00004305
Chris Lattner0c583402007-04-28 20:49:53 +00004306 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00004307 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00004308 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
4309 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00004310 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004311 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00004312
Chris Lattner22873462006-02-27 23:45:39 +00004313 // Add information to the INLINEASM node to know about this output.
4314 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004315 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4316 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004317 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00004318 break;
4319 }
4320
Chris Lattner2a600be2007-04-28 21:01:43 +00004321 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00004322
Chris Lattner864635a2006-02-22 22:37:12 +00004323 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00004324 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004325 if (OpInfo.AssignedRegs.Regs.empty()) {
Duncan Sandsa47c6c32008-06-17 03:24:13 +00004326 cerr << "Couldn't allocate output reg for constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00004327 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00004328 exit(1);
4329 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00004330
Chris Lattner41f62592008-04-29 04:29:54 +00004331 // If this is an indirect operand, store through the pointer after the
4332 // asm.
4333 if (OpInfo.isIndirect) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004334 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00004335 OpInfo.CallOperandVal));
Chris Lattner41f62592008-04-29 04:29:54 +00004336 } else {
4337 // This is the result value of the call.
4338 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
4339 // Concatenate this output onto the outputs list.
4340 RetValRegs.append(OpInfo.AssignedRegs);
Chris Lattner2cc2f662006-02-01 01:28:23 +00004341 }
Chris Lattner6656dd12006-01-31 02:03:41 +00004342
4343 // Add information to the INLINEASM node to know that this register is
4344 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004345 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
4346 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004347 break;
4348 }
4349 case InlineAsm::isInput: {
Dan Gohman475871a2008-07-27 21:46:04 +00004350 SDValue InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00004351
Chris Lattner0c583402007-04-28 20:49:53 +00004352 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00004353 // If this is required to match an output register we have already set,
4354 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00004355 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00004356
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004357 // Scan until we find the definition we already emitted of this operand.
4358 // When we find it, create a RegsForValue operand.
4359 unsigned CurOp = 2; // The first operand.
4360 for (; OperandNo; --OperandNo) {
4361 // Advance to the next operand.
4362 unsigned NumOps =
4363 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00004364 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
4365 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004366 "Skipped past definitions?");
4367 CurOp += (NumOps>>3)+1;
4368 }
4369
4370 unsigned NumOps =
4371 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00004372 if ((NumOps & 7) == 2 /*REGDEF*/) {
4373 // Add NumOps>>3 registers to MatchedRegs.
4374 RegsForValue MatchedRegs;
Dan Gohman23ce5022008-04-25 18:27:55 +00004375 MatchedRegs.TLI = &TLI;
Dan Gohman1fa850b2008-05-02 00:03:54 +00004376 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
4377 MatchedRegs.RegVTs.push_back(AsmNodeOperands[CurOp+1].getValueType());
Chris Lattner527fae12007-02-01 01:21:12 +00004378 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
4379 unsigned Reg =
4380 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
4381 MatchedRegs.Regs.push_back(Reg);
4382 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004383
Chris Lattner527fae12007-02-01 01:21:12 +00004384 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004385 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00004386 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
4387 break;
4388 } else {
4389 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattnerf9853bc2008-02-21 05:27:19 +00004390 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
4391 // Add information to the INLINEASM node to know about this input.
4392 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
4393 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4394 TLI.getPointerTy()));
4395 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
4396 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004397 }
Chris Lattner2223aea2006-02-02 00:25:23 +00004398 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004399
Chris Lattner2a600be2007-04-28 21:01:43 +00004400 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00004401 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00004402 "Don't know how to handle indirect other inputs yet!");
4403
Dan Gohman475871a2008-07-27 21:46:04 +00004404 std::vector<SDValue> Ops;
Chris Lattner48884cd2007-08-25 00:47:38 +00004405 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
4406 Ops, DAG);
4407 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00004408 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00004409 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00004410 exit(1);
4411 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004412
4413 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00004414 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004415 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4416 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00004417 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004418 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00004419 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004420 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00004421 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
4422 "Memory operands expect pointer values");
4423
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004424 // Add information to the INLINEASM node to know about this input.
4425 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004426 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4427 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004428 AsmNodeOperands.push_back(InOperandVal);
4429 break;
4430 }
4431
Chris Lattner2a600be2007-04-28 21:01:43 +00004432 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
4433 OpInfo.ConstraintType == TargetLowering::C_Register) &&
4434 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00004435 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00004436 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004437
4438 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004439 assert(!OpInfo.AssignedRegs.Regs.empty() &&
4440 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004441
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004442 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004443
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004444 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
4445 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004446 break;
4447 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004448 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004449 // Add the clobbered value to the operand list, so that the register
4450 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004451 if (!OpInfo.AssignedRegs.Regs.empty())
4452 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
4453 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004454 break;
4455 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004456 }
Chris Lattner6656dd12006-01-31 02:03:41 +00004457 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00004458
4459 // Finish up input operands.
4460 AsmNodeOperands[0] = Chain;
4461 if (Flag.Val) AsmNodeOperands.push_back(Flag);
4462
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004463 Chain = DAG.getNode(ISD::INLINEASM,
4464 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004465 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004466 Flag = Chain.getValue(1);
4467
Chris Lattner6656dd12006-01-31 02:03:41 +00004468 // If this asm returns a register value, copy the result from that register
4469 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00004470 if (!RetValRegs.Regs.empty()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004471 SDValue Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3fb29682008-04-29 04:48:56 +00004472
4473 // If any of the results of the inline asm is a vector, it may have the
4474 // wrong width/num elts. This can happen for register classes that can
4475 // contain multiple different value types. The preg or vreg allocated may
4476 // not have the same VT as was expected. Convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00004477 // bit_convert.
Chris Lattner3fb29682008-04-29 04:48:56 +00004478 if (const StructType *ResSTy = dyn_cast<StructType>(CS.getType())) {
4479 for (unsigned i = 0, e = ResSTy->getNumElements(); i != e; ++i) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004480 if (Val.Val->getValueType(i).isVector())
Chris Lattner3fb29682008-04-29 04:48:56 +00004481 Val = DAG.getNode(ISD::BIT_CONVERT,
4482 TLI.getValueType(ResSTy->getElementType(i)), Val);
4483 }
4484 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004485 if (Val.getValueType().isVector())
Chris Lattner3fb29682008-04-29 04:48:56 +00004486 Val = DAG.getNode(ISD::BIT_CONVERT, TLI.getValueType(CS.getType()),
4487 Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00004488 }
Chris Lattner3fb29682008-04-29 04:48:56 +00004489
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004490 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00004491 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00004492
Dan Gohman475871a2008-07-27 21:46:04 +00004493 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Chris Lattner6656dd12006-01-31 02:03:41 +00004494
4495 // Process indirect outputs, first output all of the flagged copies out of
4496 // physregs.
4497 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00004498 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00004499 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman475871a2008-07-27 21:46:04 +00004500 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00004501 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00004502 }
4503
4504 // Emit the non-flagged stores from the physregs.
Dan Gohman475871a2008-07-27 21:46:04 +00004505 SmallVector<SDValue, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00004506 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00004507 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00004508 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004509 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00004510 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004511 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4512 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004513 DAG.setRoot(Chain);
4514}
4515
4516
Chris Lattner1c08c712005-01-07 07:47:53 +00004517void SelectionDAGLowering::visitMalloc(MallocInst &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00004518 SDValue Src = getValue(I.getOperand(0));
Chris Lattner1c08c712005-01-07 07:47:53 +00004519
Duncan Sands83ec4b62008-06-06 12:08:01 +00004520 MVT IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00004521
Duncan Sands8e4eb092008-06-08 20:54:56 +00004522 if (IntPtr.bitsLT(Src.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00004523 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
Duncan Sands8e4eb092008-06-08 20:54:56 +00004524 else if (IntPtr.bitsGT(Src.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00004525 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00004526
4527 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00004528 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00004529 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00004530 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00004531
Reid Spencer47857812006-12-31 05:55:36 +00004532 TargetLowering::ArgListTy Args;
4533 TargetLowering::ArgListEntry Entry;
4534 Entry.Node = Src;
4535 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004536 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004537
Dan Gohman475871a2008-07-27 21:46:04 +00004538 std::pair<SDValue,SDValue> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004539 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
4540 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004541 setValue(&I, Result.first); // Pointers always fit in registers
4542 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004543}
4544
4545void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00004546 TargetLowering::ArgListTy Args;
4547 TargetLowering::ArgListEntry Entry;
4548 Entry.Node = getValue(I.getOperand(0));
4549 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004550 Args.push_back(Entry);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004551 MVT IntPtr = TLI.getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004552 std::pair<SDValue,SDValue> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004553 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
4554 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00004555 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
4556 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004557}
4558
Evan Chengff9b3732008-01-30 18:18:23 +00004559// EmitInstrWithCustomInserter - This method should be implemented by targets
4560// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00004561// instructions are special in various ways, which require special support to
4562// insert. The specified MachineInstr is created but not inserted into any
4563// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00004564MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00004565 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00004566 cerr << "If a target marks an instruction with "
4567 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00004568 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00004569 abort();
4570 return 0;
4571}
4572
Chris Lattner39ae3622005-01-09 00:00:49 +00004573void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004574 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4575 getValue(I.getOperand(1)),
4576 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004577}
4578
4579void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00004580 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
Nate Begemanacc398c2006-01-25 18:21:52 +00004581 getValue(I.getOperand(0)),
4582 DAG.getSrcValue(I.getOperand(0)));
4583 setValue(&I, V);
4584 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004585}
4586
4587void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004588 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4589 getValue(I.getOperand(1)),
4590 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004591}
4592
4593void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004594 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4595 getValue(I.getOperand(1)),
4596 getValue(I.getOperand(2)),
4597 DAG.getSrcValue(I.getOperand(1)),
4598 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004599}
4600
Chris Lattnerfdfded52006-04-12 16:20:43 +00004601/// TargetLowering::LowerArguments - This is the default LowerArguments
4602/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004603/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4604/// integrated into SDISel.
Dan Gohmana44b6742008-06-30 20:31:15 +00004605void TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004606 SmallVectorImpl<SDValue> &ArgValues) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004607 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
Dan Gohman475871a2008-07-27 21:46:04 +00004608 SmallVector<SDValue, 3+16> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004609 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004610 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4611 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4612
4613 // Add one result value for each formal argument.
Dan Gohmana44b6742008-06-30 20:31:15 +00004614 SmallVector<MVT, 16> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004615 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004616 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4617 I != E; ++I, ++j) {
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004618 SmallVector<MVT, 4> ValueVTs;
4619 ComputeValueVTs(*this, I->getType(), ValueVTs);
4620 for (unsigned Value = 0, NumValues = ValueVTs.size();
4621 Value != NumValues; ++Value) {
4622 MVT VT = ValueVTs[Value];
4623 const Type *ArgTy = VT.getTypeForMVT();
4624 ISD::ArgFlagsTy Flags;
4625 unsigned OriginalAlignment =
4626 getTargetData()->getABITypeAlignment(ArgTy);
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004627
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004628 if (F.paramHasAttr(j, ParamAttr::ZExt))
4629 Flags.setZExt();
4630 if (F.paramHasAttr(j, ParamAttr::SExt))
4631 Flags.setSExt();
4632 if (F.paramHasAttr(j, ParamAttr::InReg))
4633 Flags.setInReg();
4634 if (F.paramHasAttr(j, ParamAttr::StructRet))
4635 Flags.setSRet();
4636 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
4637 Flags.setByVal();
4638 const PointerType *Ty = cast<PointerType>(I->getType());
4639 const Type *ElementTy = Ty->getElementType();
4640 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
4641 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4642 // For ByVal, alignment should be passed from FE. BE will guess if
4643 // this info is not there but there are cases it cannot get right.
4644 if (F.getParamAlignment(j))
4645 FrameAlign = F.getParamAlignment(j);
4646 Flags.setByValAlign(FrameAlign);
4647 Flags.setByValSize(FrameSize);
4648 }
4649 if (F.paramHasAttr(j, ParamAttr::Nest))
4650 Flags.setNest();
4651 Flags.setOrigAlign(OriginalAlignment);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004652
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004653 MVT RegisterVT = getRegisterType(VT);
4654 unsigned NumRegs = getNumRegisters(VT);
4655 for (unsigned i = 0; i != NumRegs; ++i) {
4656 RetVals.push_back(RegisterVT);
4657 ISD::ArgFlagsTy MyFlags = Flags;
4658 if (NumRegs > 1 && i == 0)
4659 MyFlags.setSplit();
4660 // if it isn't first piece, alignment must be 1
4661 else if (i > 0)
4662 MyFlags.setOrigAlign(1);
4663 Ops.push_back(DAG.getArgFlags(MyFlags));
4664 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004665 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004666 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004667
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004668 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004669
4670 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004671 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004672 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004673 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004674
4675 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4676 // allows exposing the loads that may be part of the argument access to the
4677 // first DAGCombiner pass.
Dan Gohman475871a2008-07-27 21:46:04 +00004678 SDValue TmpRes = LowerOperation(SDValue(Result, 0), DAG);
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004679
4680 // The number of results should match up, except that the lowered one may have
4681 // an extra flag result.
4682 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4683 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4684 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4685 && "Lowering produced unexpected number of results!");
Dan Gohman2dbc1672008-07-21 21:04:07 +00004686
4687 // The FORMAL_ARGUMENTS node itself is likely no longer needed.
4688 if (Result != TmpRes.Val && Result->use_empty()) {
4689 HandleSDNode Dummy(DAG.getRoot());
4690 DAG.RemoveDeadNode(Result);
4691 }
4692
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004693 Result = TmpRes.Val;
4694
Dan Gohman27a70be2007-07-02 16:18:06 +00004695 unsigned NumArgRegs = Result->getNumValues() - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00004696 DAG.setRoot(SDValue(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004697
4698 // Set up the return result vector.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004699 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004700 unsigned Idx = 1;
4701 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4702 ++I, ++Idx) {
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004703 SmallVector<MVT, 4> ValueVTs;
4704 ComputeValueVTs(*this, I->getType(), ValueVTs);
4705 for (unsigned Value = 0, NumValues = ValueVTs.size();
4706 Value != NumValues; ++Value) {
4707 MVT VT = ValueVTs[Value];
4708 MVT PartVT = getRegisterType(VT);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004709
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004710 unsigned NumParts = getNumRegisters(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00004711 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004712 for (unsigned j = 0; j != NumParts; ++j)
Dan Gohman475871a2008-07-27 21:46:04 +00004713 Parts[j] = SDValue(Result, i++);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004714
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004715 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4716 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4717 AssertOp = ISD::AssertSext;
4718 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4719 AssertOp = ISD::AssertZext;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004720
Dan Gohmana44b6742008-06-30 20:31:15 +00004721 ArgValues.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
4722 AssertOp));
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004723 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004724 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004725 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004726}
4727
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004728
4729/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4730/// implementation, which just inserts an ISD::CALL node, which is later custom
4731/// lowered by the target to something concrete. FIXME: When all targets are
4732/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
Dan Gohman475871a2008-07-27 21:46:04 +00004733std::pair<SDValue, SDValue>
4734TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sands00fee652008-02-14 17:28:50 +00004735 bool RetSExt, bool RetZExt, bool isVarArg,
4736 unsigned CallingConv, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SDValue Callee,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004738 ArgListTy &Args, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00004739 SmallVector<SDValue, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004740 Ops.push_back(Chain); // Op#0 - Chain
4741 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4742 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4743 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4744 Ops.push_back(Callee);
4745
4746 // Handle all of the outgoing arguments.
4747 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004748 SmallVector<MVT, 4> ValueVTs;
4749 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
4750 for (unsigned Value = 0, NumValues = ValueVTs.size();
4751 Value != NumValues; ++Value) {
4752 MVT VT = ValueVTs[Value];
4753 const Type *ArgTy = VT.getTypeForMVT();
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SDValue Op = SDValue(Args[i].Node.Val, Args[i].Node.ResNo + Value);
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004755 ISD::ArgFlagsTy Flags;
4756 unsigned OriginalAlignment =
4757 getTargetData()->getABITypeAlignment(ArgTy);
Duncan Sands276dcbd2008-03-21 09:14:45 +00004758
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004759 if (Args[i].isZExt)
4760 Flags.setZExt();
4761 if (Args[i].isSExt)
4762 Flags.setSExt();
4763 if (Args[i].isInReg)
4764 Flags.setInReg();
4765 if (Args[i].isSRet)
4766 Flags.setSRet();
4767 if (Args[i].isByVal) {
4768 Flags.setByVal();
4769 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
4770 const Type *ElementTy = Ty->getElementType();
4771 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
4772 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4773 // For ByVal, alignment should come from FE. BE will guess if this
4774 // info is not there but there are cases it cannot get right.
4775 if (Args[i].Alignment)
4776 FrameAlign = Args[i].Alignment;
4777 Flags.setByValAlign(FrameAlign);
4778 Flags.setByValSize(FrameSize);
4779 }
4780 if (Args[i].isNest)
4781 Flags.setNest();
4782 Flags.setOrigAlign(OriginalAlignment);
Dan Gohman27a70be2007-07-02 16:18:06 +00004783
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004784 MVT PartVT = getRegisterType(VT);
4785 unsigned NumParts = getNumRegisters(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00004786 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004787 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004788
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004789 if (Args[i].isSExt)
4790 ExtendKind = ISD::SIGN_EXTEND;
4791 else if (Args[i].isZExt)
4792 ExtendKind = ISD::ZERO_EXTEND;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004793
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004794 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004795
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004796 for (unsigned i = 0; i != NumParts; ++i) {
4797 // if it isn't first piece, alignment must be 1
4798 ISD::ArgFlagsTy MyFlags = Flags;
4799 if (NumParts > 1 && i == 0)
4800 MyFlags.setSplit();
4801 else if (i != 0)
4802 MyFlags.setOrigAlign(1);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004803
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004804 Ops.push_back(Parts[i]);
4805 Ops.push_back(DAG.getArgFlags(MyFlags));
4806 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004807 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004808 }
4809
Dan Gohmanef5d1942008-03-11 21:11:25 +00004810 // Figure out the result value types. We start by making a list of
Dan Gohman23ce5022008-04-25 18:27:55 +00004811 // the potentially illegal return value types.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004812 SmallVector<MVT, 4> LoweredRetTys;
4813 SmallVector<MVT, 4> RetTys;
Dan Gohman23ce5022008-04-25 18:27:55 +00004814 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004815
Dan Gohman23ce5022008-04-25 18:27:55 +00004816 // Then we translate that to a list of legal types.
4817 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004818 MVT VT = RetTys[I];
4819 MVT RegisterVT = getRegisterType(VT);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004820 unsigned NumRegs = getNumRegisters(VT);
4821 for (unsigned i = 0; i != NumRegs; ++i)
4822 LoweredRetTys.push_back(RegisterVT);
4823 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004824
Dan Gohmanef5d1942008-03-11 21:11:25 +00004825 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004826
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004827 // Create the CALL node.
Dan Gohman475871a2008-07-27 21:46:04 +00004828 SDValue Res = DAG.getNode(ISD::CALL,
Dan Gohmanef5d1942008-03-11 21:11:25 +00004829 DAG.getVTList(&LoweredRetTys[0],
4830 LoweredRetTys.size()),
Chris Lattnerbe384162006-08-16 22:57:46 +00004831 &Ops[0], Ops.size());
Dan Gohmanef5d1942008-03-11 21:11:25 +00004832 Chain = Res.getValue(LoweredRetTys.size() - 1);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004833
4834 // Gather up the call result into a single value.
4835 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004836 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4837
4838 if (RetSExt)
4839 AssertOp = ISD::AssertSext;
4840 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004841 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004842
Dan Gohman475871a2008-07-27 21:46:04 +00004843 SmallVector<SDValue, 4> ReturnValues;
Dan Gohmanef5d1942008-03-11 21:11:25 +00004844 unsigned RegNo = 0;
Dan Gohman23ce5022008-04-25 18:27:55 +00004845 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004846 MVT VT = RetTys[I];
4847 MVT RegisterVT = getRegisterType(VT);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004848 unsigned NumRegs = getNumRegisters(VT);
4849 unsigned RegNoEnd = NumRegs + RegNo;
Dan Gohman475871a2008-07-27 21:46:04 +00004850 SmallVector<SDValue, 4> Results;
Dan Gohmanef5d1942008-03-11 21:11:25 +00004851 for (; RegNo != RegNoEnd; ++RegNo)
4852 Results.push_back(Res.getValue(RegNo));
Dan Gohman475871a2008-07-27 21:46:04 +00004853 SDValue ReturnValue =
Dan Gohmanef5d1942008-03-11 21:11:25 +00004854 getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4855 AssertOp);
4856 ReturnValues.push_back(ReturnValue);
4857 }
Duncan Sandsf9516202008-06-30 10:19:09 +00004858 Res = DAG.getMergeValues(DAG.getVTList(&RetTys[0], RetTys.size()),
4859 &ReturnValues[0], ReturnValues.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004860 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004861
4862 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004863}
4864
Dan Gohman475871a2008-07-27 21:46:04 +00004865SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004866 assert(0 && "LowerOperation not implemented for this target!");
4867 abort();
Dan Gohman475871a2008-07-27 21:46:04 +00004868 return SDValue();
Chris Lattner171453a2005-01-16 07:28:41 +00004869}
4870
Nate Begeman0aed7842006-01-28 03:14:31 +00004871
Chris Lattner7041ee32005-01-11 05:56:49 +00004872//===----------------------------------------------------------------------===//
4873// SelectionDAGISel code
4874//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004875
Duncan Sands83ec4b62008-06-06 12:08:01 +00004876unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004877 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004878}
4879
Chris Lattner495a0b52005-08-17 06:37:43 +00004880void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004881 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004882 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004883 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004884}
Chris Lattner1c08c712005-01-07 07:47:53 +00004885
Chris Lattner1c08c712005-01-07 07:47:53 +00004886bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004887 // Get alias analysis for load/store combining.
4888 AA = &getAnalysis<AliasAnalysis>();
4889
Chris Lattner1c08c712005-01-07 07:47:53 +00004890 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004891 if (MF.getFunction()->hasCollector())
4892 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4893 else
4894 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004895 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004896 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004897
4898 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4899
Dale Johannesen1532f3d2008-04-02 00:25:04 +00004900 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4901 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4902 // Mark landing pad.
4903 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004904
Dan Gohman0e5f1302008-07-07 23:02:41 +00004905 SelectAllBasicBlocks(Fn, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004906
Evan Chengad2070c2007-02-10 02:43:39 +00004907 // Add function live-ins to entry block live-in set.
4908 BasicBlock *EntryBB = &Fn.getEntryBlock();
4909 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004910 if (!RegInfo->livein_empty())
4911 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4912 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004913 BB->addLiveIn(I->first);
4914
Duncan Sandsf4070822007-06-15 19:04:19 +00004915#ifndef NDEBUG
4916 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4917 "Not all catch info was assigned to a landing pad!");
4918#endif
4919
Chris Lattner1c08c712005-01-07 07:47:53 +00004920 return true;
4921}
4922
Chris Lattner6833b062008-04-28 07:16:35 +00004923void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
Dan Gohman475871a2008-07-27 21:46:04 +00004924 SDValue Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004925 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004926 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004927 "Copy from a reg to the same reg!");
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004928 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004929
Dan Gohman23ce5022008-04-25 18:27:55 +00004930 RegsForValue RFV(TLI, Reg, V->getType());
Dan Gohman475871a2008-07-27 21:46:04 +00004931 SDValue Chain = DAG.getEntryNode();
Dan Gohman23ce5022008-04-25 18:27:55 +00004932 RFV.getCopyToRegs(Op, DAG, Chain, 0);
4933 PendingExports.push_back(Chain);
Chris Lattner1c08c712005-01-07 07:47:53 +00004934}
4935
Chris Lattner068a81e2005-01-17 17:15:02 +00004936void SelectionDAGISel::
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004937LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL) {
Chris Lattner068a81e2005-01-17 17:15:02 +00004938 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004939 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004940 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Dan Gohman475871a2008-07-27 21:46:04 +00004941 SDValue OldRoot = SDL.DAG.getRoot();
4942 SmallVector<SDValue, 16> Args;
Dan Gohmana44b6742008-06-30 20:31:15 +00004943 TLI.LowerArguments(F, SDL.DAG, Args);
Chris Lattner068a81e2005-01-17 17:15:02 +00004944
Chris Lattnerbf209482005-10-30 19:42:35 +00004945 unsigned a = 0;
4946 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004947 AI != E; ++AI) {
4948 SmallVector<MVT, 4> ValueVTs;
4949 ComputeValueVTs(TLI, AI->getType(), ValueVTs);
4950 unsigned NumValues = ValueVTs.size();
Chris Lattnerbf209482005-10-30 19:42:35 +00004951 if (!AI->use_empty()) {
Duncan Sands4bdcb612008-07-02 17:40:58 +00004952 SDL.setValue(AI, SDL.DAG.getMergeValues(&Args[a], NumValues));
Chris Lattnerbf209482005-10-30 19:42:35 +00004953 // If this argument is live outside of the entry block, insert a copy from
4954 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004955 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4956 if (VMI != FuncInfo.ValueMap.end()) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004957 SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004958 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004959 }
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004960 a += NumValues;
4961 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004962
Chris Lattnerbf209482005-10-30 19:42:35 +00004963 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004964 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004965 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004966}
4967
Duncan Sandsf4070822007-06-15 19:04:19 +00004968static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4969 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004970 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004971 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004972 // Apply the catch info to DestBB.
4973 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4974#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004975 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4976 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004977#endif
4978 }
4979}
4980
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004981/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
4982/// whether object offset >= 0.
4983static bool
Dan Gohman475871a2008-07-27 21:46:04 +00004984IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004985 if (!isa<FrameIndexSDNode>(Op)) return false;
4986
4987 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
4988 int FrameIdx = FrameIdxNode->getIndex();
4989 return MFI->isFixedObjectIndex(FrameIdx) &&
4990 MFI->getObjectOffset(FrameIdx) >= 0;
4991}
4992
4993/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
4994/// possibly be overwritten when lowering the outgoing arguments in a tail
4995/// call. Currently the implementation of this call is very conservative and
4996/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
4997/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +00004998static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004999 MachineFrameInfo * MFI) {
5000 RegisterSDNode * OpReg = NULL;
5001 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
5002 (Op.getOpcode()== ISD::CopyFromReg &&
5003 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
5004 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
5005 (Op.getOpcode() == ISD::LOAD &&
5006 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
5007 (Op.getOpcode() == ISD::MERGE_VALUES &&
5008 Op.getOperand(Op.ResNo).getOpcode() == ISD::LOAD &&
5009 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.ResNo).
5010 getOperand(1))))
5011 return true;
5012 return false;
5013}
5014
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005015/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00005016/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005017static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
5018 TargetLowering& TLI) {
5019 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +00005020 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005021
5022 // Find RET node.
5023 if (Terminator.getOpcode() == ISD::RET) {
5024 Ret = Terminator.Val;
5025 }
5026
5027 // Fix tail call attribute of CALL nodes.
5028 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +00005029 BI = DAG.allnodes_end(); BI != BE; ) {
5030 --BI;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005031 if (BI->getOpcode() == ISD::CALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00005032 SDValue OpRet(Ret, 0);
5033 SDValue OpCall(BI, 0);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005034 bool isMarkedTailCall =
5035 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
5036 // If CALL node has tail call attribute set to true and the call is not
5037 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00005038 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005039 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005040 if (!isMarkedTailCall) continue;
5041 if (Ret==NULL ||
5042 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG)) {
5043 // Not eligible. Mark CALL node as non tail call.
Dan Gohman475871a2008-07-27 21:46:04 +00005044 SmallVector<SDValue, 32> Ops;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005045 unsigned idx=0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005046 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
5047 E = OpCall.Val->op_end(); I != E; I++, idx++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005048 if (idx!=3)
5049 Ops.push_back(*I);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005050 else
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005051 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
5052 }
5053 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005054 } else {
5055 // Look for tail call clobbered arguments. Emit a series of
5056 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +00005057 SmallVector<SDValue, 32> Ops;
5058 SDValue Chain = OpCall.getOperand(0), InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005059 unsigned idx=0;
5060 for(SDNode::op_iterator I = OpCall.Val->op_begin(),
5061 E = OpCall.Val->op_end(); I != E; I++, idx++) {
Dan Gohman475871a2008-07-27 21:46:04 +00005062 SDValue Arg = *I;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005063 if (idx > 4 && (idx % 2)) {
5064 bool isByVal = cast<ARG_FLAGSSDNode>(OpCall.getOperand(idx+1))->
5065 getArgFlags().isByVal();
5066 MachineFunction &MF = DAG.getMachineFunction();
5067 MachineFrameInfo *MFI = MF.getFrameInfo();
5068 if (!isByVal &&
5069 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005070 MVT VT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005071 unsigned VReg = MF.getRegInfo().
5072 createVirtualRegister(TLI.getRegClassFor(VT));
5073 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
5074 InFlag = Chain.getValue(1);
5075 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
5076 Chain = Arg.getValue(1);
5077 InFlag = Arg.getValue(2);
5078 }
5079 }
5080 Ops.push_back(Arg);
5081 }
5082 // Link in chain of CopyTo/CopyFromReg.
5083 Ops[0] = Chain;
5084 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005085 }
5086 }
5087 }
5088}
5089
Chris Lattner1c08c712005-01-07 07:47:53 +00005090void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
5091 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00005092 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00005093 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00005094
Chris Lattnerbf209482005-10-30 19:42:35 +00005095 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00005096 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005097 LowerArguments(LLVMBB, SDL);
Chris Lattner1c08c712005-01-07 07:47:53 +00005098
5099 BB = FuncInfo.MBBMap[LLVMBB];
5100 SDL.setCurrentBasicBlock(BB);
5101
Duncan Sandsf4070822007-06-15 19:04:19 +00005102 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00005103
Dale Johannesen1532f3d2008-04-02 00:25:04 +00005104 if (MMI && BB->isLandingPad()) {
Duncan Sandsf4070822007-06-15 19:04:19 +00005105 // Add a label to mark the beginning of the landing pad. Deletion of the
5106 // landing pad can thus be detected via the MachineModuleInfo.
5107 unsigned LabelID = MMI->addLandingPad(BB);
Dan Gohman44066042008-07-01 00:05:16 +00005108 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, DAG.getEntryNode(), LabelID));
Duncan Sandsf4070822007-06-15 19:04:19 +00005109
Evan Chenge47c3332007-06-27 18:45:32 +00005110 // Mark exception register as live in.
5111 unsigned Reg = TLI.getExceptionAddressRegister();
5112 if (Reg) BB->addLiveIn(Reg);
5113
5114 // Mark exception selector register as live in.
5115 Reg = TLI.getExceptionSelectorRegister();
5116 if (Reg) BB->addLiveIn(Reg);
5117
Duncan Sandsf4070822007-06-15 19:04:19 +00005118 // FIXME: Hack around an exception handling flaw (PR1508): the personality
5119 // function and list of typeids logically belong to the invoke (or, if you
5120 // like, the basic block containing the invoke), and need to be associated
5121 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00005122 // information is provided by an intrinsic (eh.selector) that can be moved
5123 // to unexpected places by the optimizers: if the unwind edge is critical,
5124 // then breaking it can result in the intrinsics being in the successor of
5125 // the landing pad, not the landing pad itself. This results in exceptions
5126 // not being caught because no typeids are associated with the invoke.
5127 // This may not be the only way things can go wrong, but it is the only way
5128 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00005129 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
5130
5131 if (Br && Br->isUnconditional()) { // Critical edge?
5132 BasicBlock::iterator I, E;
5133 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00005134 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00005135 break;
5136
5137 if (I == E)
5138 // No catch info found - try to extract some from the successor.
5139 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00005140 }
5141 }
5142
Chris Lattner1c08c712005-01-07 07:47:53 +00005143 // Lower all of the non-terminator instructions.
5144 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
5145 I != E; ++I)
5146 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005147
Chris Lattner1c08c712005-01-07 07:47:53 +00005148 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005149 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00005150 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005151 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00005152 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00005153 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005154 SDL.CopyValueToVirtualRegister(I, VMI->second);
Chris Lattner1c08c712005-01-07 07:47:53 +00005155 }
5156
5157 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5158 // ensure constants are generated when needed. Remember the virtual registers
5159 // that need to be added to the Machine PHI nodes as input. We cannot just
5160 // directly add them, because expansion might result in multiple MBB's for one
5161 // BB. As such, the start of the BB might correspond to a different MBB than
5162 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00005163 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00005164 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00005165
5166 // Emit constants only once even if used by multiple PHI nodes.
5167 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005168
Chris Lattner8c494ab2006-10-27 23:50:33 +00005169 // Vector bool would be better, but vector<bool> is really slow.
5170 std::vector<unsigned char> SuccsHandled;
5171 if (TI->getNumSuccessors())
5172 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
5173
Dan Gohman532dc2e2007-07-09 20:59:04 +00005174 // Check successor nodes' PHI nodes that expect a constant to be available
5175 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00005176 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5177 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005178 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00005179 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005180
Chris Lattner8c494ab2006-10-27 23:50:33 +00005181 // If this terminator has multiple identical successors (common for
5182 // switches), only handle each succ once.
5183 unsigned SuccMBBNo = SuccMBB->getNumber();
5184 if (SuccsHandled[SuccMBBNo]) continue;
5185 SuccsHandled[SuccMBBNo] = true;
5186
5187 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00005188 PHINode *PN;
5189
5190 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5191 // nodes and Machine PHI nodes, but the incoming operands have not been
5192 // emitted yet.
5193 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00005194 (PN = dyn_cast<PHINode>(I)); ++I) {
5195 // Ignore dead phi's.
5196 if (PN->use_empty()) continue;
5197
5198 unsigned Reg;
5199 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00005200
Chris Lattner8c494ab2006-10-27 23:50:33 +00005201 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5202 unsigned &RegOut = ConstantsOut[C];
5203 if (RegOut == 0) {
5204 RegOut = FuncInfo.CreateRegForValue(C);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005205 SDL.CopyValueToVirtualRegister(C, RegOut);
Chris Lattner1c08c712005-01-07 07:47:53 +00005206 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00005207 Reg = RegOut;
5208 } else {
5209 Reg = FuncInfo.ValueMap[PHIOp];
5210 if (Reg == 0) {
5211 assert(isa<AllocaInst>(PHIOp) &&
5212 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5213 "Didn't codegen value into a register!??");
5214 Reg = FuncInfo.CreateRegForValue(PHIOp);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005215 SDL.CopyValueToVirtualRegister(PHIOp, Reg);
Chris Lattner7e021512006-03-31 02:12:18 +00005216 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005217 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00005218
5219 // Remember that this register needs to added to the machine PHI node as
5220 // the input for this MBB.
Dan Gohman6f498b02008-08-04 23:42:46 +00005221 SmallVector<MVT, 4> ValueVTs;
5222 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5223 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
5224 MVT VT = ValueVTs[vti];
5225 unsigned NumRegisters = TLI.getNumRegisters(VT);
5226 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
5227 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5228 Reg += NumRegisters;
5229 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00005230 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005231 }
5232 ConstantsOut.clear();
5233
5234 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005235 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00005236
Nate Begemanf15485a2006-03-27 01:32:24 +00005237 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00005238 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00005239 SwitchCases.clear();
5240 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005241 JTCases.clear();
5242 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005243 BitTestCases.clear();
5244 BitTestCases = SDL.BitTestCases;
5245
Chris Lattnera651cf62005-01-17 19:43:36 +00005246 // Make sure the root of the DAG is up-to-date.
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005247 DAG.setRoot(SDL.getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005248
5249 // Check whether calls in this block are real tail calls. Fix up CALL nodes
5250 // with correct tailcall attribute so that the target can rely on the tailcall
5251 // attribute indicating whether the call is really eligible for tail call
5252 // optimization.
5253 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00005254}
5255
Chris Lattneread0d882008-06-17 06:09:18 +00005256void SelectionDAGISel::ComputeLiveOutVRegInfo(SelectionDAG &DAG) {
5257 SmallPtrSet<SDNode*, 128> VisitedNodes;
5258 SmallVector<SDNode*, 128> Worklist;
5259
5260 Worklist.push_back(DAG.getRoot().Val);
5261
5262 APInt Mask;
5263 APInt KnownZero;
5264 APInt KnownOne;
5265
5266 while (!Worklist.empty()) {
5267 SDNode *N = Worklist.back();
5268 Worklist.pop_back();
5269
5270 // If we've already seen this node, ignore it.
5271 if (!VisitedNodes.insert(N))
5272 continue;
5273
5274 // Otherwise, add all chain operands to the worklist.
5275 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
5276 if (N->getOperand(i).getValueType() == MVT::Other)
5277 Worklist.push_back(N->getOperand(i).Val);
5278
5279 // If this is a CopyToReg with a vreg dest, process it.
5280 if (N->getOpcode() != ISD::CopyToReg)
5281 continue;
5282
5283 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
5284 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
5285 continue;
5286
5287 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +00005288 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +00005289 MVT SrcVT = Src.getValueType();
5290 if (!SrcVT.isInteger() || SrcVT.isVector())
5291 continue;
5292
5293 unsigned NumSignBits = DAG.ComputeNumSignBits(Src);
5294 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
5295 DAG.ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
5296
5297 // Only install this information if it tells us something.
5298 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
5299 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
5300 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
5301 if (DestReg >= FLI.LiveOutRegInfo.size())
5302 FLI.LiveOutRegInfo.resize(DestReg+1);
5303 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
5304 LOI.NumSignBits = NumSignBits;
5305 LOI.KnownOne = NumSignBits;
5306 LOI.KnownZero = NumSignBits;
5307 }
5308 }
5309}
5310
Nate Begemanf15485a2006-03-27 01:32:24 +00005311void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman462dc7f2008-07-21 20:00:07 +00005312 std::string GroupName;
5313 if (TimePassesIsEnabled)
5314 GroupName = "Instruction Selection and Scheduling";
5315 std::string BlockName;
5316 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
5317 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
5318 BlockName = DAG.getMachineFunction().getFunction()->getName() + ':' +
5319 BB->getBasicBlock()->getName();
5320
5321 DOUT << "Initial selection DAG:\n";
Dan Gohman417e11b2007-10-08 15:12:17 +00005322 DEBUG(DAG.dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +00005323
5324 if (ViewDAGCombine1) DAG.viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +00005325
Chris Lattneraf21d552005-10-10 16:47:10 +00005326 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +00005327 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005328 NamedRegionTimer T("DAG Combining 1", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005329 DAG.Combine(false, *AA);
5330 } else {
5331 DAG.Combine(false, *AA);
5332 }
Nate Begeman2300f552005-09-07 00:15:36 +00005333
Dan Gohman417e11b2007-10-08 15:12:17 +00005334 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00005335 DEBUG(DAG.dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +00005336
Chris Lattner1c08c712005-01-07 07:47:53 +00005337 // Second step, hack on the DAG until it only uses operations and types that
5338 // the target supports.
Duncan Sandsf00e74f2008-07-17 17:06:03 +00005339 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohman462dc7f2008-07-21 20:00:07 +00005340 if (ViewLegalizeTypesDAGs) DAG.viewGraph("legalize-types input for " +
5341 BlockName);
5342
5343 if (TimePassesIsEnabled) {
5344 NamedRegionTimer T("Type Legalization", GroupName);
5345 DAG.LegalizeTypes();
5346 } else {
5347 DAG.LegalizeTypes();
5348 }
5349
5350 DOUT << "Type-legalized selection DAG:\n";
5351 DEBUG(DAG.dump());
5352
Chris Lattner70587ea2008-07-10 23:37:50 +00005353 // TODO: enable a dag combine pass here.
5354 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +00005355
Dan Gohman462dc7f2008-07-21 20:00:07 +00005356 if (ViewLegalizeDAGs) DAG.viewGraph("legalize input for " + BlockName);
5357
Evan Chengebffb662008-07-01 17:59:20 +00005358 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005359 NamedRegionTimer T("DAG Legalization", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005360 DAG.Legalize();
5361 } else {
5362 DAG.Legalize();
5363 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005364
Bill Wendling832171c2006-12-07 20:04:42 +00005365 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00005366 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00005367
Dan Gohman462dc7f2008-07-21 20:00:07 +00005368 if (ViewDAGCombine2) DAG.viewGraph("dag-combine2 input for " + BlockName);
5369
Chris Lattneraf21d552005-10-10 16:47:10 +00005370 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +00005371 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005372 NamedRegionTimer T("DAG Combining 2", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005373 DAG.Combine(true, *AA);
5374 } else {
5375 DAG.Combine(true, *AA);
5376 }
Nate Begeman2300f552005-09-07 00:15:36 +00005377
Dan Gohman417e11b2007-10-08 15:12:17 +00005378 DOUT << "Optimized legalized selection DAG:\n";
5379 DEBUG(DAG.dump());
5380
Dan Gohman462dc7f2008-07-21 20:00:07 +00005381 if (ViewISelDAGs) DAG.viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +00005382
Evan Chengf1a792b2008-07-01 18:15:04 +00005383 if (!FastISel && EnableValueProp)
Chris Lattneread0d882008-06-17 06:09:18 +00005384 ComputeLiveOutVRegInfo(DAG);
Evan Cheng552c4a82006-04-28 02:09:19 +00005385
Chris Lattnera33ef482005-03-30 01:10:47 +00005386 // Third, instruction select all of the operations to machine code, adding the
5387 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +00005388 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005389 NamedRegionTimer T("Instruction Selection", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005390 InstructionSelect(DAG);
5391 } else {
5392 InstructionSelect(DAG);
5393 }
Evan Chengdb8d56b2008-06-30 20:45:06 +00005394
Dan Gohman462dc7f2008-07-21 20:00:07 +00005395 DOUT << "Selected selection DAG:\n";
5396 DEBUG(DAG.dump());
5397
5398 if (ViewSchedDAGs) DAG.viewGraph("scheduler input for " + BlockName);
5399
Dan Gohman5e843682008-07-14 18:19:29 +00005400 // Schedule machine code.
5401 ScheduleDAG *Scheduler;
5402 if (TimePassesIsEnabled) {
5403 NamedRegionTimer T("Instruction Scheduling", GroupName);
5404 Scheduler = Schedule(DAG);
5405 } else {
5406 Scheduler = Schedule(DAG);
5407 }
5408
Dan Gohman462dc7f2008-07-21 20:00:07 +00005409 if (ViewSUnitDAGs) Scheduler->viewGraph();
5410
Evan Chengdb8d56b2008-06-30 20:45:06 +00005411 // Emit machine code to BB. This can change 'BB' to the last block being
5412 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +00005413 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005414 NamedRegionTimer T("Instruction Creation", GroupName);
5415 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +00005416 } else {
Dan Gohman5e843682008-07-14 18:19:29 +00005417 BB = Scheduler->EmitSchedule();
5418 }
5419
5420 // Free the scheduler state.
5421 if (TimePassesIsEnabled) {
5422 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
5423 delete Scheduler;
5424 } else {
5425 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +00005426 }
Evan Chengdb8d56b2008-06-30 20:45:06 +00005427
5428 // Perform target specific isel post processing.
Evan Chengebffb662008-07-01 17:59:20 +00005429 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005430 NamedRegionTimer T("Instruction Selection Post Processing", GroupName);
Dan Gohman462dc7f2008-07-21 20:00:07 +00005431 InstructionSelectPostProcessing();
Evan Chengebffb662008-07-01 17:59:20 +00005432 } else {
Dan Gohman462dc7f2008-07-21 20:00:07 +00005433 InstructionSelectPostProcessing();
Evan Chengebffb662008-07-01 17:59:20 +00005434 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005435
Bill Wendling832171c2006-12-07 20:04:42 +00005436 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00005437 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00005438}
Chris Lattner1c08c712005-01-07 07:47:53 +00005439
Dan Gohman0e5f1302008-07-07 23:02:41 +00005440void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF,
5441 FunctionLoweringInfo &FuncInfo) {
Dan Gohmanfed90b62008-07-28 21:51:04 +00005442 // Define NodeAllocator here so that memory allocation is reused for
Dan Gohman0e5f1302008-07-07 23:02:41 +00005443 // each basic block.
Dan Gohmanfed90b62008-07-28 21:51:04 +00005444 NodeAllocatorType NodeAllocator;
Dan Gohman0e5f1302008-07-07 23:02:41 +00005445
Dan Gohmanfed90b62008-07-28 21:51:04 +00005446 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
5447 SelectBasicBlock(I, MF, FuncInfo, NodeAllocator);
Dan Gohman0e5f1302008-07-07 23:02:41 +00005448}
5449
Dan Gohmanfed90b62008-07-28 21:51:04 +00005450void
5451SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
5452 FunctionLoweringInfo &FuncInfo,
5453 NodeAllocatorType &NodeAllocator) {
Nate Begemanf15485a2006-03-27 01:32:24 +00005454 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
5455 {
Chris Lattneread0d882008-06-17 06:09:18 +00005456 SelectionDAG DAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005457 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005458 NodeAllocator);
Nate Begemanf15485a2006-03-27 01:32:24 +00005459 CurDAG = &DAG;
5460
5461 // First step, lower LLVM code to some DAG. This DAG may use operations and
5462 // types that are not supported by the target.
5463 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
5464
5465 // Second step, emit the lowered DAG as machine code.
5466 CodeGenAndEmitDAG(DAG);
5467 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005468
5469 DOUT << "Total amount of phi nodes to update: "
5470 << PHINodesToUpdate.size() << "\n";
5471 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
5472 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
5473 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00005474
Chris Lattnera33ef482005-03-30 01:10:47 +00005475 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00005476 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005477 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00005478 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5479 MachineInstr *PHI = PHINodesToUpdate[i].first;
5480 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5481 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005482 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5483 false));
5484 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00005485 }
5486 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00005487 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005488
5489 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
5490 // Lower header first, if it wasn't already lowered
5491 if (!BitTestCases[i].Emitted) {
Chris Lattneread0d882008-06-17 06:09:18 +00005492 SelectionDAG HSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005493 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005494 NodeAllocator);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005495 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005496 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005497 // Set the current basic block to the mbb we wish to insert the code into
5498 BB = BitTestCases[i].Parent;
5499 HSDL.setCurrentBasicBlock(BB);
5500 // Emit the code
5501 HSDL.visitBitTestHeader(BitTestCases[i]);
5502 HSDAG.setRoot(HSDL.getRoot());
5503 CodeGenAndEmitDAG(HSDAG);
5504 }
5505
5506 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
Chris Lattneread0d882008-06-17 06:09:18 +00005507 SelectionDAG BSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005508 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005509 NodeAllocator);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005510 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005511 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005512 // Set the current basic block to the mbb we wish to insert the code into
5513 BB = BitTestCases[i].Cases[j].ThisBB;
5514 BSDL.setCurrentBasicBlock(BB);
5515 // Emit the code
5516 if (j+1 != ej)
5517 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
5518 BitTestCases[i].Reg,
5519 BitTestCases[i].Cases[j]);
5520 else
5521 BSDL.visitBitTestCase(BitTestCases[i].Default,
5522 BitTestCases[i].Reg,
5523 BitTestCases[i].Cases[j]);
5524
5525
5526 BSDAG.setRoot(BSDL.getRoot());
5527 CodeGenAndEmitDAG(BSDAG);
5528 }
5529
5530 // Update PHI Nodes
5531 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5532 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5533 MachineBasicBlock *PHIBB = PHI->getParent();
5534 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5535 "This is not a machine PHI node that we are updating!");
5536 // This is "default" BB. We have two jumps to it. From "header" BB and
5537 // from last "case" BB.
5538 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005539 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5540 false));
5541 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
5542 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5543 false));
5544 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
5545 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005546 }
5547 // One of "cases" BB.
5548 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
5549 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
5550 if (cBB->succ_end() !=
5551 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005552 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5553 false));
5554 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005555 }
5556 }
5557 }
5558 }
5559
Nate Begeman9453eea2006-04-23 06:26:20 +00005560 // If the JumpTable record is filled in, then we need to emit a jump table.
5561 // Updating the PHI nodes is tricky in this case, since we need to determine
5562 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005563 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
5564 // Lower header first, if it wasn't already lowered
5565 if (!JTCases[i].first.Emitted) {
Chris Lattneread0d882008-06-17 06:09:18 +00005566 SelectionDAG HSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005567 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005568 NodeAllocator);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005569 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005570 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005571 // Set the current basic block to the mbb we wish to insert the code into
5572 BB = JTCases[i].first.HeaderBB;
5573 HSDL.setCurrentBasicBlock(BB);
5574 // Emit the code
5575 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
5576 HSDAG.setRoot(HSDL.getRoot());
5577 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005578 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005579
Chris Lattneread0d882008-06-17 06:09:18 +00005580 SelectionDAG JSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005581 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005582 NodeAllocator);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005583 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005584 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00005585 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005586 BB = JTCases[i].second.MBB;
5587 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00005588 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005589 JSDL.visitJumpTable(JTCases[i].second);
5590 JSDAG.setRoot(JSDL.getRoot());
5591 CodeGenAndEmitDAG(JSDAG);
5592
Nate Begeman37efe672006-04-22 18:53:45 +00005593 // Update PHI Nodes
5594 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5595 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5596 MachineBasicBlock *PHIBB = PHI->getParent();
5597 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5598 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005599 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005600 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005601 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5602 false));
5603 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005604 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005605 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005606 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005607 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5608 false));
5609 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005610 }
5611 }
Nate Begeman37efe672006-04-22 18:53:45 +00005612 }
5613
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005614 // If the switch block involved a branch to one of the actual successors, we
5615 // need to update PHI nodes in that block.
5616 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5617 MachineInstr *PHI = PHINodesToUpdate[i].first;
5618 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5619 "This is not a machine PHI node that we are updating!");
5620 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005621 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5622 false));
5623 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005624 }
5625 }
5626
Nate Begemanf15485a2006-03-27 01:32:24 +00005627 // If we generated any switch lowering information, build and codegen any
5628 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005629 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Chris Lattneread0d882008-06-17 06:09:18 +00005630 SelectionDAG SDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005631 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005632 NodeAllocator);
Nate Begemanf15485a2006-03-27 01:32:24 +00005633 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005634 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005635
Nate Begemanf15485a2006-03-27 01:32:24 +00005636 // Set the current basic block to the mbb we wish to insert the code into
5637 BB = SwitchCases[i].ThisBB;
5638 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005639
Nate Begemanf15485a2006-03-27 01:32:24 +00005640 // Emit the code
5641 SDL.visitSwitchCase(SwitchCases[i]);
5642 SDAG.setRoot(SDL.getRoot());
5643 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005644
5645 // Handle any PHI nodes in successors of this chunk, as if we were coming
5646 // from the original BB before switch expansion. Note that PHI nodes can
5647 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5648 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005649 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005650 for (MachineBasicBlock::iterator Phi = BB->begin();
5651 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5652 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5653 for (unsigned pn = 0; ; ++pn) {
5654 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5655 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005656 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5657 second, false));
5658 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005659 break;
5660 }
5661 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005662 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005663
5664 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005665 if (BB == SwitchCases[i].FalseBB)
5666 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005667
5668 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005669 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005670 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005671 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005672 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005673 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005674}
Evan Chenga9c20912006-01-21 02:32:06 +00005675
Jim Laskey13ec7022006-08-01 14:21:23 +00005676
Dan Gohman5e843682008-07-14 18:19:29 +00005677/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +00005678/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +00005679///
5680ScheduleDAG *SelectionDAGISel::Schedule(SelectionDAG &DAG) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005681 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005682
5683 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005684 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005685 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005686 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005687
Dan Gohman5e843682008-07-14 18:19:29 +00005688 ScheduleDAG *Scheduler = Ctor(this, &DAG, BB, FastISel);
5689 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005690
Dan Gohman5e843682008-07-14 18:19:29 +00005691 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +00005692}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005693
Chris Lattner03fc53c2006-03-06 00:22:00 +00005694
Jim Laskey9ff542f2006-08-01 18:29:48 +00005695HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5696 return new HazardRecognizer();
5697}
5698
Chris Lattner75548062006-10-11 03:58:02 +00005699//===----------------------------------------------------------------------===//
5700// Helper functions used by the generated instruction selector.
5701//===----------------------------------------------------------------------===//
5702// Calls to these methods are generated by tblgen.
5703
5704/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5705/// the dag combiner simplified the 255, we still want to match. RHS is the
5706/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5707/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00005708bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005709 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005710 const APInt &ActualMask = RHS->getAPIntValue();
5711 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005712
5713 // If the actual mask exactly matches, success!
5714 if (ActualMask == DesiredMask)
5715 return true;
5716
5717 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005718 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005719 return false;
5720
5721 // Otherwise, the DAG Combiner may have proven that the value coming in is
5722 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005723 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005724 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005725 return true;
5726
5727 // TODO: check to see if missing bits are just not demanded.
5728
5729 // Otherwise, this pattern doesn't match.
5730 return false;
5731}
5732
5733/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5734/// the dag combiner simplified the 255, we still want to match. RHS is the
5735/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5736/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00005737bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005738 int64_t DesiredMaskS) const {
5739 const APInt &ActualMask = RHS->getAPIntValue();
5740 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005741
5742 // If the actual mask exactly matches, success!
5743 if (ActualMask == DesiredMask)
5744 return true;
5745
5746 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005747 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005748 return false;
5749
5750 // Otherwise, the DAG Combiner may have proven that the value coming in is
5751 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005752 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00005753
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005754 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005755 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005756
5757 // If all the missing bits in the or are already known to be set, match!
5758 if ((NeededMask & KnownOne) == NeededMask)
5759 return true;
5760
5761 // TODO: check to see if missing bits are just not demanded.
5762
5763 // Otherwise, this pattern doesn't match.
5764 return false;
5765}
5766
Jim Laskey9ff542f2006-08-01 18:29:48 +00005767
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005768/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5769/// by tblgen. Others should not call it.
5770void SelectionDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00005771SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops, SelectionDAG &DAG) {
5772 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005773 std::swap(InOps, Ops);
5774
5775 Ops.push_back(InOps[0]); // input chain.
5776 Ops.push_back(InOps[1]); // input asm string.
5777
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005778 unsigned i = 2, e = InOps.size();
5779 if (InOps[e-1].getValueType() == MVT::Flag)
5780 --e; // Don't process a flag operand if it is here.
5781
5782 while (i != e) {
5783 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5784 if ((Flags & 7) != 4 /*MEM*/) {
5785 // Just skip over this operand, copying the operands verbatim.
5786 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5787 i += (Flags >> 3) + 1;
5788 } else {
5789 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5790 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00005791 std::vector<SDValue> SelOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005792 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005793 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005794 exit(1);
5795 }
5796
5797 // Add this to the output node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005798 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005799 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005800 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005801 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5802 i += 2;
5803 }
5804 }
5805
5806 // Add the flag input back if present.
5807 if (e != InOps.size())
5808 Ops.push_back(InOps.back());
5809}
Devang Patel794fd752007-05-01 21:15:47 +00005810
Devang Patel19974732007-05-03 01:11:54 +00005811char SelectionDAGISel::ID = 0;