blob: 78d1cb42b87cbbcfa2ea60176688f9334292e5bf [file] [log] [blame]
Chris Lattnera5a91b12005-08-17 19:33:03 +00001//===-- PPC32ISelDAGToDAG.cpp - PPC32 pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC,
11// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "PowerPC.h"
16#include "PPC32TargetMachine.h"
17#include "PPC32ISelLowering.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
Chris Lattnerc8a89a12005-08-28 23:59:09 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000021#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/ADT/Statistic.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000026#include "llvm/Constants.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000027#include "llvm/GlobalValue.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/MathExtras.h"
30using namespace llvm;
31
32namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000033 Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
34 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
35
36 //===--------------------------------------------------------------------===//
37 /// PPC32DAGToDAGISel - PPC32 specific code to select PPC32 machine
38 /// instructions for SelectionDAG operations.
39 ///
40 class PPC32DAGToDAGISel : public SelectionDAGISel {
41 PPC32TargetLowering PPC32Lowering;
Chris Lattner4416f1a2005-08-19 22:38:53 +000042 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000043 public:
44 PPC32DAGToDAGISel(TargetMachine &TM)
45 : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM) {}
46
Chris Lattner4416f1a2005-08-19 22:38:53 +000047 virtual bool runOnFunction(Function &Fn) {
48 // Make sure we re-emit a set of the global base reg if necessary
49 GlobalBaseReg = 0;
50 return SelectionDAGISel::runOnFunction(Fn);
51 }
52
Chris Lattnera5a91b12005-08-17 19:33:03 +000053 /// getI32Imm - Return a target constant with the specified value, of type
54 /// i32.
55 inline SDOperand getI32Imm(unsigned Imm) {
56 return CurDAG->getTargetConstant(Imm, MVT::i32);
57 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000058
59 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
60 /// base register. Return the virtual register that holds this value.
Chris Lattner9944b762005-08-21 22:31:09 +000061 SDOperand getGlobalBaseReg();
Chris Lattnera5a91b12005-08-17 19:33:03 +000062
63 // Select - Convert the specified operand from a target-independent to a
64 // target-specific node if it hasn't already been changed.
65 SDOperand Select(SDOperand Op);
66
67 SDNode *SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
68 unsigned OCHi, unsigned OCLo,
69 bool IsArithmetic = false,
70 bool Negate = false);
Nate Begeman02b88a42005-08-19 00:38:14 +000071 SDNode *SelectBitfieldInsert(SDNode *N);
72
Chris Lattner2fbb4572005-08-21 18:50:37 +000073 /// SelectCC - Select a comparison of the specified values with the
74 /// specified condition code, returning the CR# of the expression.
75 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
76
Chris Lattner9944b762005-08-21 22:31:09 +000077 /// SelectAddr - Given the specified address, return the two operands for a
78 /// load/store instruction, and return true if it should be an indexed [r+r]
79 /// operation.
80 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
81
Chris Lattner047b9522005-08-25 22:04:30 +000082 SDOperand BuildSDIVSequence(SDNode *N);
83 SDOperand BuildUDIVSequence(SDNode *N);
84
Chris Lattnera5a91b12005-08-17 19:33:03 +000085 /// InstructionSelectBasicBlock - This callback is invoked by
86 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
87 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
88 DEBUG(BB->dump());
Chris Lattnerd607c122005-08-18 18:46:06 +000089 // Select target instructions for the DAG.
Chris Lattnerefa6abc2005-08-29 01:07:02 +000090 DAG.setRoot(Select(DAG.getRoot()));
Chris Lattnera5a91b12005-08-17 19:33:03 +000091 DAG.RemoveDeadNodes();
Chris Lattnerd607c122005-08-18 18:46:06 +000092
Chris Lattnerd607c122005-08-18 18:46:06 +000093 // Emit machine code to BB.
94 ScheduleAndEmitDAG(DAG);
Chris Lattnera5a91b12005-08-17 19:33:03 +000095 }
96
97 virtual const char *getPassName() const {
98 return "PowerPC DAG->DAG Pattern Instruction Selection";
99 }
100 };
101}
102
Chris Lattner4416f1a2005-08-19 22:38:53 +0000103/// getGlobalBaseReg - Output the instructions required to put the
104/// base address to use for accessing globals into a register.
105///
Chris Lattner9944b762005-08-21 22:31:09 +0000106SDOperand PPC32DAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000107 if (!GlobalBaseReg) {
108 // Insert the set of GlobalBaseReg into the first MBB of the function
109 MachineBasicBlock &FirstMBB = BB->getParent()->front();
110 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
111 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
112 GlobalBaseReg = RegMap->createVirtualRegister(PPC32::GPRCRegisterClass);
113 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
114 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
115 }
Chris Lattner9944b762005-08-21 22:31:09 +0000116 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000117}
118
119
Nate Begeman0f3257a2005-08-18 05:00:13 +0000120// isIntImmediate - This method tests to see if a constant operand.
121// If so Imm will receive the 32 bit value.
122static bool isIntImmediate(SDNode *N, unsigned& Imm) {
123 if (N->getOpcode() == ISD::Constant) {
124 Imm = cast<ConstantSDNode>(N)->getValue();
125 return true;
126 }
127 return false;
128}
129
Nate Begemancffc32b2005-08-18 07:30:46 +0000130// isOprShiftImm - Returns true if the specified operand is a shift opcode with
131// a immediate shift count less than 32.
132static bool isOprShiftImm(SDNode *N, unsigned& Opc, unsigned& SH) {
133 Opc = N->getOpcode();
134 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
135 isIntImmediate(N->getOperand(1).Val, SH) && SH < 32;
136}
137
138// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
139// any number of 0s on either side. The 1s are allowed to wrap from LSB to
140// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
141// not, since all 1s are not contiguous.
142static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
143 if (isShiftedMask_32(Val)) {
144 // look for the first non-zero bit
145 MB = CountLeadingZeros_32(Val);
146 // look for the first zero bit after the run of ones
147 ME = CountLeadingZeros_32((Val - 1) ^ Val);
148 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000149 } else {
150 Val = ~Val; // invert mask
151 if (isShiftedMask_32(Val)) {
152 // effectively look for the first zero bit
153 ME = CountLeadingZeros_32(Val) - 1;
154 // effectively look for the first one bit after the run of zeros
155 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
156 return true;
157 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000158 }
159 // no run present
160 return false;
161}
162
163// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
164// and mask opcode and mask operation.
165static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
166 unsigned &SH, unsigned &MB, unsigned &ME) {
167 unsigned Shift = 32;
168 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
169 unsigned Opcode = N->getOpcode();
170 if (!isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
171 return false;
172
173 if (Opcode == ISD::SHL) {
174 // apply shift left to mask if it comes first
175 if (IsShiftMask) Mask = Mask << Shift;
176 // determine which bits are made indeterminant by shift
177 Indeterminant = ~(0xFFFFFFFFu << Shift);
178 } else if (Opcode == ISD::SRA || Opcode == ISD::SRL) {
179 // apply shift right to mask if it comes first
180 if (IsShiftMask) Mask = Mask >> Shift;
181 // determine which bits are made indeterminant by shift
182 Indeterminant = ~(0xFFFFFFFFu >> Shift);
183 // adjust for the left rotate
184 Shift = 32 - Shift;
185 } else {
186 return false;
187 }
188
189 // if the mask doesn't intersect any Indeterminant bits
190 if (Mask && !(Mask & Indeterminant)) {
191 SH = Shift;
192 // make sure the mask is still a mask (wrap arounds may not be)
193 return isRunOfOnes(Mask, MB, ME);
194 }
195 return false;
196}
197
Nate Begeman0f3257a2005-08-18 05:00:13 +0000198// isOpcWithIntImmediate - This method tests to see if the node is a specific
199// opcode and that it has a immediate integer right operand.
200// If so Imm will receive the 32 bit value.
201static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
202 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
203}
204
205// isOprNot - Returns true if the specified operand is an xor with immediate -1.
206static bool isOprNot(SDNode *N) {
207 unsigned Imm;
208 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
209}
210
Chris Lattnera5a91b12005-08-17 19:33:03 +0000211// Immediate constant composers.
212// Lo16 - grabs the lo 16 bits from a 32 bit constant.
213// Hi16 - grabs the hi 16 bits from a 32 bit constant.
214// HA16 - computes the hi bits required if the lo bits are add/subtracted in
215// arithmethically.
216static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
217static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
218static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
219
220// isIntImmediate - This method tests to see if a constant operand.
221// If so Imm will receive the 32 bit value.
222static bool isIntImmediate(SDOperand N, unsigned& Imm) {
223 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
224 Imm = (unsigned)CN->getSignExtended();
225 return true;
226 }
227 return false;
228}
229
Nate Begeman02b88a42005-08-19 00:38:14 +0000230/// SelectBitfieldInsert - turn an or of two masked values into
231/// the rotate left word immediate then mask insert (rlwimi) instruction.
232/// Returns true on success, false if the caller still needs to select OR.
233///
234/// Patterns matched:
235/// 1. or shl, and 5. or and, and
236/// 2. or and, shl 6. or shl, shr
237/// 3. or shr, and 7. or shr, shl
238/// 4. or and, shr
239SDNode *PPC32DAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
240 bool IsRotate = false;
241 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
242 unsigned Value;
243
244 SDOperand Op0 = N->getOperand(0);
245 SDOperand Op1 = N->getOperand(1);
246
247 unsigned Op0Opc = Op0.getOpcode();
248 unsigned Op1Opc = Op1.getOpcode();
249
250 // Verify that we have the correct opcodes
251 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
252 return false;
253 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
254 return false;
255
256 // Generate Mask value for Target
257 if (isIntImmediate(Op0.getOperand(1), Value)) {
258 switch(Op0Opc) {
259 case ISD::SHL: TgtMask <<= Value; break;
260 case ISD::SRL: TgtMask >>= Value; break;
261 case ISD::AND: TgtMask &= Value; break;
262 }
263 } else {
264 return 0;
265 }
266
267 // Generate Mask value for Insert
268 if (isIntImmediate(Op1.getOperand(1), Value)) {
269 switch(Op1Opc) {
270 case ISD::SHL:
271 SH = Value;
272 InsMask <<= SH;
273 if (Op0Opc == ISD::SRL) IsRotate = true;
274 break;
275 case ISD::SRL:
276 SH = Value;
277 InsMask >>= SH;
278 SH = 32-SH;
279 if (Op0Opc == ISD::SHL) IsRotate = true;
280 break;
281 case ISD::AND:
282 InsMask &= Value;
283 break;
284 }
285 } else {
286 return 0;
287 }
288
289 // If both of the inputs are ANDs and one of them has a logical shift by
290 // constant as its input, make that AND the inserted value so that we can
291 // combine the shift into the rotate part of the rlwimi instruction
292 bool IsAndWithShiftOp = false;
293 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
294 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
295 Op1.getOperand(0).getOpcode() == ISD::SRL) {
296 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
297 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
298 IsAndWithShiftOp = true;
299 }
300 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
301 Op0.getOperand(0).getOpcode() == ISD::SRL) {
302 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
303 std::swap(Op0, Op1);
304 std::swap(TgtMask, InsMask);
305 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
306 IsAndWithShiftOp = true;
307 }
308 }
309 }
310
311 // Verify that the Target mask and Insert mask together form a full word mask
312 // and that the Insert mask is a run of set bits (which implies both are runs
313 // of set bits). Given that, Select the arguments and generate the rlwimi
314 // instruction.
315 unsigned MB, ME;
316 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
317 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
318 bool Op0IsAND = Op0Opc == ISD::AND;
319 // Check for rotlwi / rotrwi here, a special case of bitfield insert
320 // where both bitfield halves are sourced from the same value.
321 if (IsRotate && fullMask &&
322 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
323 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
324 Select(N->getOperand(0).getOperand(0)),
325 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
326 return Op0.Val;
327 }
328 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
329 : Select(Op0);
330 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
331 : Select(Op1.getOperand(0));
332 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
333 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
334 return Op0.Val;
335 }
336 return 0;
337}
338
Chris Lattnera5a91b12005-08-17 19:33:03 +0000339// SelectIntImmediateExpr - Choose code for integer operations with an immediate
340// operand.
341SDNode *PPC32DAGToDAGISel::SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
342 unsigned OCHi, unsigned OCLo,
343 bool IsArithmetic,
344 bool Negate) {
345 // Check to make sure this is a constant.
346 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS);
347 // Exit if not a constant.
348 if (!CN) return 0;
349 // Extract immediate.
350 unsigned C = (unsigned)CN->getValue();
351 // Negate if required (ISD::SUB).
352 if (Negate) C = -C;
353 // Get the hi and lo portions of constant.
354 unsigned Hi = IsArithmetic ? HA16(C) : Hi16(C);
355 unsigned Lo = Lo16(C);
356
357 // If two instructions are needed and usage indicates it would be better to
358 // load immediate into a register, bail out.
359 if (Hi && Lo && CN->use_size() > 2) return false;
360
361 // Select the first operand.
362 SDOperand Opr0 = Select(LHS);
363
364 if (Lo) // Add in the lo-part.
365 Opr0 = CurDAG->getTargetNode(OCLo, MVT::i32, Opr0, getI32Imm(Lo));
366 if (Hi) // Add in the hi-part.
367 Opr0 = CurDAG->getTargetNode(OCHi, MVT::i32, Opr0, getI32Imm(Hi));
368 return Opr0.Val;
369}
370
Chris Lattner9944b762005-08-21 22:31:09 +0000371/// SelectAddr - Given the specified address, return the two operands for a
372/// load/store instruction, and return true if it should be an indexed [r+r]
373/// operation.
374bool PPC32DAGToDAGISel::SelectAddr(SDOperand Addr, SDOperand &Op1,
375 SDOperand &Op2) {
376 unsigned imm = 0;
377 if (Addr.getOpcode() == ISD::ADD) {
378 if (isIntImmediate(Addr.getOperand(1), imm) && isInt16(imm)) {
379 Op1 = getI32Imm(Lo16(imm));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000380 if (FrameIndexSDNode *FI =
381 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
Chris Lattner9944b762005-08-21 22:31:09 +0000382 ++FrameOff;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000383 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000384 } else {
385 Op2 = Select(Addr.getOperand(0));
386 }
387 return false;
388 } else {
389 Op1 = Select(Addr.getOperand(0));
390 Op2 = Select(Addr.getOperand(1));
391 return true; // [r+r]
392 }
393 }
394
395 // Now check if we're dealing with a global, and whether or not we should emit
396 // an optimized load or store for statics.
397 if (GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(Addr)) {
398 GlobalValue *GV = GN->getGlobal();
399 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
400 Op1 = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
401 if (PICEnabled)
402 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),
403 Op1);
404 else
405 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
406 return false;
407 }
Chris Lattnere28e40a2005-08-25 00:45:43 +0000408 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
Chris Lattner9944b762005-08-21 22:31:09 +0000409 Op1 = getI32Imm(0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000410 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000411 return false;
412 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Addr)) {
413 Op1 = Addr;
414 if (PICEnabled)
415 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),Op1);
416 else
417 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
418 return false;
419 }
420 Op1 = getI32Imm(0);
421 Op2 = Select(Addr);
422 return false;
423}
Chris Lattnera5a91b12005-08-17 19:33:03 +0000424
Chris Lattner2fbb4572005-08-21 18:50:37 +0000425/// SelectCC - Select a comparison of the specified values with the specified
426/// condition code, returning the CR# of the expression.
427SDOperand PPC32DAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
428 ISD::CondCode CC) {
429 // Always select the LHS.
430 LHS = Select(LHS);
431
432 // Use U to determine whether the SETCC immediate range is signed or not.
433 if (MVT::isInteger(LHS.getValueType())) {
434 bool U = ISD::isUnsignedIntSetCC(CC);
435 unsigned Imm;
436 if (isIntImmediate(RHS, Imm) &&
437 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
438 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
439 LHS, getI32Imm(Lo16(Imm)));
440 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
441 LHS, Select(RHS));
442 } else {
443 return CurDAG->getTargetNode(PPC::FCMPU, MVT::i32, LHS, Select(RHS));
444 }
445}
446
447/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
448/// to Condition.
449static unsigned getBCCForSetCC(ISD::CondCode CC) {
450 switch (CC) {
451 default: assert(0 && "Unknown condition!"); abort();
452 case ISD::SETEQ: return PPC::BEQ;
453 case ISD::SETNE: return PPC::BNE;
454 case ISD::SETULT:
455 case ISD::SETLT: return PPC::BLT;
456 case ISD::SETULE:
457 case ISD::SETLE: return PPC::BLE;
458 case ISD::SETUGT:
459 case ISD::SETGT: return PPC::BGT;
460 case ISD::SETUGE:
461 case ISD::SETGE: return PPC::BGE;
462 }
463 return 0;
464}
465
Chris Lattner64906a02005-08-25 20:08:18 +0000466/// getCRIdxForSetCC - Return the index of the condition register field
467/// associated with the SetCC condition, and whether or not the field is
468/// treated as inverted. That is, lt = 0; ge = 0 inverted.
469static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
470 switch (CC) {
471 default: assert(0 && "Unknown condition!"); abort();
472 case ISD::SETULT:
473 case ISD::SETLT: Inv = false; return 0;
474 case ISD::SETUGE:
475 case ISD::SETGE: Inv = true; return 0;
476 case ISD::SETUGT:
477 case ISD::SETGT: Inv = false; return 1;
478 case ISD::SETULE:
479 case ISD::SETLE: Inv = true; return 1;
480 case ISD::SETEQ: Inv = false; return 2;
481 case ISD::SETNE: Inv = true; return 2;
482 }
483 return 0;
484}
Chris Lattner9944b762005-08-21 22:31:09 +0000485
Chris Lattner047b9522005-08-25 22:04:30 +0000486// Structure used to return the necessary information to codegen an SDIV as
487// a multiply.
488struct ms {
489 int m; // magic number
490 int s; // shift amount
491};
492
493struct mu {
494 unsigned int m; // magic number
495 int a; // add indicator
496 int s; // shift amount
497};
498
499/// magic - calculate the magic numbers required to codegen an integer sdiv as
500/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
501/// or -1.
502static struct ms magic(int d) {
503 int p;
504 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
505 const unsigned int two31 = 0x80000000U;
506 struct ms mag;
507
508 ad = abs(d);
509 t = two31 + ((unsigned int)d >> 31);
510 anc = t - 1 - t%ad; // absolute value of nc
511 p = 31; // initialize p
512 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
513 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
514 q2 = two31/ad; // initialize q2 = 2p/abs(d)
515 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
516 do {
517 p = p + 1;
518 q1 = 2*q1; // update q1 = 2p/abs(nc)
519 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
520 if (r1 >= anc) { // must be unsigned comparison
521 q1 = q1 + 1;
522 r1 = r1 - anc;
523 }
524 q2 = 2*q2; // update q2 = 2p/abs(d)
525 r2 = 2*r2; // update r2 = rem(2p/abs(d))
526 if (r2 >= ad) { // must be unsigned comparison
527 q2 = q2 + 1;
528 r2 = r2 - ad;
529 }
530 delta = ad - r2;
531 } while (q1 < delta || (q1 == delta && r1 == 0));
532
533 mag.m = q2 + 1;
534 if (d < 0) mag.m = -mag.m; // resulting magic number
535 mag.s = p - 32; // resulting shift
536 return mag;
537}
538
539/// magicu - calculate the magic numbers required to codegen an integer udiv as
540/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
541static struct mu magicu(unsigned d)
542{
543 int p;
544 unsigned int nc, delta, q1, r1, q2, r2;
545 struct mu magu;
546 magu.a = 0; // initialize "add" indicator
547 nc = - 1 - (-d)%d;
548 p = 31; // initialize p
549 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
550 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
551 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
552 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
553 do {
554 p = p + 1;
555 if (r1 >= nc - r1 ) {
556 q1 = 2*q1 + 1; // update q1
557 r1 = 2*r1 - nc; // update r1
558 }
559 else {
560 q1 = 2*q1; // update q1
561 r1 = 2*r1; // update r1
562 }
563 if (r2 + 1 >= d - r2) {
564 if (q2 >= 0x7FFFFFFF) magu.a = 1;
565 q2 = 2*q2 + 1; // update q2
566 r2 = 2*r2 + 1 - d; // update r2
567 }
568 else {
569 if (q2 >= 0x80000000) magu.a = 1;
570 q2 = 2*q2; // update q2
571 r2 = 2*r2 + 1; // update r2
572 }
573 delta = d - 1 - r2;
574 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
575 magu.m = q2 + 1; // resulting magic number
576 magu.s = p - 32; // resulting shift
577 return magu;
578}
579
580/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
581/// return a DAG expression to select that will generate the same value by
582/// multiplying by a magic number. See:
583/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
584SDOperand PPC32DAGToDAGISel::BuildSDIVSequence(SDNode *N) {
585 int d = (int)cast<ConstantSDNode>(N->getOperand(1))->getValue();
586 ms magics = magic(d);
587 // Multiply the numerator (operand 0) by the magic value
588 SDOperand Q = CurDAG->getNode(ISD::MULHS, MVT::i32, N->getOperand(0),
589 CurDAG->getConstant(magics.m, MVT::i32));
590 // If d > 0 and m < 0, add the numerator
591 if (d > 0 && magics.m < 0)
592 Q = CurDAG->getNode(ISD::ADD, MVT::i32, Q, N->getOperand(0));
593 // If d < 0 and m > 0, subtract the numerator.
594 if (d < 0 && magics.m > 0)
595 Q = CurDAG->getNode(ISD::SUB, MVT::i32, Q, N->getOperand(0));
596 // Shift right algebraic if shift value is nonzero
597 if (magics.s > 0)
598 Q = CurDAG->getNode(ISD::SRA, MVT::i32, Q,
599 CurDAG->getConstant(magics.s, MVT::i32));
600 // Extract the sign bit and add it to the quotient
601 SDOperand T =
602 CurDAG->getNode(ISD::SRL, MVT::i32, Q, CurDAG->getConstant(31, MVT::i32));
603 return CurDAG->getNode(ISD::ADD, MVT::i32, Q, T);
604}
605
606/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
607/// return a DAG expression to select that will generate the same value by
608/// multiplying by a magic number. See:
609/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
610SDOperand PPC32DAGToDAGISel::BuildUDIVSequence(SDNode *N) {
611 unsigned d = (unsigned)cast<ConstantSDNode>(N->getOperand(1))->getValue();
612 mu magics = magicu(d);
613 // Multiply the numerator (operand 0) by the magic value
614 SDOperand Q = CurDAG->getNode(ISD::MULHU, MVT::i32, N->getOperand(0),
615 CurDAG->getConstant(magics.m, MVT::i32));
616 if (magics.a == 0) {
617 return CurDAG->getNode(ISD::SRL, MVT::i32, Q,
618 CurDAG->getConstant(magics.s, MVT::i32));
619 } else {
620 SDOperand NPQ = CurDAG->getNode(ISD::SUB, MVT::i32, N->getOperand(0), Q);
621 NPQ = CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
622 CurDAG->getConstant(1, MVT::i32));
623 NPQ = CurDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
624 return CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
625 CurDAG->getConstant(magics.s-1, MVT::i32));
626 }
627}
628
Chris Lattnera5a91b12005-08-17 19:33:03 +0000629// Select - Convert the specified operand from a target-independent to a
630// target-specific node if it hasn't already been changed.
631SDOperand PPC32DAGToDAGISel::Select(SDOperand Op) {
632 SDNode *N = Op.Val;
Chris Lattner0bbea952005-08-26 20:25:03 +0000633 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
634 N->getOpcode() < PPCISD::FIRST_NUMBER)
Chris Lattnera5a91b12005-08-17 19:33:03 +0000635 return Op; // Already selected.
636
637 switch (N->getOpcode()) {
638 default:
639 std::cerr << "Cannot yet select: ";
640 N->dump();
641 std::cerr << "\n";
642 abort();
643 case ISD::EntryToken: // These leaves remain the same.
Chris Lattnera5a91b12005-08-17 19:33:03 +0000644 return Op;
645 case ISD::TokenFactor: {
646 SDOperand New;
647 if (N->getNumOperands() == 2) {
648 SDOperand Op0 = Select(N->getOperand(0));
649 SDOperand Op1 = Select(N->getOperand(1));
650 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Op0, Op1);
651 } else {
652 std::vector<SDOperand> Ops;
653 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Chris Lattner7e659972005-08-19 21:33:02 +0000654 Ops.push_back(Select(N->getOperand(i)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000655 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Ops);
656 }
657
658 if (New.Val != N) {
Chris Lattner52987f42005-08-26 18:37:23 +0000659 CurDAG->ReplaceAllUsesWith(Op, New);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000660 N = New.Val;
661 }
662 break;
663 }
664 case ISD::CopyFromReg: {
665 SDOperand Chain = Select(N->getOperand(0));
666 if (Chain == N->getOperand(0)) return Op; // No change
667 SDOperand New = CurDAG->getCopyFromReg(Chain,
668 cast<RegisterSDNode>(N->getOperand(1))->getReg(), N->getValueType(0));
669 return New.getValue(Op.ResNo);
670 }
671 case ISD::CopyToReg: {
672 SDOperand Chain = Select(N->getOperand(0));
673 SDOperand Reg = N->getOperand(1);
674 SDOperand Val = Select(N->getOperand(2));
675 if (Chain != N->getOperand(0) || Val != N->getOperand(2)) {
676 SDOperand New = CurDAG->getNode(ISD::CopyToReg, MVT::Other,
677 Chain, Reg, Val);
Chris Lattner52987f42005-08-26 18:37:23 +0000678 CurDAG->ReplaceAllUsesWith(Op, New);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000679 N = New.Val;
680 }
681 break;
682 }
683 case ISD::Constant: {
684 assert(N->getValueType(0) == MVT::i32);
685 unsigned v = (unsigned)cast<ConstantSDNode>(N)->getValue();
Nate Begemana6940472005-08-18 18:01:39 +0000686 unsigned Hi = HA16(v);
687 unsigned Lo = Lo16(v);
Chris Lattner2fef8092005-08-29 01:01:01 +0000688
689 // NOTE: This doesn't use SelectNodeTo, because doing that will prevent
690 // folding shared immediates into other the second instruction that
691 // uses it.
Nate Begemana6940472005-08-18 18:01:39 +0000692 if (Hi && Lo) {
693 SDOperand Top = CurDAG->getTargetNode(PPC::LIS, MVT::i32,
694 getI32Imm(v >> 16));
Chris Lattner2fef8092005-08-29 01:01:01 +0000695 return CurDAG->getTargetNode(PPC::ORI, MVT::i32, Top,
696 getI32Imm(v & 0xFFFF));
Nate Begemana6940472005-08-18 18:01:39 +0000697 } else if (Lo) {
Chris Lattner2fef8092005-08-29 01:01:01 +0000698 return CurDAG->getTargetNode(PPC::LI, MVT::i32, getI32Imm(v));
Nate Begemana6940472005-08-18 18:01:39 +0000699 } else {
Chris Lattner2fef8092005-08-29 01:01:01 +0000700 return CurDAG->getTargetNode(PPC::LIS, MVT::i32, getI32Imm(v >> 16));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000701 }
702 }
Chris Lattner2b544002005-08-24 23:08:16 +0000703 case ISD::UNDEF:
704 if (N->getValueType(0) == MVT::i32)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000705 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_GPR, MVT::i32);
Chris Lattner2b544002005-08-24 23:08:16 +0000706 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000707 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_FP, N->getValueType(0));
Chris Lattner2b544002005-08-24 23:08:16 +0000708 break;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000709 case ISD::FrameIndex: {
710 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000711 CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
Chris Lattnere28e40a2005-08-25 00:45:43 +0000712 CurDAG->getTargetFrameIndex(FI, MVT::i32),
713 getI32Imm(0));
714 break;
715 }
Chris Lattner34e17052005-08-25 05:04:11 +0000716 case ISD::ConstantPool: {
Chris Lattner5839bf22005-08-26 17:15:30 +0000717 Constant *C = cast<ConstantPoolSDNode>(N)->get();
718 SDOperand Tmp, CPI = CurDAG->getTargetConstantPool(C, MVT::i32);
Chris Lattner34e17052005-08-25 05:04:11 +0000719 if (PICEnabled)
720 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),CPI);
721 else
722 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, CPI);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000723 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, CPI);
Chris Lattner34e17052005-08-25 05:04:11 +0000724 break;
725 }
Chris Lattner4416f1a2005-08-19 22:38:53 +0000726 case ISD::GlobalAddress: {
727 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
728 SDOperand Tmp;
729 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000730 if (PICEnabled)
731 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(), GA);
732 else
Chris Lattner4416f1a2005-08-19 22:38:53 +0000733 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, GA);
Chris Lattner9944b762005-08-21 22:31:09 +0000734
Chris Lattner4416f1a2005-08-19 22:38:53 +0000735 if (GV->hasWeakLinkage() || GV->isExternal())
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000736 CurDAG->SelectNodeTo(N, PPC::LWZ, MVT::i32, GA, Tmp);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000737 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000738 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, GA);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000739 break;
740 }
Nate Begeman305a1c72005-08-18 03:04:18 +0000741 case ISD::SIGN_EXTEND_INREG:
742 switch(cast<VTSDNode>(N->getOperand(1))->getVT()) {
743 default: assert(0 && "Illegal type in SIGN_EXTEND_INREG"); break;
744 case MVT::i16:
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000745 CurDAG->SelectNodeTo(N, PPC::EXTSH, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000746 break;
747 case MVT::i8:
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000748 CurDAG->SelectNodeTo(N, PPC::EXTSB, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000749 break;
Nate Begeman305a1c72005-08-18 03:04:18 +0000750 }
751 break;
752 case ISD::CTLZ:
753 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000754 CurDAG->SelectNodeTo(N, PPC::CNTLZW, MVT::i32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +0000755 break;
Chris Lattner0bbea952005-08-26 20:25:03 +0000756 case PPCISD::FSEL:
757 CurDAG->SelectNodeTo(N, PPC::FSEL, N->getValueType(0),
758 Select(N->getOperand(0)),
759 Select(N->getOperand(1)),
760 Select(N->getOperand(2)));
761 break;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000762 case ISD::ADD: {
763 MVT::ValueType Ty = N->getValueType(0);
764 if (Ty == MVT::i32) {
765 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0), N->getOperand(1),
766 PPC::ADDIS, PPC::ADDI, true)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000767 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000768 N = I;
769 } else {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000770 CurDAG->SelectNodeTo(N, PPC::ADD, MVT::i32, Select(N->getOperand(0)),
Chris Lattnera5a91b12005-08-17 19:33:03 +0000771 Select(N->getOperand(1)));
772 }
773 break;
774 }
775
776 if (!NoExcessFPPrecision) { // Match FMA ops
777 if (N->getOperand(0).getOpcode() == ISD::MUL &&
778 N->getOperand(0).Val->hasOneUse()) {
779 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000780 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000781 Select(N->getOperand(0).getOperand(0)),
782 Select(N->getOperand(0).getOperand(1)),
783 Select(N->getOperand(1)));
784 break;
785 } else if (N->getOperand(1).getOpcode() == ISD::MUL &&
786 N->getOperand(1).hasOneUse()) {
787 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000788 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000789 Select(N->getOperand(1).getOperand(0)),
790 Select(N->getOperand(1).getOperand(1)),
791 Select(N->getOperand(0)));
792 break;
793 }
794 }
795
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000796 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FADD : PPC::FADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000797 Select(N->getOperand(0)), Select(N->getOperand(1)));
798 break;
799 }
800 case ISD::SUB: {
801 MVT::ValueType Ty = N->getValueType(0);
802 if (Ty == MVT::i32) {
803 unsigned Imm;
804 if (isIntImmediate(N->getOperand(0), Imm) && isInt16(Imm)) {
Nate Begemanc6b07172005-08-24 05:03:20 +0000805 if (0 == Imm)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000806 CurDAG->SelectNodeTo(N, PPC::NEG, Ty, Select(N->getOperand(1)));
Nate Begemanc6b07172005-08-24 05:03:20 +0000807 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000808 CurDAG->SelectNodeTo(N, PPC::SUBFIC, Ty, Select(N->getOperand(1)),
Nate Begemanc6b07172005-08-24 05:03:20 +0000809 getI32Imm(Lo16(Imm)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000810 break;
811 }
812 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0), N->getOperand(1),
813 PPC::ADDIS, PPC::ADDI, true, true)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000814 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000815 N = I;
816 } else {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000817 CurDAG->SelectNodeTo(N, PPC::SUBF, Ty, Select(N->getOperand(1)),
Chris Lattnera5a91b12005-08-17 19:33:03 +0000818 Select(N->getOperand(0)));
819 }
820 break;
821 }
822
823 if (!NoExcessFPPrecision) { // Match FMA ops
824 if (N->getOperand(0).getOpcode() == ISD::MUL &&
825 N->getOperand(0).Val->hasOneUse()) {
826 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000827 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000828 Select(N->getOperand(0).getOperand(0)),
829 Select(N->getOperand(0).getOperand(1)),
830 Select(N->getOperand(1)));
831 break;
832 } else if (N->getOperand(1).getOpcode() == ISD::MUL &&
833 N->getOperand(1).Val->hasOneUse()) {
834 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000835 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000836 Select(N->getOperand(1).getOperand(0)),
837 Select(N->getOperand(1).getOperand(1)),
838 Select(N->getOperand(0)));
839 break;
840 }
841 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000842 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSUB : PPC::FSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000843 Select(N->getOperand(0)),
844 Select(N->getOperand(1)));
845 break;
Nate Begeman26653502005-08-17 23:46:35 +0000846 }
Nate Begemanb5a06682005-08-18 00:21:41 +0000847 case ISD::MUL: {
848 unsigned Imm, Opc;
849 if (isIntImmediate(N->getOperand(1), Imm) && isInt16(Imm)) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000850 CurDAG->SelectNodeTo(N, PPC::MULLI, MVT::i32,
Nate Begemanb5a06682005-08-18 00:21:41 +0000851 Select(N->getOperand(0)), getI32Imm(Lo16(Imm)));
852 break;
853 }
854 switch (N->getValueType(0)) {
855 default: assert(0 && "Unhandled multiply type!");
856 case MVT::i32: Opc = PPC::MULLW; break;
857 case MVT::f32: Opc = PPC::FMULS; break;
858 case MVT::f64: Opc = PPC::FMUL; break;
859 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000860 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
Nate Begemanb5a06682005-08-18 00:21:41 +0000861 Select(N->getOperand(1)));
862 break;
863 }
Chris Lattner8784a232005-08-25 17:50:06 +0000864 case ISD::SDIV: {
865 unsigned Imm;
866 if (isIntImmediate(N->getOperand(1), Imm)) {
867 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
868 SDOperand Op =
869 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
870 Select(N->getOperand(0)),
871 getI32Imm(Log2_32(Imm)));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000872 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner8784a232005-08-25 17:50:06 +0000873 Op.getValue(0), Op.getValue(1));
874 break;
875 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
876 SDOperand Op =
877 CurDAG->getTargetNode(PPC::SRAWI, MVT::Flag, MVT::i32,
878 Select(N->getOperand(0)),
879 getI32Imm(Log2_32(-Imm)));
880 SDOperand PT =
881 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(1),
882 Op.getValue(0));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000883 CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +0000884 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000885 } else if (Imm) {
886 SDOperand Result = Select(BuildSDIVSequence(N));
887 assert(Result.ResNo == 0);
Chris Lattner52987f42005-08-26 18:37:23 +0000888 CurDAG->ReplaceAllUsesWith(Op, Result);
Chris Lattner047b9522005-08-25 22:04:30 +0000889 N = Result.Val;
890 break;
Chris Lattner8784a232005-08-25 17:50:06 +0000891 }
892 }
Chris Lattner047b9522005-08-25 22:04:30 +0000893
894 unsigned Opc;
895 switch (N->getValueType(0)) {
Chris Lattner95e06822005-08-26 16:38:51 +0000896 default: assert(0 && "Unknown type to ISD::SDIV");
Chris Lattner047b9522005-08-25 22:04:30 +0000897 case MVT::i32: Opc = PPC::DIVW; break;
898 case MVT::f32: Opc = PPC::FDIVS; break;
899 case MVT::f64: Opc = PPC::FDIV; break;
900 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000901 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000902 Select(N->getOperand(1)));
903 break;
904 }
905 case ISD::UDIV: {
906 // If this is a divide by constant, we can emit code using some magic
907 // constants to implement it as a multiply instead.
908 unsigned Imm;
Chris Lattnera9317ed2005-08-25 23:21:06 +0000909 if (isIntImmediate(N->getOperand(1), Imm) && Imm) {
Chris Lattner047b9522005-08-25 22:04:30 +0000910 SDOperand Result = Select(BuildUDIVSequence(N));
911 assert(Result.ResNo == 0);
Chris Lattner52987f42005-08-26 18:37:23 +0000912 CurDAG->ReplaceAllUsesWith(Op, Result);
Chris Lattner047b9522005-08-25 22:04:30 +0000913 N = Result.Val;
914 break;
915 }
916
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000917 CurDAG->SelectNodeTo(N, PPC::DIVWU, MVT::i32, Select(N->getOperand(0)),
Chris Lattner047b9522005-08-25 22:04:30 +0000918 Select(N->getOperand(1)));
919 break;
920 }
Nate Begeman305a1c72005-08-18 03:04:18 +0000921 case ISD::MULHS:
Nate Begemanb5a06682005-08-18 00:21:41 +0000922 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000923 CurDAG->SelectNodeTo(N, PPC::MULHW, MVT::i32, Select(N->getOperand(0)),
Nate Begeman305a1c72005-08-18 03:04:18 +0000924 Select(N->getOperand(1)));
Nate Begemanb5a06682005-08-18 00:21:41 +0000925 break;
Nate Begeman305a1c72005-08-18 03:04:18 +0000926 case ISD::MULHU:
Nate Begemanb5a06682005-08-18 00:21:41 +0000927 assert(N->getValueType(0) == MVT::i32);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000928 CurDAG->SelectNodeTo(N, PPC::MULHWU, MVT::i32, Select(N->getOperand(0)),
Nate Begeman305a1c72005-08-18 03:04:18 +0000929 Select(N->getOperand(1)));
Nate Begemanb5a06682005-08-18 00:21:41 +0000930 break;
Nate Begemancffc32b2005-08-18 07:30:46 +0000931 case ISD::AND: {
Nate Begemana6940472005-08-18 18:01:39 +0000932 unsigned Imm;
Nate Begemancffc32b2005-08-18 07:30:46 +0000933 // If this is an and of a value rotated between 0 and 31 bits and then and'd
934 // with a mask, emit rlwinm
935 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
936 isShiftedMask_32(~Imm))) {
937 SDOperand Val;
Nate Begemana6940472005-08-18 18:01:39 +0000938 unsigned SH, MB, ME;
Nate Begemancffc32b2005-08-18 07:30:46 +0000939 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
940 Val = Select(N->getOperand(0).getOperand(0));
941 } else {
942 Val = Select(N->getOperand(0));
943 isRunOfOnes(Imm, MB, ME);
944 SH = 0;
945 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000946 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
Nate Begemancffc32b2005-08-18 07:30:46 +0000947 getI32Imm(MB), getI32Imm(ME));
948 break;
949 }
950 // If this is an and with an immediate that isn't a mask, then codegen it as
951 // high and low 16 bit immediate ands.
952 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
953 N->getOperand(1),
954 PPC::ANDISo, PPC::ANDIo)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000955 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begemancffc32b2005-08-18 07:30:46 +0000956 N = I;
957 break;
958 }
959 // Finally, check for the case where we are being asked to select
960 // and (not(a), b) or and (a, not(b)) which can be selected as andc.
961 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000962 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(1)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000963 Select(N->getOperand(0).getOperand(0)));
964 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000965 CurDAG->SelectNodeTo(N, PPC::ANDC, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000966 Select(N->getOperand(1).getOperand(0)));
967 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000968 CurDAG->SelectNodeTo(N, PPC::AND, MVT::i32, Select(N->getOperand(0)),
Nate Begemancffc32b2005-08-18 07:30:46 +0000969 Select(N->getOperand(1)));
970 break;
971 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000972 case ISD::OR:
973 if (SDNode *I = SelectBitfieldInsert(N)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000974 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman02b88a42005-08-19 00:38:14 +0000975 N = I;
976 break;
977 }
978 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
979 N->getOperand(1),
980 PPC::ORIS, PPC::ORI)) {
Chris Lattner52987f42005-08-26 18:37:23 +0000981 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman02b88a42005-08-19 00:38:14 +0000982 N = I;
983 break;
984 }
985 // Finally, check for the case where we are being asked to select
986 // 'or (not(a), b)' or 'or (a, not(b))' which can be selected as orc.
987 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000988 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(1)),
Nate Begeman02b88a42005-08-19 00:38:14 +0000989 Select(N->getOperand(0).getOperand(0)));
990 else if (isOprNot(N->getOperand(1).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000991 CurDAG->SelectNodeTo(N, PPC::ORC, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +0000992 Select(N->getOperand(1).getOperand(0)));
993 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000994 CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Select(N->getOperand(0)),
Nate Begeman02b88a42005-08-19 00:38:14 +0000995 Select(N->getOperand(1)));
996 break;
Nate Begeman0f3257a2005-08-18 05:00:13 +0000997 case ISD::XOR:
998 // Check whether or not this node is a logical 'not'. This is represented
999 // by llvm as a xor with the constant value -1 (all bits set). If this is a
1000 // 'not', then fold 'or' into 'nor', and so forth for the supported ops.
1001 if (isOprNot(N)) {
1002 unsigned Opc;
Nate Begeman131a8802005-08-18 05:44:50 +00001003 SDOperand Val = Select(N->getOperand(0));
Chris Lattner528f58e2005-08-28 23:39:22 +00001004 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
Nate Begeman0f3257a2005-08-18 05:00:13 +00001005 default: Opc = 0; break;
Nate Begeman131a8802005-08-18 05:44:50 +00001006 case PPC::OR: Opc = PPC::NOR; break;
1007 case PPC::AND: Opc = PPC::NAND; break;
1008 case PPC::XOR: Opc = PPC::EQV; break;
Nate Begeman0f3257a2005-08-18 05:00:13 +00001009 }
1010 if (Opc)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001011 CurDAG->SelectNodeTo(N, Opc, MVT::i32, Val.getOperand(0),
Nate Begeman131a8802005-08-18 05:44:50 +00001012 Val.getOperand(1));
Nate Begeman0f3257a2005-08-18 05:00:13 +00001013 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001014 CurDAG->SelectNodeTo(N, PPC::NOR, MVT::i32, Val, Val);
Nate Begeman0f3257a2005-08-18 05:00:13 +00001015 break;
1016 }
1017 // If this is a xor with an immediate other than -1, then codegen it as high
1018 // and low 16 bit immediate xors.
1019 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
1020 N->getOperand(1),
1021 PPC::XORIS, PPC::XORI)) {
Chris Lattner52987f42005-08-26 18:37:23 +00001022 CurDAG->ReplaceAllUsesWith(Op, SDOperand(I, 0));
Nate Begeman0f3257a2005-08-18 05:00:13 +00001023 N = I;
1024 break;
1025 }
1026 // Finally, check for the case where we are being asked to select
1027 // xor (not(a), b) which is equivalent to not(xor a, b), which is eqv
1028 if (isOprNot(N->getOperand(0).Val))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001029 CurDAG->SelectNodeTo(N, PPC::EQV, MVT::i32,
Nate Begeman0f3257a2005-08-18 05:00:13 +00001030 Select(N->getOperand(0).getOperand(0)),
1031 Select(N->getOperand(1)));
1032 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001033 CurDAG->SelectNodeTo(N, PPC::XOR, MVT::i32, Select(N->getOperand(0)),
Nate Begeman0f3257a2005-08-18 05:00:13 +00001034 Select(N->getOperand(1)));
1035 break;
Nate Begemanc15ed442005-08-18 23:38:00 +00001036 case ISD::SHL: {
1037 unsigned Imm, SH, MB, ME;
1038 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1039 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001040 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001041 Select(N->getOperand(0).getOperand(0)),
1042 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1043 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001044 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001045 getI32Imm(Imm), getI32Imm(0), getI32Imm(31-Imm));
1046 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001047 CurDAG->SelectNodeTo(N, PPC::SLW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001048 Select(N->getOperand(1)));
1049 break;
1050 }
1051 case ISD::SRL: {
1052 unsigned Imm, SH, MB, ME;
1053 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1054 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001055 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001056 Select(N->getOperand(0).getOperand(0)),
1057 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1058 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001059 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001060 getI32Imm(32-Imm), getI32Imm(Imm), getI32Imm(31));
1061 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001062 CurDAG->SelectNodeTo(N, PPC::SRW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001063 Select(N->getOperand(1)));
1064 break;
1065 }
1066 case ISD::SRA: {
1067 unsigned Imm, SH, MB, ME;
1068 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
1069 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001070 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +00001071 Select(N->getOperand(0).getOperand(0)),
1072 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
1073 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001074 CurDAG->SelectNodeTo(N, PPC::SRAWI, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001075 getI32Imm(Imm));
1076 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001077 CurDAG->SelectNodeTo(N, PPC::SRAW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +00001078 Select(N->getOperand(1)));
1079 break;
1080 }
Nate Begeman305a1c72005-08-18 03:04:18 +00001081 case ISD::FABS:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001082 CurDAG->SelectNodeTo(N, PPC::FABS, N->getValueType(0),
Nate Begeman6a7d6112005-08-18 00:53:47 +00001083 Select(N->getOperand(0)));
1084 break;
Chris Lattner52987f42005-08-26 18:37:23 +00001085 case ISD::FP_EXTEND: {
Nate Begeman305a1c72005-08-18 03:04:18 +00001086 assert(MVT::f64 == N->getValueType(0) &&
1087 MVT::f32 == N->getOperand(0).getValueType() && "Illegal FP_EXTEND");
Chris Lattnerc8a89a12005-08-28 23:59:09 +00001088 std::vector<SDOperand> Tmp;
1089 Tmp.push_back(Select(N->getOperand(0)));
1090 CurDAG->ReplaceAllUsesWith(N, Tmp); // Just use the operand as the result.
1091 return Tmp[0];
Chris Lattner52987f42005-08-26 18:37:23 +00001092 }
Nate Begeman305a1c72005-08-18 03:04:18 +00001093 case ISD::FP_ROUND:
1094 assert(MVT::f32 == N->getValueType(0) &&
1095 MVT::f64 == N->getOperand(0).getValueType() && "Illegal FP_ROUND");
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001096 CurDAG->SelectNodeTo(N, PPC::FRSP, MVT::f32, Select(N->getOperand(0)));
Nate Begeman305a1c72005-08-18 03:04:18 +00001097 break;
Chris Lattnerc8a89a12005-08-28 23:59:09 +00001098 case ISD::FP_TO_SINT: {
1099 SDOperand In = Select(N->getOperand(0));
1100 In = CurDAG->getTargetNode(PPC::FCTIWZ, MVT::f64, In);
1101
1102 int FrameIdx = BB->getParent()->getFrameInfo()->CreateStackObject(8, 8);
1103 SDOperand FI = CurDAG->getTargetFrameIndex(FrameIdx, MVT::f64);
Chris Lattnerb9efd142005-08-29 00:02:01 +00001104 SDOperand ST = CurDAG->getTargetNode(PPC::STFD, MVT::Other, In, getI32Imm(0), FI);
1105 CurDAG->SelectNodeTo(N, PPC::LWZ, MVT::i32, MVT::Other, getI32Imm(4), FI, ST);
Chris Lattnerc8a89a12005-08-28 23:59:09 +00001106 break;
1107 }
Nate Begeman26653502005-08-17 23:46:35 +00001108 case ISD::FNEG: {
1109 SDOperand Val = Select(N->getOperand(0));
1110 MVT::ValueType Ty = N->getValueType(0);
1111 if (Val.Val->hasOneUse()) {
1112 unsigned Opc;
Chris Lattner528f58e2005-08-28 23:39:22 +00001113 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
Nate Begeman26653502005-08-17 23:46:35 +00001114 default: Opc = 0; break;
1115 case PPC::FABS: Opc = PPC::FNABS; break;
1116 case PPC::FMADD: Opc = PPC::FNMADD; break;
1117 case PPC::FMADDS: Opc = PPC::FNMADDS; break;
1118 case PPC::FMSUB: Opc = PPC::FNMSUB; break;
1119 case PPC::FMSUBS: Opc = PPC::FNMSUBS; break;
1120 }
1121 // If we inverted the opcode, then emit the new instruction with the
1122 // inverted opcode and the original instruction's operands. Otherwise,
1123 // fall through and generate a fneg instruction.
1124 if (Opc) {
1125 if (PPC::FNABS == Opc)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001126 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0));
Nate Begeman26653502005-08-17 23:46:35 +00001127 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001128 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0),
Nate Begeman26653502005-08-17 23:46:35 +00001129 Val.getOperand(1), Val.getOperand(2));
1130 break;
1131 }
1132 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001133 CurDAG->SelectNodeTo(N, PPC::FNEG, Ty, Val);
Nate Begeman26653502005-08-17 23:46:35 +00001134 break;
1135 }
Nate Begeman6a7d6112005-08-18 00:53:47 +00001136 case ISD::FSQRT: {
1137 MVT::ValueType Ty = N->getValueType(0);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001138 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS, Ty,
Nate Begeman6a7d6112005-08-18 00:53:47 +00001139 Select(N->getOperand(0)));
1140 break;
1141 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001142
1143 case ISD::ADD_PARTS: {
1144 SDOperand LHSL = Select(N->getOperand(0));
1145 SDOperand LHSH = Select(N->getOperand(1));
1146
1147 unsigned Imm;
Chris Lattner95e06822005-08-26 16:38:51 +00001148 bool ME = false, ZE = false;
Chris Lattnera9317ed2005-08-25 23:21:06 +00001149 if (isIntImmediate(N->getOperand(3), Imm)) {
1150 ME = (signed)Imm == -1;
1151 ZE = Imm == 0;
1152 }
1153
1154 std::vector<SDOperand> Result;
1155 SDOperand CarryFromLo;
1156 if (isIntImmediate(N->getOperand(2), Imm) &&
1157 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
1158 // Codegen the low 32 bits of the add. Interestingly, there is no
1159 // shifted form of add immediate carrying.
1160 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1161 LHSL, getI32Imm(Imm));
1162 } else {
1163 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
1164 LHSL, Select(N->getOperand(2)));
1165 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001166 CarryFromLo = CarryFromLo.getValue(1);
1167
1168 // Codegen the high 32 bits, adding zero, minus one, or the full value
1169 // along with the carry flag produced by addc/addic.
1170 SDOperand ResultHi;
1171 if (ZE)
1172 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
1173 else if (ME)
1174 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
1175 else
1176 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
1177 Select(N->getOperand(3)), CarryFromLo);
1178 Result.push_back(ResultHi);
Chris Lattnerb20c3182005-08-25 23:36:49 +00001179 Result.push_back(CarryFromLo.getValue(0));
Chris Lattnera9317ed2005-08-25 23:21:06 +00001180 CurDAG->ReplaceAllUsesWith(N, Result);
1181 return Result[Op.ResNo];
1182 }
1183 case ISD::SUB_PARTS: {
1184 SDOperand LHSL = Select(N->getOperand(0));
1185 SDOperand LHSH = Select(N->getOperand(1));
1186 SDOperand RHSL = Select(N->getOperand(2));
1187 SDOperand RHSH = Select(N->getOperand(3));
1188
1189 std::vector<SDOperand> Result;
1190 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
1191 RHSL, LHSL));
1192 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
1193 Result[0].getValue(1)));
1194 CurDAG->ReplaceAllUsesWith(N, Result);
1195 return Result[Op.ResNo];
1196 }
Nate Begeman6660cd62005-08-26 00:28:00 +00001197 case ISD::SHL_PARTS: {
1198 SDOperand HI = Select(N->getOperand(0));
1199 SDOperand LO = Select(N->getOperand(1));
1200 SDOperand SH = Select(N->getOperand(2));
Nate Begemanbb22df32005-08-26 00:34:06 +00001201 SDOperand SH_LO_R = CurDAG->getTargetNode(PPC::SUBFIC, MVT::i32, MVT::Flag,
1202 SH, getI32Imm(32));
Nate Begeman6660cd62005-08-26 00:28:00 +00001203 SDOperand SH_LO_L = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, SH,
1204 getI32Imm((unsigned)-32));
1205 SDOperand HI_SHL = CurDAG->getTargetNode(PPC::SLW, MVT::i32, HI, SH);
1206 SDOperand HI_LOR = CurDAG->getTargetNode(PPC::SRW, MVT::i32, LO, SH_LO_R);
1207 SDOperand HI_LOL = CurDAG->getTargetNode(PPC::SLW, MVT::i32, LO, SH_LO_L);
1208 SDOperand HI_OR = CurDAG->getTargetNode(PPC::OR, MVT::i32, HI_SHL, HI_LOR);
1209
1210 std::vector<SDOperand> Result;
1211 Result.push_back(CurDAG->getTargetNode(PPC::SLW, MVT::i32, LO, SH));
1212 Result.push_back(CurDAG->getTargetNode(PPC::OR, MVT::i32, HI_OR, HI_LOL));
1213 CurDAG->ReplaceAllUsesWith(N, Result);
1214 return Result[Op.ResNo];
1215 }
1216 case ISD::SRL_PARTS: {
1217 SDOperand HI = Select(N->getOperand(0));
1218 SDOperand LO = Select(N->getOperand(1));
1219 SDOperand SH = Select(N->getOperand(2));
Nate Begemanbb22df32005-08-26 00:34:06 +00001220 SDOperand SH_HI_L = CurDAG->getTargetNode(PPC::SUBFIC, MVT::i32, MVT::Flag,
1221 SH, getI32Imm(32));
Nate Begeman6660cd62005-08-26 00:28:00 +00001222 SDOperand SH_HI_R = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, SH,
1223 getI32Imm((unsigned)-32));
1224 SDOperand LO_SHR = CurDAG->getTargetNode(PPC::SRW, MVT::i32, LO, SH);
1225 SDOperand LO_HIL = CurDAG->getTargetNode(PPC::SLW, MVT::i32, HI, SH_HI_L);
1226 SDOperand LO_HIR = CurDAG->getTargetNode(PPC::SRW, MVT::i32, HI, SH_HI_R);
1227 SDOperand LO_OR = CurDAG->getTargetNode(PPC::OR, MVT::i32, LO_SHR, LO_HIL);
1228
1229 std::vector<SDOperand> Result;
1230 Result.push_back(CurDAG->getTargetNode(PPC::OR, MVT::i32, LO_OR, LO_HIR));
1231 Result.push_back(CurDAG->getTargetNode(PPC::SRW, MVT::i32, HI, SH));
1232 CurDAG->ReplaceAllUsesWith(N, Result);
1233 return Result[Op.ResNo];
1234 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001235
Chris Lattner9944b762005-08-21 22:31:09 +00001236 case ISD::LOAD:
1237 case ISD::EXTLOAD:
1238 case ISD::ZEXTLOAD:
1239 case ISD::SEXTLOAD: {
1240 SDOperand Op1, Op2;
1241 bool isIdx = SelectAddr(N->getOperand(1), Op1, Op2);
1242
1243 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
1244 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
1245 unsigned Opc;
1246 switch (TypeBeingLoaded) {
1247 default: N->dump(); assert(0 && "Cannot load this type!");
1248 case MVT::i1:
1249 case MVT::i8: Opc = isIdx ? PPC::LBZX : PPC::LBZ; break;
1250 case MVT::i16:
1251 if (N->getOpcode() == ISD::SEXTLOAD) { // SEXT load?
1252 Opc = isIdx ? PPC::LHAX : PPC::LHA;
1253 } else {
1254 Opc = isIdx ? PPC::LHZX : PPC::LHZ;
1255 }
1256 break;
1257 case MVT::i32: Opc = isIdx ? PPC::LWZX : PPC::LWZ; break;
1258 case MVT::f32: Opc = isIdx ? PPC::LFSX : PPC::LFS; break;
1259 case MVT::f64: Opc = isIdx ? PPC::LFDX : PPC::LFD; break;
1260 }
1261
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001262 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
Chris Lattner9944b762005-08-21 22:31:09 +00001263 Op1, Op2, Select(N->getOperand(0)));
1264 break;
1265 }
1266
Chris Lattnerf7f22552005-08-22 01:27:59 +00001267 case ISD::TRUNCSTORE:
1268 case ISD::STORE: {
1269 SDOperand AddrOp1, AddrOp2;
1270 bool isIdx = SelectAddr(N->getOperand(2), AddrOp1, AddrOp2);
1271
1272 unsigned Opc;
1273 if (N->getOpcode() == ISD::STORE) {
1274 switch (N->getOperand(1).getValueType()) {
1275 default: assert(0 && "unknown Type in store");
1276 case MVT::i32: Opc = isIdx ? PPC::STWX : PPC::STW; break;
1277 case MVT::f64: Opc = isIdx ? PPC::STFDX : PPC::STFD; break;
1278 case MVT::f32: Opc = isIdx ? PPC::STFSX : PPC::STFS; break;
1279 }
1280 } else { //ISD::TRUNCSTORE
1281 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
1282 default: assert(0 && "unknown Type in store");
1283 case MVT::i1:
1284 case MVT::i8: Opc = isIdx ? PPC::STBX : PPC::STB; break;
1285 case MVT::i16: Opc = isIdx ? PPC::STHX : PPC::STH; break;
1286 }
1287 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001288
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001289 CurDAG->SelectNodeTo(N, Opc, MVT::Other, Select(N->getOperand(1)),
Chris Lattnerf7f22552005-08-22 01:27:59 +00001290 AddrOp1, AddrOp2, Select(N->getOperand(0)));
1291 break;
1292 }
Chris Lattner64906a02005-08-25 20:08:18 +00001293
1294 case ISD::SETCC: {
1295 unsigned Imm;
1296 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
1297 if (isIntImmediate(N->getOperand(1), Imm)) {
1298 // We can codegen setcc op, imm very efficiently compared to a brcond.
1299 // Check for those cases here.
1300 // setcc op, 0
1301 if (Imm == 0) {
1302 SDOperand Op = Select(N->getOperand(0));
1303 switch (CC) {
1304 default: assert(0 && "Unhandled SetCC condition"); abort();
1305 case ISD::SETEQ:
1306 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001307 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
Chris Lattner64906a02005-08-25 20:08:18 +00001308 getI32Imm(5), getI32Imm(31));
1309 break;
1310 case ISD::SETNE: {
1311 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1312 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001313 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001314 break;
1315 }
1316 case ISD::SETLT:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001317 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001318 getI32Imm(31), getI32Imm(31));
1319 break;
1320 case ISD::SETGT: {
1321 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
1322 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001323 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001324 getI32Imm(31), getI32Imm(31));
1325 break;
1326 }
1327 }
1328 break;
1329 } else if (Imm == ~0U) { // setcc op, -1
1330 SDOperand Op = Select(N->getOperand(0));
1331 switch (CC) {
1332 default: assert(0 && "Unhandled SetCC condition"); abort();
1333 case ISD::SETEQ:
1334 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1335 Op, getI32Imm(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001336 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner64906a02005-08-25 20:08:18 +00001337 CurDAG->getTargetNode(PPC::LI, MVT::i32,
1338 getI32Imm(0)),
1339 Op.getValue(1));
1340 break;
1341 case ISD::SETNE: {
1342 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
1343 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, Op,
1344 getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001345 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001346 break;
1347 }
1348 case ISD::SETLT: {
1349 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
1350 getI32Imm(1));
1351 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001352 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001353 getI32Imm(31), getI32Imm(31));
1354 break;
1355 }
1356 case ISD::SETGT:
1357 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
1358 getI32Imm(31), getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001359 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001360 break;
1361 }
1362 break;
1363 }
1364 }
1365
1366 bool Inv;
1367 unsigned Idx = getCRIdxForSetCC(CC, Inv);
1368 SDOperand CCReg =
1369 SelectCC(Select(N->getOperand(0)), Select(N->getOperand(1)), CC);
1370 SDOperand IntCR;
Chris Lattner957fcfb2005-08-25 21:39:42 +00001371
1372 // Force the ccreg into CR7.
1373 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
1374
1375 std::vector<MVT::ValueType> VTs;
1376 VTs.push_back(MVT::Other);
1377 VTs.push_back(MVT::Flag); // NONSTANDARD CopyToReg node: defines a flag
1378 std::vector<SDOperand> Ops;
1379 Ops.push_back(CurDAG->getEntryNode());
1380 Ops.push_back(CR7Reg);
1381 Ops.push_back(CCReg);
1382 CCReg = CurDAG->getNode(ISD::CopyToReg, VTs, Ops).getValue(1);
1383
1384 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
1385 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
1386 else
1387 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
Chris Lattner64906a02005-08-25 20:08:18 +00001388
1389 if (!Inv) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001390 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
Chris Lattner64906a02005-08-25 20:08:18 +00001391 getI32Imm(32-(3-Idx)), getI32Imm(31), getI32Imm(31));
1392 } else {
1393 SDOperand Tmp =
1394 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
1395 getI32Imm(32-(3-Idx)), getI32Imm(31),getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001396 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001397 }
1398
1399 break;
1400 }
Chris Lattnera2590c52005-08-24 00:47:15 +00001401
Chris Lattner13794f52005-08-26 18:46:49 +00001402 case ISD::SELECT_CC: {
1403 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1404
1405 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1406 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1407 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1408 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1409 if (N1C->isNullValue() && N3C->isNullValue() &&
1410 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
1411 SDOperand LHS = Select(N->getOperand(0));
1412 SDOperand Tmp =
1413 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1414 LHS, getI32Imm(~0U));
1415 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, Tmp, LHS,
1416 Tmp.getValue(1));
1417 break;
1418 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001419
1420 SDOperand CCReg = SelectCC(Select(N->getOperand(0)),
1421 Select(N->getOperand(1)), CC);
1422 unsigned BROpc = getBCCForSetCC(CC);
1423
1424 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
1425 unsigned SelectCCOp = isFP ? PPC::SELECT_CC_FP : PPC::SELECT_CC_Int;
1426 CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
1427 Select(N->getOperand(2)), Select(N->getOperand(3)),
1428 getI32Imm(BROpc));
1429 break;
Chris Lattner13794f52005-08-26 18:46:49 +00001430 }
1431
Chris Lattnera2590c52005-08-24 00:47:15 +00001432 case ISD::CALLSEQ_START:
1433 case ISD::CALLSEQ_END: {
1434 unsigned Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
1435 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
1436 PPC::ADJCALLSTACKDOWN : PPC::ADJCALLSTACKUP;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001437 CurDAG->SelectNodeTo(N, Opc, MVT::Other,
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001438 getI32Imm(Amt), Select(N->getOperand(0)));
Chris Lattnera2590c52005-08-24 00:47:15 +00001439 break;
1440 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001441 case ISD::CALL:
1442 case ISD::TAILCALL: {
1443 SDOperand Chain = Select(N->getOperand(0));
1444
1445 unsigned CallOpcode;
1446 std::vector<SDOperand> CallOperands;
1447
1448 if (GlobalAddressSDNode *GASD =
1449 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
1450 CallOpcode = PPC::CALLpcrel;
1451 CallOperands.push_back(CurDAG->getTargetGlobalAddress(GASD->getGlobal(),
1452 MVT::i32));
1453 } else if (ExternalSymbolSDNode *ESSDN =
1454 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
1455 CallOpcode = PPC::CALLpcrel;
1456 CallOperands.push_back(N->getOperand(1));
1457 } else {
1458 // Copy the callee address into the CTR register.
1459 SDOperand Callee = Select(N->getOperand(1));
1460 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
1461
1462 // Copy the callee address into R12 on darwin.
1463 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
Chris Lattner2a06a5e2005-08-29 00:26:57 +00001464 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001465
1466 CallOperands.push_back(getI32Imm(20)); // Information to encode indcall
1467 CallOperands.push_back(getI32Imm(0)); // Information to encode indcall
1468 CallOperands.push_back(R12);
1469 CallOpcode = PPC::CALLindirect;
1470 }
1471
1472 unsigned GPR_idx = 0, FPR_idx = 0;
1473 static const unsigned GPR[] = {
1474 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1475 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1476 };
1477 static const unsigned FPR[] = {
1478 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1479 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1480 };
1481
Chris Lattner7107c102005-08-29 22:22:57 +00001482 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
1483 unsigned DestReg = 0;
1484 MVT::ValueType RegTy;
1485 if (N->getOperand(i).getValueType() == MVT::i32) {
1486 assert(GPR_idx < 8 && "Too many int args");
1487 DestReg = GPR[GPR_idx++];
1488 RegTy = MVT::i32;
1489 } else {
1490 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
1491 "Unpromoted integer arg?");
1492 assert(FPR_idx < 13 && "Too many fp args");
1493 DestReg = FPR[FPR_idx++];
1494 RegTy = MVT::f64; // Even if this is really f32!
1495 }
1496
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001497 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001498 SDOperand Reg = CurDAG->getRegister(DestReg, RegTy);
1499 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, Reg,
1500 Select(N->getOperand(i)));
1501 CallOperands.push_back(Reg);
1502 }
Chris Lattner7107c102005-08-29 22:22:57 +00001503 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001504
1505 // Finally, once everything is in registers to pass to the call, emit the
1506 // call itself.
1507 CallOperands.push_back(Chain);
1508 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, CallOperands);
1509
1510 std::vector<SDOperand> CallResults;
1511
1512 // If the call has results, copy the values out of the ret val registers.
1513 switch (N->getValueType(0)) {
1514 default: assert(0 && "Unexpected ret value!");
1515 case MVT::Other: break;
1516 case MVT::i32:
1517 if (N->getValueType(1) == MVT::i32) {
1518 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32).getValue(1);
1519 CallResults.push_back(Chain.getValue(0));
1520 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32).getValue(1);
1521 CallResults.push_back(Chain.getValue(0));
1522 } else {
1523 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32).getValue(1);
1524 CallResults.push_back(Chain.getValue(0));
1525 }
1526 break;
1527 case MVT::f32:
1528 case MVT::f64:
1529 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, MVT::f64).getValue(1);
1530 CallResults.push_back(Chain.getValue(0));
1531 break;
1532 }
1533
1534 CallResults.push_back(Chain);
1535 CurDAG->ReplaceAllUsesWith(N, CallResults);
1536 return CallResults[Op.ResNo];
1537 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001538 case ISD::RET: {
1539 SDOperand Chain = Select(N->getOperand(0)); // Token chain.
1540
1541 if (N->getNumOperands() > 1) {
1542 SDOperand Val = Select(N->getOperand(1));
1543 switch (N->getOperand(1).getValueType()) {
1544 default: assert(0 && "Unknown return type!");
1545 case MVT::f64:
1546 case MVT::f32:
1547 Chain = CurDAG->getCopyToReg(Chain, PPC::F1, Val);
1548 break;
1549 case MVT::i32:
1550 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Val);
1551 break;
1552 }
1553
1554 if (N->getNumOperands() > 2) {
1555 assert(N->getOperand(1).getValueType() == MVT::i32 &&
1556 N->getOperand(2).getValueType() == MVT::i32 &&
Chris Lattnera9317ed2005-08-25 23:21:06 +00001557 N->getNumOperands() == 3 && "Unknown two-register ret value!");
Chris Lattnera5a91b12005-08-17 19:33:03 +00001558 Val = Select(N->getOperand(2));
1559 Chain = CurDAG->getCopyToReg(Chain, PPC::R4, Val);
1560 }
1561 }
1562
1563 // Finally, select this to a blr (return) instruction.
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001564 CurDAG->SelectNodeTo(N, PPC::BLR, MVT::Other, Chain);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001565 break;
1566 }
Chris Lattner89532c72005-08-25 00:29:58 +00001567 case ISD::BR:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001568 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(1),
Chris Lattner89532c72005-08-25 00:29:58 +00001569 Select(N->getOperand(0)));
1570 break;
Chris Lattner2fbb4572005-08-21 18:50:37 +00001571 case ISD::BR_CC:
1572 case ISD::BRTWOWAY_CC: {
1573 SDOperand Chain = Select(N->getOperand(0));
1574 MachineBasicBlock *Dest =
1575 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
1576 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1577 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
1578 unsigned Opc = getBCCForSetCC(CC);
1579
1580 // If this is a two way branch, then grab the fallthrough basic block
1581 // argument and build a PowerPC branch pseudo-op, suitable for long branch
1582 // conversion if necessary by the branch selection pass. Otherwise, emit a
1583 // standard conditional branch.
1584 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
1585 MachineBasicBlock *Fallthrough =
1586 cast<BasicBlockSDNode>(N->getOperand(5))->getBasicBlock();
1587 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1588 CondCode, getI32Imm(Opc),
1589 N->getOperand(4), N->getOperand(5),
1590 Chain);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001591 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(5), CB);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001592 } else {
1593 // Iterate to the next basic block
1594 ilist<MachineBasicBlock>::iterator It = BB;
1595 ++It;
1596
1597 // If the fallthrough path is off the end of the function, which would be
1598 // undefined behavior, set it to be the same as the current block because
1599 // we have nothing better to set it to, and leaving it alone will cause
1600 // the PowerPC Branch Selection pass to crash.
1601 if (It == BB->getParent()->end()) It = Dest;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001602 CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
Chris Lattner2fbb4572005-08-21 18:50:37 +00001603 getI32Imm(Opc), N->getOperand(4),
1604 CurDAG->getBasicBlock(It), Chain);
1605 }
1606 break;
1607 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001608 }
Chris Lattnerddf3e7d2005-08-22 00:59:14 +00001609 return SDOperand(N, Op.ResNo);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001610}
1611
1612
1613/// createPPC32ISelDag - This pass converts a legalized DAG into a
1614/// PowerPC-specific DAG, ready for instruction scheduling.
1615///
1616FunctionPass *llvm::createPPC32ISelDag(TargetMachine &TM) {
1617 return new PPC32DAGToDAGISel(TM);
1618}
1619