blob: ab9e926099c275ffd54c5b0c66617e7f82e851b1 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 let MIOperandInfo = (ops GPR, i32imm);
36}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Evan Chengf49810c2009-06-23 17:48:47 +000054def t2_so_imm : Operand<i32>,
55 PatLeaf<(imm), [{
Jim Grosbach64171712010-02-16 21:07:46 +000056 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000057}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Jim Grosbach64171712010-02-16 21:07:46 +000059// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000060// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
70}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000072// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
73// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
74// to get the first/second pieces.
75def t2_so_imm2part : Operand<i32>,
76 PatLeaf<(imm), [{
77 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
78 }]> {
79}
80
81def t2_so_imm2part_1 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
86def t2_so_imm2part_2 : SDNodeXForm<imm, [{
87 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
88 return CurDAG->getTargetConstant(V, MVT::i32);
89}]>;
90
Jim Grosbach15e6ef82009-11-23 20:35:53 +000091def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
92 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
93 }]> {
94}
95
96def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
101def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
102 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
103 return CurDAG->getTargetConstant(V, MVT::i32);
104}]>;
105
Evan Chenga67efd12009-06-23 19:39:13 +0000106/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
107def imm1_31 : PatLeaf<(i32 imm), [{
108 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
109}]>;
110
Evan Chengf49810c2009-06-23 17:48:47 +0000111/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000112def imm0_4095 : Operand<i32>,
113 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000114 return (uint32_t)N->getZExtValue() < 4096;
115}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000116
Jim Grosbach64171712010-02-16 21:07:46 +0000117def imm0_4095_neg : PatLeaf<(i32 imm), [{
118 return (uint32_t)(-N->getZExtValue()) < 4096;
119}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000120
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121def imm0_255_neg : PatLeaf<(i32 imm), [{
122 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000123}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000124
Evan Cheng055b0312009-06-29 07:51:04 +0000125// Define Thumb2 specific addressing modes.
126
127// t2addrmode_imm12 := reg + imm12
128def t2addrmode_imm12 : Operand<i32>,
129 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
130 let PrintMethod = "printT2AddrModeImm12Operand";
131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
138 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
139}
140
Evan Cheng6d94f112009-07-03 00:06:39 +0000141def t2am_imm8_offset : Operand<i32>,
142 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenge88d5ce2009-07-02 07:28:31 +0000143 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
144}
145
Evan Cheng5c874172009-07-09 22:21:59 +0000146// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin6647cea2009-06-30 22:50:01 +0000147def t2addrmode_imm8s4 : Operand<i32>,
148 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng5c874172009-07-09 22:21:59 +0000149 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000150 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
151}
152
Johnny Chenae1757b2010-03-11 01:13:36 +0000153def t2am_imm8s4_offset : Operand<i32> {
154 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
155}
156
Evan Chengcba962d2009-07-09 20:40:44 +0000157// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000158def t2addrmode_so_reg : Operand<i32>,
159 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
160 let PrintMethod = "printT2AddrModeSoRegOperand";
161 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
162}
163
164
Anton Korobeynikov52237112009-06-17 18:13:58 +0000165//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000166// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000167//
168
Evan Chenga67efd12009-06-23 19:39:13 +0000169/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000170/// unary operation that produces a value. These are predicable and can be
171/// changed to modify CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +0000172multiclass T2I_un_irs<bits<4> opcod, string opc, PatFrag opnode,
173 bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000174 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000175 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000176 opc, "\t$dst, $src",
Evan Chenga67efd12009-06-23 19:39:13 +0000177 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
178 let isAsCheapAsAMove = Cheap;
179 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000180 let Inst{31-27} = 0b11110;
181 let Inst{25} = 0;
182 let Inst{24-21} = opcod;
183 let Inst{20} = ?; // The S bit.
184 let Inst{19-16} = 0b1111; // Rn
185 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000186 }
187 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000188 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000189 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000190 [(set GPR:$dst, (opnode GPR:$src))]> {
191 let Inst{31-27} = 0b11101;
192 let Inst{26-25} = 0b01;
193 let Inst{24-21} = opcod;
194 let Inst{20} = ?; // The S bit.
195 let Inst{19-16} = 0b1111; // Rn
196 let Inst{14-12} = 0b000; // imm3
197 let Inst{7-6} = 0b00; // imm2
198 let Inst{5-4} = 0b00; // type
199 }
Evan Chenga67efd12009-06-23 19:39:13 +0000200 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000201 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000202 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000203 [(set GPR:$dst, (opnode t2_so_reg:$src))]> {
204 let Inst{31-27} = 0b11101;
205 let Inst{26-25} = 0b01;
206 let Inst{24-21} = opcod;
207 let Inst{20} = ?; // The S bit.
208 let Inst{19-16} = 0b1111; // Rn
209 }
Evan Chenga67efd12009-06-23 19:39:13 +0000210}
211
212/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000213// binary operation that produces a value. These are predicable and can be
214/// changed to modify CPSR.
Jim Grosbach64171712010-02-16 21:07:46 +0000215multiclass T2I_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
David Goodwin1f096272009-07-27 23:34:12 +0000216 bit Commutable = 0, string wide =""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000217 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000218 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000219 opc, "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000220 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
221 let Inst{31-27} = 0b11110;
222 let Inst{25} = 0;
223 let Inst{24-21} = opcod;
224 let Inst{20} = ?; // The S bit.
225 let Inst{15} = 0;
226 }
Evan Chenga67efd12009-06-23 19:39:13 +0000227 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000228 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000229 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Evan Cheng8de898a2009-06-26 00:19:44 +0000230 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
231 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000232 let Inst{31-27} = 0b11101;
233 let Inst{26-25} = 0b01;
234 let Inst{24-21} = opcod;
235 let Inst{20} = ?; // The S bit.
236 let Inst{14-12} = 0b000; // imm3
237 let Inst{7-6} = 0b00; // imm2
238 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000239 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000240 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000241 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000242 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000243 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
244 let Inst{31-27} = 0b11101;
245 let Inst{26-25} = 0b01;
246 let Inst{24-21} = opcod;
247 let Inst{20} = ?; // The S bit.
248 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000249}
250
David Goodwin1f096272009-07-27 23:34:12 +0000251/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
252// the ".w" prefix to indicate that they are wide.
Johnny Chend68e1192009-12-15 17:24:14 +0000253multiclass T2I_bin_w_irs<bits<4> opcod, string opc, PatFrag opnode,
254 bit Commutable = 0> :
255 T2I_bin_irs<opcod, opc, opnode, Commutable, ".w">;
David Goodwin1f096272009-07-27 23:34:12 +0000256
Evan Cheng1e249e32009-06-25 20:59:23 +0000257/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
258/// reversed. It doesn't define the 'rr' form since it's handled by its
259/// T2I_bin_irs counterpart.
Johnny Chend68e1192009-12-15 17:24:14 +0000260multiclass T2I_rbin_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000261 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000262 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000263 opc, ".w\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000264 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
265 let Inst{31-27} = 0b11110;
266 let Inst{25} = 0;
267 let Inst{24-21} = opcod;
268 let Inst{20} = 0; // The S bit.
269 let Inst{15} = 0;
270 }
Evan Chengf49810c2009-06-23 17:48:47 +0000271 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000272 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000273 opc, "\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000274 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
275 let Inst{31-27} = 0b11101;
276 let Inst{26-25} = 0b01;
277 let Inst{24-21} = opcod;
278 let Inst{20} = 0; // The S bit.
279 }
Evan Chengf49810c2009-06-23 17:48:47 +0000280}
281
Evan Chenga67efd12009-06-23 19:39:13 +0000282/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000283/// instruction modifies the CPSR register.
284let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000285multiclass T2I_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
286 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000287 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000288 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000289 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000290 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
291 let Inst{31-27} = 0b11110;
292 let Inst{25} = 0;
293 let Inst{24-21} = opcod;
294 let Inst{20} = 1; // The S bit.
295 let Inst{15} = 0;
296 }
Evan Chenga67efd12009-06-23 19:39:13 +0000297 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000298 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000299 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000300 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
301 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000302 let Inst{31-27} = 0b11101;
303 let Inst{26-25} = 0b01;
304 let Inst{24-21} = opcod;
305 let Inst{20} = 1; // The S bit.
306 let Inst{14-12} = 0b000; // imm3
307 let Inst{7-6} = 0b00; // imm2
308 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000309 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000310 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000311 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000312 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000313 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
314 let Inst{31-27} = 0b11101;
315 let Inst{26-25} = 0b01;
316 let Inst{24-21} = opcod;
317 let Inst{20} = 1; // The S bit.
318 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000319}
320}
321
Evan Chenga67efd12009-06-23 19:39:13 +0000322/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
323/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000324multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
325 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000326 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000327 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000328 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000329 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
330 let Inst{31-27} = 0b11110;
331 let Inst{25} = 0;
332 let Inst{24} = 1;
333 let Inst{23-21} = op23_21;
334 let Inst{20} = 0; // The S bit.
335 let Inst{15} = 0;
336 }
Evan Chengf49810c2009-06-23 17:48:47 +0000337 // 12-bit imm
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000338 def ri12 : T2I<(outs GPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
339 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
340 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000341 let Inst{31-27} = 0b11110;
342 let Inst{25} = 1;
343 let Inst{24} = 0;
344 let Inst{23-21} = op23_21;
345 let Inst{20} = 0; // The S bit.
346 let Inst{15} = 0;
347 }
Evan Chenga67efd12009-06-23 19:39:13 +0000348 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000349 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000350 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000351 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
352 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000353 let Inst{31-27} = 0b11101;
354 let Inst{26-25} = 0b01;
355 let Inst{24} = 1;
356 let Inst{23-21} = op23_21;
357 let Inst{20} = 0; // The S bit.
358 let Inst{14-12} = 0b000; // imm3
359 let Inst{7-6} = 0b00; // imm2
360 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000361 }
Evan Chengf49810c2009-06-23 17:48:47 +0000362 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000363 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000364 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000365 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
366 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000367 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000368 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000369 let Inst{23-21} = op23_21;
370 let Inst{20} = 0; // The S bit.
371 }
Evan Chengf49810c2009-06-23 17:48:47 +0000372}
373
Jim Grosbach6935efc2009-11-24 00:20:27 +0000374/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000375/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000376/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000377let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000378multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
379 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000380 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000381 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000382 opc, "\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000383 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000384 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000385 let Inst{31-27} = 0b11110;
386 let Inst{25} = 0;
387 let Inst{24-21} = opcod;
388 let Inst{20} = 0; // The S bit.
389 let Inst{15} = 0;
390 }
Evan Chenga67efd12009-06-23 19:39:13 +0000391 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000392 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000393 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000394 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000395 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000396 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000397 let Inst{31-27} = 0b11101;
398 let Inst{26-25} = 0b01;
399 let Inst{24-21} = opcod;
400 let Inst{20} = 0; // The S bit.
401 let Inst{14-12} = 0b000; // imm3
402 let Inst{7-6} = 0b00; // imm2
403 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000404 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000405 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000406 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000407 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000408 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000409 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000410 let Inst{31-27} = 0b11101;
411 let Inst{26-25} = 0b01;
412 let Inst{24-21} = opcod;
413 let Inst{20} = 0; // The S bit.
414 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000415}
416
417// Carry setting variants
418let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000419multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
420 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000421 // shifted imm
Johnny Chenb5031ad2010-03-02 19:38:59 +0000422 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
423 opc, "\t$dst, $lhs, $rhs",
424 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
425 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000426 let Inst{31-27} = 0b11110;
427 let Inst{25} = 0;
428 let Inst{24-21} = opcod;
429 let Inst{20} = 1; // The S bit.
430 let Inst{15} = 0;
431 }
Evan Cheng62674222009-06-25 23:34:10 +0000432 // register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000433 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
434 opc, ".w\t$dst, $lhs, $rhs",
435 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
436 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000437 let isCommutable = Commutable;
438 let Inst{31-27} = 0b11101;
439 let Inst{26-25} = 0b01;
440 let Inst{24-21} = opcod;
441 let Inst{20} = 1; // The S bit.
442 let Inst{14-12} = 0b000; // imm3
443 let Inst{7-6} = 0b00; // imm2
444 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000445 }
Evan Cheng62674222009-06-25 23:34:10 +0000446 // shifted register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000447 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
448 opc, ".w\t$dst, $lhs, $rhs",
449 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
450 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000451 let Inst{31-27} = 0b11101;
452 let Inst{26-25} = 0b01;
453 let Inst{24-21} = opcod;
454 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000455 }
Evan Chengf49810c2009-06-23 17:48:47 +0000456}
457}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000458}
Evan Chengf49810c2009-06-23 17:48:47 +0000459
David Goodwinaf0d08d2009-07-27 16:31:55 +0000460/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Cheng1e249e32009-06-25 20:59:23 +0000461let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000462multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000463 // shifted imm
Evan Chenge8af1f92009-08-10 02:37:24 +0000464 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000465 IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000466 !strconcat(opc, "${s}.w\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000467 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
468 let Inst{31-27} = 0b11110;
469 let Inst{25} = 0;
470 let Inst{24-21} = opcod;
471 let Inst{20} = 1; // The S bit.
472 let Inst{15} = 0;
473 }
Evan Chengf49810c2009-06-23 17:48:47 +0000474 // shifted register
Evan Chenge8af1f92009-08-10 02:37:24 +0000475 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000476 IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000477 !strconcat(opc, "${s}\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000478 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
479 let Inst{31-27} = 0b11101;
480 let Inst{26-25} = 0b01;
481 let Inst{24-21} = opcod;
482 let Inst{20} = 1; // The S bit.
483 }
Evan Chengf49810c2009-06-23 17:48:47 +0000484}
485}
486
Evan Chenga67efd12009-06-23 19:39:13 +0000487/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
488// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000489multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000490 // 5-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000491 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000492 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000493 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]> {
494 let Inst{31-27} = 0b11101;
495 let Inst{26-21} = 0b010010;
496 let Inst{19-16} = 0b1111; // Rn
497 let Inst{5-4} = opcod;
498 }
Evan Chenga67efd12009-06-23 19:39:13 +0000499 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000500 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000501 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000502 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
503 let Inst{31-27} = 0b11111;
504 let Inst{26-23} = 0b0100;
505 let Inst{22-21} = opcod;
506 let Inst{15-12} = 0b1111;
507 let Inst{7-4} = 0b0000;
508 }
Evan Chenga67efd12009-06-23 19:39:13 +0000509}
Evan Chengf49810c2009-06-23 17:48:47 +0000510
Johnny Chend68e1192009-12-15 17:24:14 +0000511/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000512/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000513/// a explicit result, only implicitly set CPSR.
David Goodwinc27a4542009-07-20 22:13:31 +0000514let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000515multiclass T2I_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000516 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000517 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000518 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000519 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
520 let Inst{31-27} = 0b11110;
521 let Inst{25} = 0;
522 let Inst{24-21} = opcod;
523 let Inst{20} = 1; // The S bit.
524 let Inst{15} = 0;
525 let Inst{11-8} = 0b1111; // Rd
526 }
Evan Chenga67efd12009-06-23 19:39:13 +0000527 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000528 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000529 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000530 [(opnode GPR:$lhs, GPR:$rhs)]> {
531 let Inst{31-27} = 0b11101;
532 let Inst{26-25} = 0b01;
533 let Inst{24-21} = opcod;
534 let Inst{20} = 1; // The S bit.
535 let Inst{14-12} = 0b000; // imm3
536 let Inst{11-8} = 0b1111; // Rd
537 let Inst{7-6} = 0b00; // imm2
538 let Inst{5-4} = 0b00; // type
539 }
Evan Chengf49810c2009-06-23 17:48:47 +0000540 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000541 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000542 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000543 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
544 let Inst{31-27} = 0b11101;
545 let Inst{26-25} = 0b01;
546 let Inst{24-21} = opcod;
547 let Inst{20} = 1; // The S bit.
548 let Inst{11-8} = 0b1111; // Rd
549 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000550}
551}
552
Evan Chengf3c21b82009-06-30 02:15:48 +0000553/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000554multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000555 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000556 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000557 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
558 let Inst{31-27} = 0b11111;
559 let Inst{26-25} = 0b00;
560 let Inst{24} = signed;
561 let Inst{23} = 1;
562 let Inst{22-21} = opcod;
563 let Inst{20} = 1; // load
564 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000565 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000566 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000567 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
568 let Inst{31-27} = 0b11111;
569 let Inst{26-25} = 0b00;
570 let Inst{24} = signed;
571 let Inst{23} = 0;
572 let Inst{22-21} = opcod;
573 let Inst{20} = 1; // load
574 let Inst{11} = 1;
575 // Offset: index==TRUE, wback==FALSE
576 let Inst{10} = 1; // The P bit.
577 let Inst{8} = 0; // The W bit.
578 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000579 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000580 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000581 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
582 let Inst{31-27} = 0b11111;
583 let Inst{26-25} = 0b00;
584 let Inst{24} = signed;
585 let Inst{23} = 0;
586 let Inst{22-21} = opcod;
587 let Inst{20} = 1; // load
588 let Inst{11-6} = 0b000000;
589 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000590 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000591 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000592 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
593 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000594 let Inst{31-27} = 0b11111;
595 let Inst{26-25} = 0b00;
596 let Inst{24} = signed;
597 let Inst{23} = ?; // add = (U == '1')
598 let Inst{22-21} = opcod;
599 let Inst{20} = 1; // load
600 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000601 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000602}
603
David Goodwin73b8f162009-06-30 22:11:34 +0000604/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000605multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000606 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000607 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000608 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
609 let Inst{31-27} = 0b11111;
610 let Inst{26-23} = 0b0001;
611 let Inst{22-21} = opcod;
612 let Inst{20} = 0; // !load
613 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000614 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000615 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000616 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
617 let Inst{31-27} = 0b11111;
618 let Inst{26-23} = 0b0000;
619 let Inst{22-21} = opcod;
620 let Inst{20} = 0; // !load
621 let Inst{11} = 1;
622 // Offset: index==TRUE, wback==FALSE
623 let Inst{10} = 1; // The P bit.
624 let Inst{8} = 0; // The W bit.
625 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000626 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000627 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000628 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
629 let Inst{31-27} = 0b11111;
630 let Inst{26-23} = 0b0000;
631 let Inst{22-21} = opcod;
632 let Inst{20} = 0; // !load
633 let Inst{11-6} = 0b000000;
634 }
David Goodwin73b8f162009-06-30 22:11:34 +0000635}
636
Evan Chengd27c9fc2009-07-03 01:43:10 +0000637/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
638/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000639multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000640 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000641 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000642 [(set GPR:$dst, (opnode GPR:$src))]> {
643 let Inst{31-27} = 0b11111;
644 let Inst{26-23} = 0b0100;
645 let Inst{22-20} = opcod;
646 let Inst{19-16} = 0b1111; // Rn
647 let Inst{15-12} = 0b1111;
648 let Inst{7} = 1;
649 let Inst{5-4} = 0b00; // rotate
650 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000651 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000652 opc, ".w\t$dst, $src, ror $rot",
Johnny Chend68e1192009-12-15 17:24:14 +0000653 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]> {
654 let Inst{31-27} = 0b11111;
655 let Inst{26-23} = 0b0100;
656 let Inst{22-20} = opcod;
657 let Inst{19-16} = 0b1111; // Rn
658 let Inst{15-12} = 0b1111;
659 let Inst{7} = 1;
660 let Inst{5-4} = {?,?}; // rotate
661 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000662}
663
Johnny Chen267124c2010-03-04 22:24:41 +0000664// SXTB16 and UXTB16 do not need the .w qualifier.
665multiclass T2I_unary_rrot_nw<bits<3> opcod, string opc, PatFrag opnode> {
666 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
667 opc, "\t$dst, $src",
668 [(set GPR:$dst, (opnode GPR:$src))]> {
669 let Inst{31-27} = 0b11111;
670 let Inst{26-23} = 0b0100;
671 let Inst{22-20} = opcod;
672 let Inst{19-16} = 0b1111; // Rn
673 let Inst{15-12} = 0b1111;
674 let Inst{7} = 1;
675 let Inst{5-4} = 0b00; // rotate
676 }
677 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
678 opc, "\t$dst, $src, ror $rot",
679 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]> {
680 let Inst{31-27} = 0b11111;
681 let Inst{26-23} = 0b0100;
682 let Inst{22-20} = opcod;
683 let Inst{19-16} = 0b1111; // Rn
684 let Inst{15-12} = 0b1111;
685 let Inst{7} = 1;
686 let Inst{5-4} = {?,?}; // rotate
687 }
688}
689
Johnny Chen93042d12010-03-02 18:14:57 +0000690// DO variant - disassembly only, no pattern
691
692multiclass T2I_unary_rrot_DO<bits<3> opcod, string opc> {
693 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
694 opc, "\t$dst, $src", []> {
695 let Inst{31-27} = 0b11111;
696 let Inst{26-23} = 0b0100;
697 let Inst{22-20} = opcod;
698 let Inst{19-16} = 0b1111; // Rn
699 let Inst{15-12} = 0b1111;
700 let Inst{7} = 1;
701 let Inst{5-4} = 0b00; // rotate
702 }
703 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
704 opc, "\t$dst, $src, ror $rot", []> {
705 let Inst{31-27} = 0b11111;
706 let Inst{26-23} = 0b0100;
707 let Inst{22-20} = opcod;
708 let Inst{19-16} = 0b1111; // Rn
709 let Inst{15-12} = 0b1111;
710 let Inst{7} = 1;
711 let Inst{5-4} = {?,?}; // rotate
712 }
713}
714
Evan Chengd27c9fc2009-07-03 01:43:10 +0000715/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
716/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000717multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000718 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000719 opc, "\t$dst, $LHS, $RHS",
Johnny Chend68e1192009-12-15 17:24:14 +0000720 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]> {
721 let Inst{31-27} = 0b11111;
722 let Inst{26-23} = 0b0100;
723 let Inst{22-20} = opcod;
724 let Inst{15-12} = 0b1111;
725 let Inst{7} = 1;
726 let Inst{5-4} = 0b00; // rotate
727 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000728 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng699beba2009-10-27 00:08:59 +0000729 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chengd27c9fc2009-07-03 01:43:10 +0000730 [(set GPR:$dst, (opnode GPR:$LHS,
Johnny Chend68e1192009-12-15 17:24:14 +0000731 (rotr GPR:$RHS, rot_imm:$rot)))]> {
732 let Inst{31-27} = 0b11111;
733 let Inst{26-23} = 0b0100;
734 let Inst{22-20} = opcod;
735 let Inst{15-12} = 0b1111;
736 let Inst{7} = 1;
737 let Inst{5-4} = {?,?}; // rotate
738 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000739}
740
Johnny Chen93042d12010-03-02 18:14:57 +0000741// DO variant - disassembly only, no pattern
742
743multiclass T2I_bin_rrot_DO<bits<3> opcod, string opc> {
744 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
745 opc, "\t$dst, $LHS, $RHS", []> {
746 let Inst{31-27} = 0b11111;
747 let Inst{26-23} = 0b0100;
748 let Inst{22-20} = opcod;
749 let Inst{15-12} = 0b1111;
750 let Inst{7} = 1;
751 let Inst{5-4} = 0b00; // rotate
752 }
753 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
754 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot", []> {
755 let Inst{31-27} = 0b11111;
756 let Inst{26-23} = 0b0100;
757 let Inst{22-20} = opcod;
758 let Inst{15-12} = 0b1111;
759 let Inst{7} = 1;
760 let Inst{5-4} = {?,?}; // rotate
761 }
762}
763
Anton Korobeynikov52237112009-06-17 18:13:58 +0000764//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000765// Instructions
766//===----------------------------------------------------------------------===//
767
768//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000769// Miscellaneous Instructions.
770//
771
Evan Chenga09b9ca2009-06-24 23:47:58 +0000772// LEApcrel - Load a pc-relative address into a register without offending the
773// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000774def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000775 "adr$p.w\t$dst, #$label", []> {
776 let Inst{31-27} = 0b11110;
777 let Inst{25-24} = 0b10;
778 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
779 let Inst{22} = 0;
780 let Inst{20} = 0;
781 let Inst{19-16} = 0b1111; // Rn
782 let Inst{15} = 0;
783}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000784def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000785 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000786 "adr$p.w\t$dst, #${label}_${id}", []> {
787 let Inst{31-27} = 0b11110;
788 let Inst{25-24} = 0b10;
789 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
790 let Inst{22} = 0;
791 let Inst{20} = 0;
792 let Inst{19-16} = 0b1111; // Rn
793 let Inst{15} = 0;
794}
Evan Chenga09b9ca2009-06-24 23:47:58 +0000795
Evan Cheng86198642009-08-07 00:34:42 +0000796// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000797def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000798 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
799 let Inst{31-27} = 0b11110;
800 let Inst{25} = 0;
801 let Inst{24-21} = 0b1000;
802 let Inst{20} = ?; // The S bit.
803 let Inst{19-16} = 0b1101; // Rn = sp
804 let Inst{15} = 0;
805}
Jim Grosbach64171712010-02-16 21:07:46 +0000806def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000807 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
808 let Inst{31-27} = 0b11110;
809 let Inst{25} = 1;
810 let Inst{24-21} = 0b0000;
811 let Inst{20} = 0; // The S bit.
812 let Inst{19-16} = 0b1101; // Rn = sp
813 let Inst{15} = 0;
814}
Evan Cheng86198642009-08-07 00:34:42 +0000815
816// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000817def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000818 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
819 let Inst{31-27} = 0b11101;
820 let Inst{26-25} = 0b01;
821 let Inst{24-21} = 0b1000;
822 let Inst{20} = ?; // The S bit.
823 let Inst{19-16} = 0b1101; // Rn = sp
824 let Inst{15} = 0;
825}
Evan Cheng86198642009-08-07 00:34:42 +0000826
827// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000828def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000829 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
830 let Inst{31-27} = 0b11110;
831 let Inst{25} = 0;
832 let Inst{24-21} = 0b1101;
833 let Inst{20} = ?; // The S bit.
834 let Inst{19-16} = 0b1101; // Rn = sp
835 let Inst{15} = 0;
836}
David Goodwin5d598aa2009-08-19 18:00:44 +0000837def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000838 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
839 let Inst{31-27} = 0b11110;
840 let Inst{25} = 1;
841 let Inst{24-21} = 0b0101;
842 let Inst{20} = 0; // The S bit.
843 let Inst{19-16} = 0b1101; // Rn = sp
844 let Inst{15} = 0;
845}
Evan Cheng86198642009-08-07 00:34:42 +0000846
847// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000848def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
849 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000850 "sub", "\t$dst, $sp, $rhs", []> {
851 let Inst{31-27} = 0b11101;
852 let Inst{26-25} = 0b01;
853 let Inst{24-21} = 0b1101;
854 let Inst{20} = ?; // The S bit.
855 let Inst{19-16} = 0b1101; // Rn = sp
856 let Inst{15} = 0;
857}
Evan Cheng86198642009-08-07 00:34:42 +0000858
Johnny Chen93042d12010-03-02 18:14:57 +0000859// Signed and unsigned division, for disassembly only
860def t2SDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
861 "sdiv", "\t$dst, $a, $b", []> {
862 let Inst{31-27} = 0b11111;
863 let Inst{26-21} = 0b011100;
864 let Inst{20} = 0b1;
865 let Inst{15-12} = 0b1111;
866 let Inst{7-4} = 0b1111;
867}
868
869def t2UDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
870 "udiv", "\t$dst, $a, $b", []> {
871 let Inst{31-27} = 0b11111;
872 let Inst{26-21} = 0b011101;
873 let Inst{20} = 0b1;
874 let Inst{15-12} = 0b1111;
875 let Inst{7-4} = 0b1111;
876}
877
Evan Cheng86198642009-08-07 00:34:42 +0000878// Pseudo instruction that will expand into a t2SUBrSPi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000879let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng86198642009-08-07 00:34:42 +0000880def t2SUBrSPi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000881 NoItinerary, "@ sub.w\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000882def t2SUBrSPi12_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000883 NoItinerary, "@ subw\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000884def t2SUBrSPs_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000885 NoItinerary, "@ sub\t$dst, $sp, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000886} // usesCustomInserter
Evan Cheng86198642009-08-07 00:34:42 +0000887
888
Evan Chenga09b9ca2009-06-24 23:47:58 +0000889//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000890// Load / store Instructions.
891//
892
Evan Cheng055b0312009-06-29 07:51:04 +0000893// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000894let canFoldAsLoad = 1, isReMaterializable = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000895defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000896
Evan Chengf3c21b82009-06-30 02:15:48 +0000897// Loads with zero extension
Johnny Chend68e1192009-12-15 17:24:14 +0000898defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
899defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000900
Evan Chengf3c21b82009-06-30 02:15:48 +0000901// Loads with sign extension
Johnny Chend68e1192009-12-15 17:24:14 +0000902defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
903defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000904
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000905let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000906// Load doubleword
Johnny Chend68e1192009-12-15 17:24:14 +0000907def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000908 (ins t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000909 IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +0000910def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000911 (ins i32imm:$addr), IIC_iLoadi,
Johnny Chen83142992010-01-05 22:37:28 +0000912 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000913 let Inst{19-16} = 0b1111; // Rn
914}
Evan Chengf3c21b82009-06-30 02:15:48 +0000915}
916
917// zextload i1 -> zextload i8
918def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
919 (t2LDRBi12 t2addrmode_imm12:$addr)>;
920def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
921 (t2LDRBi8 t2addrmode_imm8:$addr)>;
922def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
923 (t2LDRBs t2addrmode_so_reg:$addr)>;
924def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
925 (t2LDRBpci tconstpool:$addr)>;
926
927// extload -> zextload
928// FIXME: Reduce the number of patterns by legalizing extload to zextload
929// earlier?
930def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
931 (t2LDRBi12 t2addrmode_imm12:$addr)>;
932def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
933 (t2LDRBi8 t2addrmode_imm8:$addr)>;
934def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
935 (t2LDRBs t2addrmode_so_reg:$addr)>;
936def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
937 (t2LDRBpci tconstpool:$addr)>;
938
939def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
940 (t2LDRBi12 t2addrmode_imm12:$addr)>;
941def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
942 (t2LDRBi8 t2addrmode_imm8:$addr)>;
943def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
944 (t2LDRBs t2addrmode_so_reg:$addr)>;
945def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
946 (t2LDRBpci tconstpool:$addr)>;
947
948def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
949 (t2LDRHi12 t2addrmode_imm12:$addr)>;
950def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
951 (t2LDRHi8 t2addrmode_imm8:$addr)>;
952def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
953 (t2LDRHs t2addrmode_so_reg:$addr)>;
954def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
955 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000956
Evan Chenge88d5ce2009-07-02 07:28:31 +0000957// Indexed loads
Evan Cheng78236f82009-07-03 00:08:19 +0000958let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000959def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000960 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000961 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000962 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000963 []>;
964
Johnny Chend68e1192009-12-15 17:24:14 +0000965def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000966 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000967 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000968 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000969 []>;
970
Johnny Chend68e1192009-12-15 17:24:14 +0000971def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000972 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000973 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000974 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000975 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000976def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000977 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000978 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000979 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000980 []>;
981
Johnny Chend68e1192009-12-15 17:24:14 +0000982def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000983 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000984 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000985 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000986 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000987def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000988 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000989 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000990 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000991 []>;
992
Johnny Chend68e1192009-12-15 17:24:14 +0000993def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000994 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000995 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000996 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000997 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000998def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000999 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001000 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001001 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001002 []>;
1003
Johnny Chend68e1192009-12-15 17:24:14 +00001004def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001005 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001006 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001007 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001008 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001009def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001010 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001011 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001012 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001013 []>;
Evan Cheng78236f82009-07-03 00:08:19 +00001014}
Evan Cheng4fbb9962009-07-02 23:16:11 +00001015
Johnny Chene54a3ef2010-03-03 18:45:36 +00001016// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1017// for disassembly only.
1018// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
1019class T2IldT<bit signed, bits<2> type, string opc>
1020 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi, opc,
1021 "\t$dst, $addr", []> {
1022 let Inst{31-27} = 0b11111;
1023 let Inst{26-25} = 0b00;
1024 let Inst{24} = signed;
1025 let Inst{23} = 0;
1026 let Inst{22-21} = type;
1027 let Inst{20} = 1; // load
1028 let Inst{11} = 1;
1029 let Inst{10-8} = 0b110; // PUW.
1030}
1031
1032def t2LDRT : T2IldT<0, 0b10, "ldrt">;
1033def t2LDRBT : T2IldT<0, 0b00, "ldrbt">;
1034def t2LDRHT : T2IldT<0, 0b01, "ldrht">;
1035def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt">;
1036def t2LDRSHT : T2IldT<1, 0b01, "ldrsht">;
1037
David Goodwin73b8f162009-06-30 22:11:34 +00001038// Store
Jim Grosbach80dc1162010-02-16 21:23:02 +00001039defm t2STR :T2I_st<0b10,"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
1040defm t2STRB:T2I_st<0b00,"strb",BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1041defm t2STRH:T2I_st<0b01,"strh",BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001042
David Goodwin6647cea2009-06-30 22:50:01 +00001043// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001044let mayLoad = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001045def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001046 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +00001047 IIC_iStorer, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001048
Evan Cheng6d94f112009-07-03 00:06:39 +00001049// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001050def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001051 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001052 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001053 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001054 [(set GPR:$base_wb,
1055 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1056
Johnny Chend68e1192009-12-15 17:24:14 +00001057def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001058 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001059 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001060 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001061 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001062 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001063
Johnny Chend68e1192009-12-15 17:24:14 +00001064def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001065 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001066 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001067 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001068 [(set GPR:$base_wb,
1069 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1070
Johnny Chend68e1192009-12-15 17:24:14 +00001071def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001072 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001073 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001074 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001075 [(set GPR:$base_wb,
1076 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1077
Johnny Chend68e1192009-12-15 17:24:14 +00001078def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001079 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001080 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001081 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001082 [(set GPR:$base_wb,
1083 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1084
Johnny Chend68e1192009-12-15 17:24:14 +00001085def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001086 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001087 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001088 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001089 [(set GPR:$base_wb,
1090 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1091
Johnny Chene54a3ef2010-03-03 18:45:36 +00001092// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1093// only.
1094// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
1095class T2IstT<bits<2> type, string opc>
1096 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), IIC_iStorei, opc,
1097 "\t$src, $addr", []> {
1098 let Inst{31-27} = 0b11111;
1099 let Inst{26-25} = 0b00;
1100 let Inst{24} = 0; // not signed
1101 let Inst{23} = 0;
1102 let Inst{22-21} = type;
1103 let Inst{20} = 0; // store
1104 let Inst{11} = 1;
1105 let Inst{10-8} = 0b110; // PUW
1106}
1107
1108def t2STRT : T2IstT<0b10, "strt">;
1109def t2STRBT : T2IstT<0b00, "strbt">;
1110def t2STRHT : T2IstT<0b01, "strht">;
David Goodwind1fa1202009-07-01 00:01:13 +00001111
Johnny Chenae1757b2010-03-11 01:13:36 +00001112// ldrd / strd pre / post variants
1113// For disassembly only.
1114
1115def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1116 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1117 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1118
1119def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1120 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1121 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1122
1123def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1124 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1125 NoItinerary, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
1126
1127def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1128 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1129 NoItinerary, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001130
Johnny Chen0635fc52010-03-04 17:40:44 +00001131// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1132// data/instruction access. These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001133//
1134// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
1135// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chen0635fc52010-03-04 17:40:44 +00001136multiclass T2Ipl<bit instr, bit write, string opc> {
1137
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001138 def i12 : T2I<(outs), (ins GPR:$base, i32imm:$imm), IIC_iLoadi, opc,
1139 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001140 let Inst{31-25} = 0b1111100;
1141 let Inst{24} = instr;
1142 let Inst{23} = 1; // U = 1
1143 let Inst{22} = 0;
1144 let Inst{21} = write;
1145 let Inst{20} = 1;
1146 let Inst{15-12} = 0b1111;
1147 }
1148
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001149 def i8 : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1150 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001151 let Inst{31-25} = 0b1111100;
1152 let Inst{24} = instr;
1153 let Inst{23} = 0; // U = 0
1154 let Inst{22} = 0;
1155 let Inst{21} = write;
1156 let Inst{20} = 1;
1157 let Inst{15-12} = 0b1111;
1158 let Inst{11-8} = 0b1100;
1159 }
1160
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001161 def pci : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1162 "\t[pc, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001163 let Inst{31-25} = 0b1111100;
1164 let Inst{24} = instr;
1165 let Inst{23} = ?; // add = (U == 1)
1166 let Inst{22} = 0;
1167 let Inst{21} = write;
1168 let Inst{20} = 1;
1169 let Inst{19-16} = 0b1111; // Rn = 0b1111
1170 let Inst{15-12} = 0b1111;
1171 }
1172
1173 def r : T2I<(outs), (ins GPR:$base, GPR:$a), IIC_iLoadi, opc,
1174 "\t[$base, $a]", []> {
1175 let Inst{31-25} = 0b1111100;
1176 let Inst{24} = instr;
1177 let Inst{23} = 0; // add = TRUE for T1
1178 let Inst{22} = 0;
1179 let Inst{21} = write;
1180 let Inst{20} = 1;
1181 let Inst{15-12} = 0b1111;
1182 let Inst{11-6} = 0000000;
1183 let Inst{5-4} = 0b00; // no shift is applied
1184 }
1185
1186 def s : T2I<(outs), (ins GPR:$base, GPR:$a, i32imm:$shamt), IIC_iLoadi, opc,
1187 "\t[$base, $a, lsl $shamt]", []> {
1188 let Inst{31-25} = 0b1111100;
1189 let Inst{24} = instr;
1190 let Inst{23} = 0; // add = TRUE for T1
1191 let Inst{22} = 0;
1192 let Inst{21} = write;
1193 let Inst{20} = 1;
1194 let Inst{15-12} = 0b1111;
1195 let Inst{11-6} = 0000000;
1196 }
1197}
1198
1199defm t2PLD : T2Ipl<0, 0, "pld">;
1200defm t2PLDW : T2Ipl<0, 1, "pldw">;
1201defm t2PLI : T2Ipl<1, 0, "pli">;
1202
Evan Cheng2889cce2009-07-03 00:18:36 +00001203//===----------------------------------------------------------------------===//
1204// Load / store multiple Instructions.
1205//
1206
Bob Wilson815baeb2010-03-13 01:08:20 +00001207let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
1208def t2LDM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1209 reglist:$dsts, variable_ops), IIC_iLoadm,
1210 "ldm${addr:submode}${p}${addr:wide}\t$addr, $dsts", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001211 let Inst{31-27} = 0b11101;
1212 let Inst{26-25} = 0b00;
1213 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1214 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001215 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001216 let Inst{20} = 1; // Load
1217}
Evan Cheng2889cce2009-07-03 00:18:36 +00001218
Bob Wilson815baeb2010-03-13 01:08:20 +00001219def t2LDM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1220 reglist:$dsts, variable_ops), IIC_iLoadm,
1221 "ldm${addr:submode}${p}${addr:wide}\t$addr, $dsts",
1222 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001223 let Inst{31-27} = 0b11101;
1224 let Inst{26-25} = 0b00;
1225 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1226 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001227 let Inst{21} = 1; // The W bit.
1228 let Inst{20} = 1; // Load
1229}
1230} // mayLoad, hasExtraDefRegAllocReq
1231
1232let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
1233def t2STM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1234 reglist:$srcs, variable_ops), IIC_iStorem,
1235 "stm${addr:submode}${p}${addr:wide}\t$addr, $srcs", []> {
1236 let Inst{31-27} = 0b11101;
1237 let Inst{26-25} = 0b00;
1238 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1239 let Inst{22} = 0;
1240 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001241 let Inst{20} = 0; // Store
1242}
Evan Cheng2889cce2009-07-03 00:18:36 +00001243
Bob Wilson815baeb2010-03-13 01:08:20 +00001244def t2STM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1245 reglist:$srcs, variable_ops),
1246 IIC_iStorem,
1247 "stm${addr:submode}${p}${addr:wide}\t$addr, $srcs",
1248 "$addr.addr = $wb", []> {
1249 let Inst{31-27} = 0b11101;
1250 let Inst{26-25} = 0b00;
1251 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1252 let Inst{22} = 0;
1253 let Inst{21} = 1; // The W bit.
1254 let Inst{20} = 0; // Store
1255}
1256} // mayStore, hasExtraSrcRegAllocReq
1257
Evan Cheng9cb9e672009-06-27 02:26:13 +00001258//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001259// Move Instructions.
1260//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001261
Evan Chengf49810c2009-06-23 17:48:47 +00001262let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001263def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001264 "mov", ".w\t$dst, $src", []> {
1265 let Inst{31-27} = 0b11101;
1266 let Inst{26-25} = 0b01;
1267 let Inst{24-21} = 0b0010;
1268 let Inst{20} = ?; // The S bit.
1269 let Inst{19-16} = 0b1111; // Rn
1270 let Inst{14-12} = 0b000;
1271 let Inst{7-4} = 0b0000;
1272}
Evan Chengf49810c2009-06-23 17:48:47 +00001273
Evan Cheng5adb66a2009-09-28 09:14:39 +00001274// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1275let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001276def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001277 "mov", ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001278 [(set GPR:$dst, t2_so_imm:$src)]> {
1279 let Inst{31-27} = 0b11110;
1280 let Inst{25} = 0;
1281 let Inst{24-21} = 0b0010;
1282 let Inst{20} = ?; // The S bit.
1283 let Inst{19-16} = 0b1111; // Rn
1284 let Inst{15} = 0;
1285}
David Goodwin83b35932009-06-26 16:10:07 +00001286
1287let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001288def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001289 "movw", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001290 [(set GPR:$dst, imm0_65535:$src)]> {
1291 let Inst{31-27} = 0b11110;
1292 let Inst{25} = 1;
1293 let Inst{24-21} = 0b0010;
1294 let Inst{20} = 0; // The S bit.
1295 let Inst{15} = 0;
1296}
Evan Chengf49810c2009-06-23 17:48:47 +00001297
Evan Cheng3850a6a2009-06-23 05:23:49 +00001298let Constraints = "$src = $dst" in
Evan Cheng5adb66a2009-09-28 09:14:39 +00001299def t2MOVTi16 : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001300 "movt", "\t$dst, $imm",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001301 [(set GPR:$dst,
Johnny Chend68e1192009-12-15 17:24:14 +00001302 (or (and GPR:$src, 0xffff), lo16AllZero:$imm))]> {
1303 let Inst{31-27} = 0b11110;
1304 let Inst{25} = 1;
1305 let Inst{24-21} = 0b0110;
1306 let Inst{20} = 0; // The S bit.
1307 let Inst{15} = 0;
1308}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001309
Evan Cheng20956592009-10-21 08:15:52 +00001310def : T2Pat<(or GPR:$src, 0xffff0000), (t2MOVTi16 GPR:$src, 0xffff)>;
1311
Anton Korobeynikov52237112009-06-17 18:13:58 +00001312//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001313// Extend Instructions.
1314//
1315
1316// Sign extenders
1317
Johnny Chend68e1192009-12-15 17:24:14 +00001318defm t2SXTB : T2I_unary_rrot<0b100, "sxtb",
1319 UnOpFrag<(sext_inreg node:$Src, i8)>>;
1320defm t2SXTH : T2I_unary_rrot<0b000, "sxth",
1321 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001322defm t2SXTB16 : T2I_unary_rrot_DO<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001323
Johnny Chend68e1192009-12-15 17:24:14 +00001324defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001325 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001326defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001327 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001328defm t2SXTAB16 : T2I_bin_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001329
Johnny Chen93042d12010-03-02 18:14:57 +00001330// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001331
1332// Zero extenders
1333
1334let AddedComplexity = 16 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001335defm t2UXTB : T2I_unary_rrot<0b101, "uxtb",
1336 UnOpFrag<(and node:$Src, 0x000000FF)>>;
1337defm t2UXTH : T2I_unary_rrot<0b001, "uxth",
1338 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Johnny Chen267124c2010-03-04 22:24:41 +00001339defm t2UXTB16 : T2I_unary_rrot_nw<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001340 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001341
1342def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1343 (t2UXTB16r_rot GPR:$Src, 24)>;
1344def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
1345 (t2UXTB16r_rot GPR:$Src, 8)>;
1346
Johnny Chend68e1192009-12-15 17:24:14 +00001347defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001348 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001349defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001350 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001351defm t2UXTAB16 : T2I_bin_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001352}
1353
1354//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001355// Arithmetic Instructions.
1356//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001357
Johnny Chend68e1192009-12-15 17:24:14 +00001358defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1359 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1360defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1361 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001362
Evan Chengf49810c2009-06-23 17:48:47 +00001363// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001364defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
1365 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1366defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
1367 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001368
Johnny Chend68e1192009-12-15 17:24:14 +00001369defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001370 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001371defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001372 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001373defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001374 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001375defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001376 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001377
David Goodwin752aa7d2009-07-27 16:39:05 +00001378// RSB
Johnny Chend68e1192009-12-15 17:24:14 +00001379defm t2RSB : T2I_rbin_is <0b1110, "rsb",
1380 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1381defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1382 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001383
1384// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001385let AddedComplexity = 1 in
1386def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1387 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
Evan Cheng9cb9e672009-06-27 02:26:13 +00001388def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1389 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1390def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1391 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001392
Johnny Chen93042d12010-03-02 18:14:57 +00001393// Select Bytes -- for disassembly only
1394
1395def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1396 "\t$dst, $a, $b", []> {
1397 let Inst{31-27} = 0b11111;
1398 let Inst{26-24} = 0b010;
1399 let Inst{23} = 0b1;
1400 let Inst{22-20} = 0b010;
1401 let Inst{15-12} = 0b1111;
1402 let Inst{7} = 0b1;
1403 let Inst{6-4} = 0b000;
1404}
1405
Johnny Chenadc77332010-02-26 22:04:29 +00001406// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1407// And Miscellaneous operations -- for disassembly only
1408class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc>
1409 : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, opc,
1410 "\t$dst, $a, $b", [/* For disassembly only; pattern left blank */]> {
1411 let Inst{31-27} = 0b11111;
1412 let Inst{26-23} = 0b0101;
1413 let Inst{22-20} = op22_20;
1414 let Inst{15-12} = 0b1111;
1415 let Inst{7-4} = op7_4;
1416}
1417
1418// Saturating add/subtract -- for disassembly only
1419
1420def t2QADD : T2I_pam<0b000, 0b1000, "qadd">;
1421def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1422def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1423def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1424def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1425def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1426def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
1427def t2QSUB : T2I_pam<0b000, 0b1010, "qsub">;
1428def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1429def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1430def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1431def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1432def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1433def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1434def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1435def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1436
1437// Signed/Unsigned add/subtract -- for disassembly only
1438
1439def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1440def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1441def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1442def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1443def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1444def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1445def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1446def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1447def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1448def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1449def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1450def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1451
1452// Signed/Unsigned halving add/subtract -- for disassembly only
1453
1454def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1455def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1456def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1457def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1458def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1459def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1460def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1461def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1462def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1463def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1464def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1465def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1466
1467// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1468
1469def t2USAD8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1470 NoItinerary, "usad8", "\t$dst, $a, $b", []> {
1471 let Inst{15-12} = 0b1111;
1472}
1473def t2USADA8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst),
1474 (ins GPR:$a, GPR:$b, GPR:$acc), NoItinerary, "usada8",
1475 "\t$dst, $a, $b, $acc", []>;
1476
1477// Signed/Unsigned saturate -- for disassembly only
1478
1479def t2SSATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001480 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001481 [/* For disassembly only; pattern left blank */]> {
1482 let Inst{31-27} = 0b11110;
1483 let Inst{25-22} = 0b1100;
1484 let Inst{20} = 0;
1485 let Inst{15} = 0;
1486 let Inst{21} = 0; // sh = '0'
1487}
1488
1489def t2SSATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001490 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001491 [/* For disassembly only; pattern left blank */]> {
1492 let Inst{31-27} = 0b11110;
1493 let Inst{25-22} = 0b1100;
1494 let Inst{20} = 0;
1495 let Inst{15} = 0;
1496 let Inst{21} = 1; // sh = '1'
1497}
1498
1499def t2SSAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1500 "ssat16", "\t$dst, $bit_pos, $a",
1501 [/* For disassembly only; pattern left blank */]> {
1502 let Inst{31-27} = 0b11110;
1503 let Inst{25-22} = 0b1100;
1504 let Inst{20} = 0;
1505 let Inst{15} = 0;
1506 let Inst{21} = 1; // sh = '1'
1507 let Inst{14-12} = 0b000; // imm3 = '000'
1508 let Inst{7-6} = 0b00; // imm2 = '00'
1509}
1510
1511def t2USATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001512 NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001513 [/* For disassembly only; pattern left blank */]> {
1514 let Inst{31-27} = 0b11110;
1515 let Inst{25-22} = 0b1110;
1516 let Inst{20} = 0;
1517 let Inst{15} = 0;
1518 let Inst{21} = 0; // sh = '0'
1519}
1520
1521def t2USATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001522 NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001523 [/* For disassembly only; pattern left blank */]> {
1524 let Inst{31-27} = 0b11110;
1525 let Inst{25-22} = 0b1110;
1526 let Inst{20} = 0;
1527 let Inst{15} = 0;
1528 let Inst{21} = 1; // sh = '1'
1529}
1530
1531def t2USAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1532 "usat16", "\t$dst, $bit_pos, $a",
1533 [/* For disassembly only; pattern left blank */]> {
1534 let Inst{31-27} = 0b11110;
1535 let Inst{25-22} = 0b1110;
1536 let Inst{20} = 0;
1537 let Inst{15} = 0;
1538 let Inst{21} = 1; // sh = '1'
1539 let Inst{14-12} = 0b000; // imm3 = '000'
1540 let Inst{7-6} = 0b00; // imm2 = '00'
1541}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001542
Evan Chengf49810c2009-06-23 17:48:47 +00001543//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001544// Shift and rotate Instructions.
1545//
1546
Johnny Chend68e1192009-12-15 17:24:14 +00001547defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1548defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1549defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1550defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001551
David Goodwinca01a8d2009-09-01 18:32:09 +00001552let Uses = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001553def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001554 "rrx", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001555 [(set GPR:$dst, (ARMrrx GPR:$src))]> {
1556 let Inst{31-27} = 0b11101;
1557 let Inst{26-25} = 0b01;
1558 let Inst{24-21} = 0b0010;
1559 let Inst{20} = ?; // The S bit.
1560 let Inst{19-16} = 0b1111; // Rn
1561 let Inst{14-12} = 0b000;
1562 let Inst{7-4} = 0b0011;
1563}
David Goodwinca01a8d2009-09-01 18:32:09 +00001564}
Evan Chenga67efd12009-06-23 19:39:13 +00001565
David Goodwin3583df72009-07-28 17:06:49 +00001566let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001567def t2MOVsrl_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001568 "lsrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001569 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]> {
1570 let Inst{31-27} = 0b11101;
1571 let Inst{26-25} = 0b01;
1572 let Inst{24-21} = 0b0010;
1573 let Inst{20} = 1; // The S bit.
1574 let Inst{19-16} = 0b1111; // Rn
1575 let Inst{5-4} = 0b01; // Shift type.
1576 // Shift amount = Inst{14-12:7-6} = 1.
1577 let Inst{14-12} = 0b000;
1578 let Inst{7-6} = 0b01;
1579}
David Goodwin5d598aa2009-08-19 18:00:44 +00001580def t2MOVsra_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001581 "asrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001582 [(set GPR:$dst, (ARMsra_flag GPR:$src))]> {
1583 let Inst{31-27} = 0b11101;
1584 let Inst{26-25} = 0b01;
1585 let Inst{24-21} = 0b0010;
1586 let Inst{20} = 1; // The S bit.
1587 let Inst{19-16} = 0b1111; // Rn
1588 let Inst{5-4} = 0b10; // Shift type.
1589 // Shift amount = Inst{14-12:7-6} = 1.
1590 let Inst{14-12} = 0b000;
1591 let Inst{7-6} = 0b01;
1592}
David Goodwin3583df72009-07-28 17:06:49 +00001593}
1594
Evan Chenga67efd12009-06-23 19:39:13 +00001595//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001596// Bitwise Instructions.
1597//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001598
Johnny Chend68e1192009-12-15 17:24:14 +00001599defm t2AND : T2I_bin_w_irs<0b0000, "and",
1600 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1601defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
1602 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1603defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
1604 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001605
Johnny Chend68e1192009-12-15 17:24:14 +00001606defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
1607 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001608
Evan Chengf49810c2009-06-23 17:48:47 +00001609let Constraints = "$src = $dst" in
David Goodwin5d598aa2009-08-19 18:00:44 +00001610def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001611 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Johnny Chend68e1192009-12-15 17:24:14 +00001612 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]> {
1613 let Inst{31-27} = 0b11110;
1614 let Inst{25} = 1;
1615 let Inst{24-20} = 0b10110;
1616 let Inst{19-16} = 0b1111; // Rn
1617 let Inst{15} = 0;
1618}
Evan Chengf49810c2009-06-23 17:48:47 +00001619
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001620def t2SBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001621 IIC_iALUi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
1622 let Inst{31-27} = 0b11110;
1623 let Inst{25} = 1;
1624 let Inst{24-20} = 0b10100;
1625 let Inst{15} = 0;
1626}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001627
1628def t2UBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001629 IIC_iALUi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
1630 let Inst{31-27} = 0b11110;
1631 let Inst{25} = 1;
1632 let Inst{24-20} = 0b11100;
1633 let Inst{15} = 0;
1634}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001635
Johnny Chen9474d552010-02-02 19:31:58 +00001636// A8.6.18 BFI - Bitfield insert (Encoding T1)
1637// Added for disassembler with the pattern field purposely left blank.
1638// FIXME: Utilize this instruction in codgen.
1639def t2BFI : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1640 IIC_iALUi, "bfi", "\t$dst, $src, $lsb, $width", []> {
1641 let Inst{31-27} = 0b11110;
1642 let Inst{25} = 1;
1643 let Inst{24-20} = 0b10110;
1644 let Inst{15} = 0;
1645}
Evan Chengf49810c2009-06-23 17:48:47 +00001646
Johnny Chend68e1192009-12-15 17:24:14 +00001647defm t2ORN : T2I_bin_irs<0b0011, "orn", BinOpFrag<(or node:$LHS,
1648 (not node:$RHS))>>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001649
1650// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1651let AddedComplexity = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001652defm t2MVN : T2I_un_irs <0b0011, "mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001653
1654
1655def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
1656 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
1657
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001658// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
David Goodwin8f652532009-07-30 21:51:41 +00001659def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001660 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001661 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001662
1663def : T2Pat<(t2_so_imm_not:$src),
1664 (t2MVNi t2_so_imm_not:$src)>;
1665
Evan Chengf49810c2009-06-23 17:48:47 +00001666//===----------------------------------------------------------------------===//
1667// Multiply Instructions.
1668//
Evan Cheng8de898a2009-06-26 00:19:44 +00001669let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001670def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001671 "mul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001672 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]> {
1673 let Inst{31-27} = 0b11111;
1674 let Inst{26-23} = 0b0110;
1675 let Inst{22-20} = 0b000;
1676 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1677 let Inst{7-4} = 0b0000; // Multiply
1678}
Evan Chengf49810c2009-06-23 17:48:47 +00001679
David Goodwin5d598aa2009-08-19 18:00:44 +00001680def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001681 "mla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001682 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]> {
1683 let Inst{31-27} = 0b11111;
1684 let Inst{26-23} = 0b0110;
1685 let Inst{22-20} = 0b000;
1686 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1687 let Inst{7-4} = 0b0000; // Multiply
1688}
Evan Chengf49810c2009-06-23 17:48:47 +00001689
David Goodwin5d598aa2009-08-19 18:00:44 +00001690def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001691 "mls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001692 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]> {
1693 let Inst{31-27} = 0b11111;
1694 let Inst{26-23} = 0b0110;
1695 let Inst{22-20} = 0b000;
1696 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1697 let Inst{7-4} = 0b0001; // Multiply and Subtract
1698}
Evan Chengf49810c2009-06-23 17:48:47 +00001699
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001700// Extra precision multiplies with low / high results
1701let neverHasSideEffects = 1 in {
1702let isCommutable = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001703def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001704 "smull", "\t$ldst, $hdst, $a, $b", []> {
1705 let Inst{31-27} = 0b11111;
1706 let Inst{26-23} = 0b0111;
1707 let Inst{22-20} = 0b000;
1708 let Inst{7-4} = 0b0000;
1709}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001710
David Goodwin5d598aa2009-08-19 18:00:44 +00001711def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001712 "umull", "\t$ldst, $hdst, $a, $b", []> {
1713 let Inst{31-27} = 0b11111;
1714 let Inst{26-23} = 0b0111;
1715 let Inst{22-20} = 0b010;
1716 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001717}
Johnny Chend68e1192009-12-15 17:24:14 +00001718} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001719
1720// Multiply + accumulate
David Goodwin5d598aa2009-08-19 18:00:44 +00001721def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001722 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1723 let Inst{31-27} = 0b11111;
1724 let Inst{26-23} = 0b0111;
1725 let Inst{22-20} = 0b100;
1726 let Inst{7-4} = 0b0000;
1727}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001728
David Goodwin5d598aa2009-08-19 18:00:44 +00001729def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001730 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1731 let Inst{31-27} = 0b11111;
1732 let Inst{26-23} = 0b0111;
1733 let Inst{22-20} = 0b110;
1734 let Inst{7-4} = 0b0000;
1735}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001736
David Goodwin5d598aa2009-08-19 18:00:44 +00001737def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001738 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1739 let Inst{31-27} = 0b11111;
1740 let Inst{26-23} = 0b0111;
1741 let Inst{22-20} = 0b110;
1742 let Inst{7-4} = 0b0110;
1743}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001744} // neverHasSideEffects
1745
Johnny Chen93042d12010-03-02 18:14:57 +00001746// Rounding variants of the below included for disassembly only
1747
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001748// Most significant word multiply
David Goodwin5d598aa2009-08-19 18:00:44 +00001749def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001750 "smmul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001751 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]> {
1752 let Inst{31-27} = 0b11111;
1753 let Inst{26-23} = 0b0110;
1754 let Inst{22-20} = 0b101;
1755 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1756 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1757}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001758
Johnny Chen93042d12010-03-02 18:14:57 +00001759def t2SMMULR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
1760 "smmulr", "\t$dst, $a, $b", []> {
1761 let Inst{31-27} = 0b11111;
1762 let Inst{26-23} = 0b0110;
1763 let Inst{22-20} = 0b101;
1764 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1765 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1766}
1767
David Goodwin5d598aa2009-08-19 18:00:44 +00001768def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001769 "smmla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001770 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]> {
1771 let Inst{31-27} = 0b11111;
1772 let Inst{26-23} = 0b0110;
1773 let Inst{22-20} = 0b101;
1774 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1775 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1776}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001777
Johnny Chen93042d12010-03-02 18:14:57 +00001778def t2SMMLAR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1779 "smmlar", "\t$dst, $a, $b, $c", []> {
1780 let Inst{31-27} = 0b11111;
1781 let Inst{26-23} = 0b0110;
1782 let Inst{22-20} = 0b101;
1783 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1784 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1785}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001786
David Goodwin5d598aa2009-08-19 18:00:44 +00001787def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001788 "smmls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001789 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]> {
1790 let Inst{31-27} = 0b11111;
1791 let Inst{26-23} = 0b0110;
1792 let Inst{22-20} = 0b110;
1793 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1794 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1795}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001796
Johnny Chen93042d12010-03-02 18:14:57 +00001797def t2SMMLSR : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1798 "smmlsr", "\t$dst, $a, $b, $c", []> {
1799 let Inst{31-27} = 0b11111;
1800 let Inst{26-23} = 0b0110;
1801 let Inst{22-20} = 0b110;
1802 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1803 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1804}
1805
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001806multiclass T2I_smul<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001807 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001808 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001809 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001810 (sext_inreg GPR:$b, i16)))]> {
1811 let Inst{31-27} = 0b11111;
1812 let Inst{26-23} = 0b0110;
1813 let Inst{22-20} = 0b001;
1814 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1815 let Inst{7-6} = 0b00;
1816 let Inst{5-4} = 0b00;
1817 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001818
David Goodwin5d598aa2009-08-19 18:00:44 +00001819 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001820 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001821 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001822 (sra GPR:$b, (i32 16))))]> {
1823 let Inst{31-27} = 0b11111;
1824 let Inst{26-23} = 0b0110;
1825 let Inst{22-20} = 0b001;
1826 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1827 let Inst{7-6} = 0b00;
1828 let Inst{5-4} = 0b01;
1829 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001830
David Goodwin5d598aa2009-08-19 18:00:44 +00001831 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001832 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001833 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001834 (sext_inreg GPR:$b, i16)))]> {
1835 let Inst{31-27} = 0b11111;
1836 let Inst{26-23} = 0b0110;
1837 let Inst{22-20} = 0b001;
1838 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1839 let Inst{7-6} = 0b00;
1840 let Inst{5-4} = 0b10;
1841 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001842
David Goodwin5d598aa2009-08-19 18:00:44 +00001843 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001844 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001845 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001846 (sra GPR:$b, (i32 16))))]> {
1847 let Inst{31-27} = 0b11111;
1848 let Inst{26-23} = 0b0110;
1849 let Inst{22-20} = 0b001;
1850 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1851 let Inst{7-6} = 0b00;
1852 let Inst{5-4} = 0b11;
1853 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001854
David Goodwin5d598aa2009-08-19 18:00:44 +00001855 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001856 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001857 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001858 (sext_inreg GPR:$b, i16)), (i32 16)))]> {
1859 let Inst{31-27} = 0b11111;
1860 let Inst{26-23} = 0b0110;
1861 let Inst{22-20} = 0b011;
1862 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1863 let Inst{7-6} = 0b00;
1864 let Inst{5-4} = 0b00;
1865 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001866
David Goodwin5d598aa2009-08-19 18:00:44 +00001867 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001868 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001869 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001870 (sra GPR:$b, (i32 16))), (i32 16)))]> {
1871 let Inst{31-27} = 0b11111;
1872 let Inst{26-23} = 0b0110;
1873 let Inst{22-20} = 0b011;
1874 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1875 let Inst{7-6} = 0b00;
1876 let Inst{5-4} = 0b01;
1877 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001878}
1879
1880
1881multiclass T2I_smla<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001882 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001883 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001884 [(set GPR:$dst, (add GPR:$acc,
1885 (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001886 (sext_inreg GPR:$b, i16))))]> {
1887 let Inst{31-27} = 0b11111;
1888 let Inst{26-23} = 0b0110;
1889 let Inst{22-20} = 0b001;
1890 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1891 let Inst{7-6} = 0b00;
1892 let Inst{5-4} = 0b00;
1893 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001894
David Goodwin5d598aa2009-08-19 18:00:44 +00001895 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001896 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001897 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001898 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001899 let Inst{31-27} = 0b11111;
1900 let Inst{26-23} = 0b0110;
1901 let Inst{22-20} = 0b001;
1902 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1903 let Inst{7-6} = 0b00;
1904 let Inst{5-4} = 0b01;
1905 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001906
David Goodwin5d598aa2009-08-19 18:00:44 +00001907 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001908 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001909 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001910 (sext_inreg GPR:$b, i16))))]> {
1911 let Inst{31-27} = 0b11111;
1912 let Inst{26-23} = 0b0110;
1913 let Inst{22-20} = 0b001;
1914 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1915 let Inst{7-6} = 0b00;
1916 let Inst{5-4} = 0b10;
1917 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001918
David Goodwin5d598aa2009-08-19 18:00:44 +00001919 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001920 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001921 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001922 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001923 let Inst{31-27} = 0b11111;
1924 let Inst{26-23} = 0b0110;
1925 let Inst{22-20} = 0b001;
1926 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1927 let Inst{7-6} = 0b00;
1928 let Inst{5-4} = 0b11;
1929 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001930
David Goodwin5d598aa2009-08-19 18:00:44 +00001931 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001932 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001933 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001934 (sext_inreg GPR:$b, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001935 let Inst{31-27} = 0b11111;
1936 let Inst{26-23} = 0b0110;
1937 let Inst{22-20} = 0b011;
1938 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1939 let Inst{7-6} = 0b00;
1940 let Inst{5-4} = 0b00;
1941 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001942
David Goodwin5d598aa2009-08-19 18:00:44 +00001943 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001944 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001945 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001946 (sra GPR:$b, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001947 let Inst{31-27} = 0b11111;
1948 let Inst{26-23} = 0b0110;
1949 let Inst{22-20} = 0b011;
1950 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1951 let Inst{7-6} = 0b00;
1952 let Inst{5-4} = 0b01;
1953 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001954}
1955
1956defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1957defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1958
Johnny Chenadc77332010-02-26 22:04:29 +00001959// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
1960def t2SMLALBB : T2I_mac<1, 0b100, 0b1000, (outs GPR:$ldst,GPR:$hdst),
1961 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1962 [/* For disassembly only; pattern left blank */]>;
1963def t2SMLALBT : T2I_mac<1, 0b100, 0b1001, (outs GPR:$ldst,GPR:$hdst),
1964 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1965 [/* For disassembly only; pattern left blank */]>;
1966def t2SMLALTB : T2I_mac<1, 0b100, 0b1010, (outs GPR:$ldst,GPR:$hdst),
1967 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1968 [/* For disassembly only; pattern left blank */]>;
1969def t2SMLALTT : T2I_mac<1, 0b100, 0b1011, (outs GPR:$ldst,GPR:$hdst),
1970 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1971 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001972
Johnny Chenadc77332010-02-26 22:04:29 +00001973// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1974// These are for disassembly only.
1975
1976def t2SMUAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1977 IIC_iMAC32, "smuad", "\t$dst, $a, $b", []> {
1978 let Inst{15-12} = 0b1111;
1979}
1980def t2SMUADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1981 IIC_iMAC32, "smuadx", "\t$dst, $a, $b", []> {
1982 let Inst{15-12} = 0b1111;
1983}
1984def t2SMUSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1985 IIC_iMAC32, "smusd", "\t$dst, $a, $b", []> {
1986 let Inst{15-12} = 0b1111;
1987}
1988def t2SMUSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1989 IIC_iMAC32, "smusdx", "\t$dst, $a, $b", []> {
1990 let Inst{15-12} = 0b1111;
1991}
1992def t2SMLAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst),
1993 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlad",
1994 "\t$dst, $a, $b, $acc", []>;
1995def t2SMLADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst),
1996 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smladx",
1997 "\t$dst, $a, $b, $acc", []>;
1998def t2SMLSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst),
1999 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsd",
2000 "\t$dst, $a, $b, $acc", []>;
2001def t2SMLSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst),
2002 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsdx",
2003 "\t$dst, $a, $b, $acc", []>;
2004def t2SMLALD : T2I_mac<1, 0b100, 0b1100, (outs GPR:$ldst,GPR:$hdst),
2005 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlald",
2006 "\t$ldst, $hdst, $a, $b", []>;
2007def t2SMLALDX : T2I_mac<1, 0b100, 0b1101, (outs GPR:$ldst,GPR:$hdst),
2008 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaldx",
2009 "\t$ldst, $hdst, $a, $b", []>;
2010def t2SMLSLD : T2I_mac<1, 0b101, 0b1100, (outs GPR:$ldst,GPR:$hdst),
2011 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsld",
2012 "\t$ldst, $hdst, $a, $b", []>;
2013def t2SMLSLDX : T2I_mac<1, 0b101, 0b1101, (outs GPR:$ldst,GPR:$hdst),
2014 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsldx",
2015 "\t$ldst, $hdst, $a, $b", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002016
2017//===----------------------------------------------------------------------===//
2018// Misc. Arithmetic Instructions.
2019//
2020
Jim Grosbach80dc1162010-02-16 21:23:02 +00002021class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2022 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00002023 : T2I<oops, iops, itin, opc, asm, pattern> {
2024 let Inst{31-27} = 0b11111;
2025 let Inst{26-22} = 0b01010;
2026 let Inst{21-20} = op1;
2027 let Inst{15-12} = 0b1111;
2028 let Inst{7-6} = 0b10;
2029 let Inst{5-4} = op2;
2030}
Evan Chengf49810c2009-06-23 17:48:47 +00002031
Johnny Chend68e1192009-12-15 17:24:14 +00002032def t2CLZ : T2I_misc<0b11, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2033 "clz", "\t$dst, $src", [(set GPR:$dst, (ctlz GPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002034
Jim Grosbach3482c802010-01-18 19:58:49 +00002035def t2RBIT : T2I_misc<0b01, 0b10, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002036 "rbit", "\t$dst, $src",
2037 [(set GPR:$dst, (ARMrbit GPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002038
Johnny Chend68e1192009-12-15 17:24:14 +00002039def t2REV : T2I_misc<0b01, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2040 "rev", ".w\t$dst, $src", [(set GPR:$dst, (bswap GPR:$src))]>;
2041
2042def t2REV16 : T2I_misc<0b01, 0b01, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2043 "rev16", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00002044 [(set GPR:$dst,
2045 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2046 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2047 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2048 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
2049
Johnny Chend68e1192009-12-15 17:24:14 +00002050def t2REVSH : T2I_misc<0b01, 0b11, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2051 "revsh", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00002052 [(set GPR:$dst,
2053 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +00002054 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
Evan Chengf49810c2009-06-23 17:48:47 +00002055 (shl GPR:$src, (i32 8))), i16))]>;
2056
Evan Cheng40289b02009-07-07 05:35:52 +00002057def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00002058 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00002059 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2060 (and (shl GPR:$src2, (i32 imm:$shamt)),
Johnny Chend68e1192009-12-15 17:24:14 +00002061 0xFFFF0000)))]> {
2062 let Inst{31-27} = 0b11101;
2063 let Inst{26-25} = 0b01;
2064 let Inst{24-20} = 0b01100;
2065 let Inst{5} = 0; // BT form
2066 let Inst{4} = 0;
2067}
Evan Cheng40289b02009-07-07 05:35:52 +00002068
2069// Alternate cases for PKHBT where identities eliminate some nodes.
2070def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2071 (t2PKHBT GPR:$src1, GPR:$src2, 0)>;
2072def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2073 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
2074
2075def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00002076 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00002077 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2078 (and (sra GPR:$src2, imm16_31:$shamt),
Johnny Chend68e1192009-12-15 17:24:14 +00002079 0xFFFF)))]> {
2080 let Inst{31-27} = 0b11101;
2081 let Inst{26-25} = 0b01;
2082 let Inst{24-20} = 0b01100;
2083 let Inst{5} = 1; // TB form
2084 let Inst{4} = 0;
2085}
Evan Cheng40289b02009-07-07 05:35:52 +00002086
2087// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2088// a shift amount of 0 is *not legal* here, it is PKHBT instead.
2089def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
2090 (t2PKHTB GPR:$src1, GPR:$src2, 16)>;
2091def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
2092 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2093 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002094
2095//===----------------------------------------------------------------------===//
2096// Comparison Instructions...
2097//
2098
Johnny Chend68e1192009-12-15 17:24:14 +00002099defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
2100 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2101defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
2102 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002103
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002104//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2105// Compare-to-zero still works out, just not the relationals
2106//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2107// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002108defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
2109 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002110
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002111//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2112// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002113
David Goodwinc0309b42009-06-29 15:33:01 +00002114def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002115 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002116
Johnny Chend68e1192009-12-15 17:24:14 +00002117defm t2TST : T2I_cmp_irs<0b0000, "tst",
2118 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
2119defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
2120 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002121
2122// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
2123// Short range conditional branch. Looks awesome for loops. Need to figure
2124// out how to use this one.
2125
Evan Chenge253c952009-07-07 20:39:03 +00002126
2127// Conditional moves
2128// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002129// a two-value operand where a dag node expects two operands. :(
David Goodwin5d598aa2009-08-19 18:00:44 +00002130def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00002131 "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002132 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002133 RegConstraint<"$false = $dst"> {
2134 let Inst{31-27} = 0b11101;
2135 let Inst{26-25} = 0b01;
2136 let Inst{24-21} = 0b0010;
2137 let Inst{20} = 0; // The S bit.
2138 let Inst{19-16} = 0b1111; // Rn
2139 let Inst{14-12} = 0b000;
2140 let Inst{7-4} = 0b0000;
2141}
Evan Chenge253c952009-07-07 20:39:03 +00002142
David Goodwin5d598aa2009-08-19 18:00:44 +00002143def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00002144 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002145[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002146 RegConstraint<"$false = $dst"> {
2147 let Inst{31-27} = 0b11110;
2148 let Inst{25} = 0;
2149 let Inst{24-21} = 0b0010;
2150 let Inst{20} = 0; // The S bit.
2151 let Inst{19-16} = 0b1111; // Rn
2152 let Inst{15} = 0;
2153}
Evan Chengf49810c2009-06-23 17:48:47 +00002154
Johnny Chend68e1192009-12-15 17:24:14 +00002155class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2156 string opc, string asm, list<dag> pattern>
2157 : T2I<oops, iops, itin, opc, asm, pattern> {
2158 let Inst{31-27} = 0b11101;
2159 let Inst{26-25} = 0b01;
2160 let Inst{24-21} = 0b0010;
2161 let Inst{20} = 0; // The S bit.
2162 let Inst{19-16} = 0b1111; // Rn
2163 let Inst{5-4} = opcod; // Shift type.
2164}
2165def t2MOVCClsl : T2I_movcc_sh<0b00, (outs GPR:$dst),
2166 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2167 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
2168 RegConstraint<"$false = $dst">;
2169def t2MOVCClsr : T2I_movcc_sh<0b01, (outs GPR:$dst),
2170 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2171 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
2172 RegConstraint<"$false = $dst">;
2173def t2MOVCCasr : T2I_movcc_sh<0b10, (outs GPR:$dst),
2174 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2175 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
2176 RegConstraint<"$false = $dst">;
2177def t2MOVCCror : T2I_movcc_sh<0b11, (outs GPR:$dst),
2178 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2179 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
2180 RegConstraint<"$false = $dst">;
Evan Cheng13f8b362009-08-01 01:43:45 +00002181
David Goodwin5e47a9a2009-06-30 18:04:13 +00002182//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002183// Atomic operations intrinsics
2184//
2185
2186// memory barriers protect the atomic sequences
2187let hasSideEffects = 1 in {
2188def t2Int_MemBarrierV7 : AInoP<(outs), (ins),
Johnny Chenc0b5dce2010-03-11 21:02:50 +00002189 ThumbFrm, NoItinerary,
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002190 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002191 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002192 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002193 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002194 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00002195 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002196}
2197
2198def t2Int_SyncBarrierV7 : AInoP<(outs), (ins),
Johnny Chenc0b5dce2010-03-11 21:02:50 +00002199 ThumbFrm, NoItinerary,
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002200 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002201 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002202 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002203 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002204 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00002205 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002206}
2207}
2208
Johnny Chena4339822010-03-03 00:16:28 +00002209// Helper class for multiclass T2MemB -- for disassembly only
2210class T2I_memb<string opc, string asm>
2211 : T2I<(outs), (ins), NoItinerary, opc, asm,
2212 [/* For disassembly only; pattern left blank */]>,
2213 Requires<[IsThumb2, HasV7]> {
2214 let Inst{31-20} = 0xf3b;
2215 let Inst{15-14} = 0b10;
2216 let Inst{12} = 0;
2217}
2218
2219multiclass T2MemB<bits<4> op7_4, string opc> {
2220
2221 def st : T2I_memb<opc, "\tst"> {
2222 let Inst{7-4} = op7_4;
2223 let Inst{3-0} = 0b1110;
2224 }
2225
2226 def ish : T2I_memb<opc, "\tish"> {
2227 let Inst{7-4} = op7_4;
2228 let Inst{3-0} = 0b1011;
2229 }
2230
2231 def ishst : T2I_memb<opc, "\tishst"> {
2232 let Inst{7-4} = op7_4;
2233 let Inst{3-0} = 0b1010;
2234 }
2235
2236 def nsh : T2I_memb<opc, "\tnsh"> {
2237 let Inst{7-4} = op7_4;
2238 let Inst{3-0} = 0b0111;
2239 }
2240
2241 def nshst : T2I_memb<opc, "\tnshst"> {
2242 let Inst{7-4} = op7_4;
2243 let Inst{3-0} = 0b0110;
2244 }
2245
2246 def osh : T2I_memb<opc, "\tosh"> {
2247 let Inst{7-4} = op7_4;
2248 let Inst{3-0} = 0b0011;
2249 }
2250
2251 def oshst : T2I_memb<opc, "\toshst"> {
2252 let Inst{7-4} = op7_4;
2253 let Inst{3-0} = 0b0010;
2254 }
2255}
2256
2257// These DMB variants are for disassembly only.
2258defm t2DMB : T2MemB<0b0101, "dmb">;
2259
2260// These DSB variants are for disassembly only.
2261defm t2DSB : T2MemB<0b0100, "dsb">;
2262
2263// ISB has only full system option -- for disassembly only
2264def t2ISBsy : T2I_memb<"isb", ""> {
2265 let Inst{7-4} = 0b0110;
2266 let Inst{3-0} = 0b1111;
2267}
2268
Johnny Chend68e1192009-12-15 17:24:14 +00002269class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2270 InstrItinClass itin, string opc, string asm, string cstr,
2271 list<dag> pattern, bits<4> rt2 = 0b1111>
2272 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2273 let Inst{31-27} = 0b11101;
2274 let Inst{26-20} = 0b0001101;
2275 let Inst{11-8} = rt2;
2276 let Inst{7-6} = 0b01;
2277 let Inst{5-4} = opcod;
2278 let Inst{3-0} = 0b1111;
2279}
2280class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2281 InstrItinClass itin, string opc, string asm, string cstr,
2282 list<dag> pattern, bits<4> rt2 = 0b1111>
2283 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2284 let Inst{31-27} = 0b11101;
2285 let Inst{26-20} = 0b0001100;
2286 let Inst{11-8} = rt2;
2287 let Inst{7-6} = 0b01;
2288 let Inst{5-4} = opcod;
2289}
2290
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002291let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00002292def t2LDREXB : T2I_ldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2293 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2294 "", []>;
2295def t2LDREXH : T2I_ldrex<0b01, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2296 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2297 "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002298def t2LDREX : Thumb2I<(outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002299 Size4Bytes, NoItinerary,
2300 "ldrex", "\t$dest, [$ptr]", "",
2301 []> {
2302 let Inst{31-27} = 0b11101;
2303 let Inst{26-20} = 0b0000101;
2304 let Inst{11-8} = 0b1111;
2305 let Inst{7-0} = 0b00000000; // imm8 = 0
2306}
2307def t2LDREXD : T2I_ldrex<0b11, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
2308 AddrModeNone, Size4Bytes, NoItinerary,
2309 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2310 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002311}
2312
Jim Grosbach587b0722009-12-16 19:44:06 +00002313let mayStore = 1, Constraints = "@earlyclobber $success" in {
Johnny Chend68e1192009-12-15 17:24:14 +00002314def t2STREXB : T2I_strex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2315 AddrModeNone, Size4Bytes, NoItinerary,
2316 "strexb", "\t$success, $src, [$ptr]", "", []>;
2317def t2STREXH : T2I_strex<0b01, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2318 AddrModeNone, Size4Bytes, NoItinerary,
2319 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002320def t2STREX : Thumb2I<(outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002321 AddrModeNone, Size4Bytes, NoItinerary,
2322 "strex", "\t$success, $src, [$ptr]", "",
2323 []> {
2324 let Inst{31-27} = 0b11101;
2325 let Inst{26-20} = 0b0000100;
2326 let Inst{7-0} = 0b00000000; // imm8 = 0
2327}
2328def t2STREXD : T2I_strex<0b11, (outs GPR:$success),
2329 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2330 AddrModeNone, Size4Bytes, NoItinerary,
2331 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2332 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002333}
2334
Johnny Chen10a77e12010-03-02 22:11:06 +00002335// Clear-Exclusive is for disassembly only.
2336def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2337 [/* For disassembly only; pattern left blank */]>,
2338 Requires<[IsARM, HasV7]> {
2339 let Inst{31-20} = 0xf3b;
2340 let Inst{15-14} = 0b10;
2341 let Inst{12} = 0;
2342 let Inst{7-4} = 0b0010;
2343}
2344
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002345//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002346// TLS Instructions
2347//
2348
2349// __aeabi_read_tp preserves the registers r1-r3.
2350let isCall = 1,
2351 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002352 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002353 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002354 [(set R0, ARMthread_pointer)]> {
2355 let Inst{31-27} = 0b11110;
2356 let Inst{15-14} = 0b11;
2357 let Inst{12} = 1;
2358 }
David Goodwin334c2642009-07-08 16:09:28 +00002359}
2360
2361//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002362// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002363// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002364// address and save #0 in R0 for the non-longjmp case.
2365// Since by its nature we may be coming from some other function to get
2366// here, and we're using the stack frame for the containing function to
2367// save/restore registers, we can't keep anything live in regs across
2368// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2369// when we get here from a longjmp(). We force everthing out of registers
2370// except for our own input by listing the relevant registers in Defs. By
2371// doing so, we also cause the prologue/epilogue code to actively preserve
2372// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002373// The current SP is passed in $val, and we reuse the reg as a scratch.
2374let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002375 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2376 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002377 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
2378 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002379 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins GPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00002380 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +00002381 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
2382 "\tmov\t$val, pc\n"
2383 "\tadds\t$val, #9\n"
2384 "\tstr\t$val, [$src, #4]\n"
Evan Cheng699beba2009-10-27 00:08:59 +00002385 "\tmovs\tr0, #0\n"
2386 "\tb\t1f\n"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002387 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00002388 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002389 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, tGPR:$val))]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002390}
2391
2392
2393
2394//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002395// Control-Flow Instructions
2396//
2397
Evan Chengc50a1cb2009-07-09 22:58:39 +00002398// FIXME: remove when we have a way to marking a MI with these properties.
2399// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2400// operand list.
2401// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002402let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2403 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00002404 def t2LDM_RET : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
2405 reglist:$dsts, variable_ops), IIC_Br,
2406 "ldm${addr:submode}${p}${addr:wide}\t$addr, $dsts",
2407 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002408 let Inst{31-27} = 0b11101;
2409 let Inst{26-25} = 0b00;
2410 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
2411 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00002412 let Inst{21} = 1; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{20} = 1; // Load
2414}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002415
David Goodwin5e47a9a2009-06-30 18:04:13 +00002416let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2417let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002418def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002419 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002420 [(br bb:$target)]> {
2421 let Inst{31-27} = 0b11110;
2422 let Inst{15-14} = 0b10;
2423 let Inst{12} = 1;
2424}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002425
Evan Cheng5657c012009-07-29 02:18:14 +00002426let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00002427def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002428 T2JTI<(outs),
2429 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +00002430 IIC_Br, "mov\tpc, $target\n$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002431 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2432 let Inst{31-27} = 0b11101;
2433 let Inst{26-20} = 0b0100100;
2434 let Inst{19-16} = 0b1111;
2435 let Inst{14-12} = 0b000;
2436 let Inst{11-8} = 0b1111; // Rd = pc
2437 let Inst{7-4} = 0b0000;
2438}
Evan Cheng5657c012009-07-29 02:18:14 +00002439
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002440// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00002441def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002442 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002443 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002444 IIC_Br, "tbb\t$index\n$jt", []> {
2445 let Inst{31-27} = 0b11101;
2446 let Inst{26-20} = 0b0001101;
2447 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2448 let Inst{15-8} = 0b11110000;
2449 let Inst{7-4} = 0b0000; // B form
2450}
Evan Cheng5657c012009-07-29 02:18:14 +00002451
2452def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002453 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002454 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002455 IIC_Br, "tbh\t$index\n$jt", []> {
2456 let Inst{31-27} = 0b11101;
2457 let Inst{26-20} = 0b0001101;
2458 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2459 let Inst{15-8} = 0b11110000;
2460 let Inst{7-4} = 0b0001; // H form
2461}
Johnny Chen93042d12010-03-02 18:14:57 +00002462
2463// Generic versions of the above two instructions, for disassembly only
2464
2465def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2466 "tbb", "\t[$a, $b]", []>{
2467 let Inst{31-27} = 0b11101;
2468 let Inst{26-20} = 0b0001101;
2469 let Inst{15-8} = 0b11110000;
2470 let Inst{7-4} = 0b0000; // B form
2471}
2472
2473def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2474 "tbh", "\t[$a, $b, lsl #1]", []> {
2475 let Inst{31-27} = 0b11101;
2476 let Inst{26-20} = 0b0001101;
2477 let Inst{15-8} = 0b11110000;
2478 let Inst{7-4} = 0b0001; // H form
2479}
Evan Cheng5657c012009-07-29 02:18:14 +00002480} // isNotDuplicable, isIndirectBranch
2481
David Goodwinc9a59b52009-06-30 19:50:22 +00002482} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002483
2484// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2485// a two-value operand where a dag node expects two operands. :(
2486let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002487def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002488 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002489 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2490 let Inst{31-27} = 0b11110;
2491 let Inst{15-14} = 0b10;
2492 let Inst{12} = 0;
2493}
Evan Chengf49810c2009-06-23 17:48:47 +00002494
Evan Cheng06e16582009-07-10 01:54:42 +00002495
2496// IT block
2497def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002498 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002499 "it$mask\t$cc", "", []> {
2500 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002501 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002502 let Inst{15-8} = 0b10111111;
2503}
Evan Cheng06e16582009-07-10 01:54:42 +00002504
Johnny Chence6275f2010-02-25 19:05:29 +00002505// Branch and Exchange Jazelle -- for disassembly only
2506// Rm = Inst{19-16}
2507def t2BXJ : T2I<(outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
2508 [/* For disassembly only; pattern left blank */]> {
2509 let Inst{31-27} = 0b11110;
2510 let Inst{26} = 0;
2511 let Inst{25-20} = 0b111100;
2512 let Inst{15-14} = 0b10;
2513 let Inst{12} = 0;
2514}
2515
Johnny Chen93042d12010-03-02 18:14:57 +00002516// Change Processor State is a system instruction -- for disassembly only.
2517// The singleton $opt operand contains the following information:
2518// opt{4-0} = mode from Inst{4-0}
2519// opt{5} = changemode from Inst{17}
2520// opt{8-6} = AIF from Inst{8-6}
2521// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002522def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00002523 [/* For disassembly only; pattern left blank */]> {
2524 let Inst{31-27} = 0b11110;
2525 let Inst{26} = 0;
2526 let Inst{25-20} = 0b111010;
2527 let Inst{15-14} = 0b10;
2528 let Inst{12} = 0;
2529}
2530
Johnny Chen0f7866e2010-03-03 02:09:43 +00002531// A6.3.4 Branches and miscellaneous control
2532// Table A6-14 Change Processor State, and hint instructions
2533// Helper class for disassembly only.
2534class T2I_hint<bits<8> op7_0, string opc, string asm>
2535 : T2I<(outs), (ins), NoItinerary, opc, asm,
2536 [/* For disassembly only; pattern left blank */]> {
2537 let Inst{31-20} = 0xf3a;
2538 let Inst{15-14} = 0b10;
2539 let Inst{12} = 0;
2540 let Inst{10-8} = 0b000;
2541 let Inst{7-0} = op7_0;
2542}
2543
2544def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
2545def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
2546def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
2547def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
2548def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
2549
2550def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
2551 [/* For disassembly only; pattern left blank */]> {
2552 let Inst{31-20} = 0xf3a;
2553 let Inst{15-14} = 0b10;
2554 let Inst{12} = 0;
2555 let Inst{10-8} = 0b000;
2556 let Inst{7-4} = 0b1111;
2557}
2558
Johnny Chen6341c5a2010-02-25 20:25:24 +00002559// Secure Monitor Call is a system instruction -- for disassembly only
2560// Option = Inst{19-16}
2561def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
2562 [/* For disassembly only; pattern left blank */]> {
2563 let Inst{31-27} = 0b11110;
2564 let Inst{26-20} = 0b1111111;
2565 let Inst{15-12} = 0b1000;
2566}
2567
2568// Store Return State is a system instruction -- for disassembly only
2569def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
2570 [/* For disassembly only; pattern left blank */]> {
2571 let Inst{31-27} = 0b11101;
2572 let Inst{26-20} = 0b0000010; // W = 1
2573}
2574
2575def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
2576 [/* For disassembly only; pattern left blank */]> {
2577 let Inst{31-27} = 0b11101;
2578 let Inst{26-20} = 0b0000000; // W = 0
2579}
2580
2581def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
2582 [/* For disassembly only; pattern left blank */]> {
2583 let Inst{31-27} = 0b11101;
2584 let Inst{26-20} = 0b0011010; // W = 1
2585}
2586
2587def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
2588 [/* For disassembly only; pattern left blank */]> {
2589 let Inst{31-27} = 0b11101;
2590 let Inst{26-20} = 0b0011000; // W = 0
2591}
2592
2593// Return From Exception is a system instruction -- for disassembly only
2594def t2RFEDBW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfedb", "\t$base!",
2595 [/* For disassembly only; pattern left blank */]> {
2596 let Inst{31-27} = 0b11101;
2597 let Inst{26-20} = 0b0000011; // W = 1
2598}
2599
2600def t2RFEDB : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeab", "\t$base",
2601 [/* For disassembly only; pattern left blank */]> {
2602 let Inst{31-27} = 0b11101;
2603 let Inst{26-20} = 0b0000001; // W = 0
2604}
2605
2606def t2RFEIAW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base!",
2607 [/* For disassembly only; pattern left blank */]> {
2608 let Inst{31-27} = 0b11101;
2609 let Inst{26-20} = 0b0011011; // W = 1
2610}
2611
2612def t2RFEIA : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base",
2613 [/* For disassembly only; pattern left blank */]> {
2614 let Inst{31-27} = 0b11101;
2615 let Inst{26-20} = 0b0011001; // W = 0
2616}
2617
Evan Chengf49810c2009-06-23 17:48:47 +00002618//===----------------------------------------------------------------------===//
2619// Non-Instruction Patterns
2620//
2621
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002622// Two piece so_imms.
2623def : T2Pat<(or GPR:$LHS, t2_so_imm2part:$RHS),
2624 (t2ORRri (t2ORRri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2625 (t2_so_imm2part_2 imm:$RHS))>;
2626def : T2Pat<(xor GPR:$LHS, t2_so_imm2part:$RHS),
2627 (t2EORri (t2EORri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2628 (t2_so_imm2part_2 imm:$RHS))>;
2629def : T2Pat<(add GPR:$LHS, t2_so_imm2part:$RHS),
2630 (t2ADDri (t2ADDri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2631 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002632def : T2Pat<(add GPR:$LHS, t2_so_neg_imm2part:$RHS),
2633 (t2SUBri (t2SUBri GPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
2634 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002635
Evan Cheng5adb66a2009-09-28 09:14:39 +00002636// 32-bit immediate using movw + movt.
2637// This is a single pseudo instruction to make it re-materializable. Remove
2638// when we can do generalized remat.
2639let isReMaterializable = 1 in
2640def t2MOVi32imm : T2Ix2<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00002641 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002642 [(set GPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00002643
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002644// ConstantPool, GlobalAddress, and JumpTable
2645def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
2646 Requires<[IsThumb2, DontUseMovt]>;
2647def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
2648def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
2649 Requires<[IsThumb2, UseMovt]>;
2650
2651def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2652 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
2653
Evan Chengb9803a82009-11-06 23:52:48 +00002654// Pseudo instruction that combines ldr from constpool and add pc. This should
2655// be expanded into two instructions late to allow if-conversion and
2656// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00002657let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00002658def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
2659 NoItinerary, "@ ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
2660 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
2661 imm:$cp))]>,
2662 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00002663
2664//===----------------------------------------------------------------------===//
2665// Move between special register and ARM core register -- for disassembly only
2666//
2667
2668// Rd = Instr{11-8}
2669def t2MRS : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
2670 [/* For disassembly only; pattern left blank */]> {
2671 let Inst{31-27} = 0b11110;
2672 let Inst{26} = 0;
2673 let Inst{25-21} = 0b11111;
2674 let Inst{20} = 0; // The R bit.
2675 let Inst{15-14} = 0b10;
2676 let Inst{12} = 0;
2677}
2678
2679// Rd = Instr{11-8}
2680def t2MRSsys : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
2681 [/* For disassembly only; pattern left blank */]> {
2682 let Inst{31-27} = 0b11110;
2683 let Inst{26} = 0;
2684 let Inst{25-21} = 0b11111;
2685 let Inst{20} = 1; // The R bit.
2686 let Inst{15-14} = 0b10;
2687 let Inst{12} = 0;
2688}
2689
Johnny Chen23336552010-02-25 18:46:43 +00002690// Rn = Inst{19-16}
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002691def t2MSR : T2I<(outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, "msr",
2692 "\tcpsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002693 [/* For disassembly only; pattern left blank */]> {
2694 let Inst{31-27} = 0b11110;
2695 let Inst{26} = 0;
2696 let Inst{25-21} = 0b11100;
2697 let Inst{20} = 0; // The R bit.
2698 let Inst{15-14} = 0b10;
2699 let Inst{12} = 0;
2700}
2701
Johnny Chen23336552010-02-25 18:46:43 +00002702// Rn = Inst{19-16}
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002703def t2MSRsys : T2I<(outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, "msr",
2704 "\tspsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002705 [/* For disassembly only; pattern left blank */]> {
2706 let Inst{31-27} = 0b11110;
2707 let Inst{26} = 0;
2708 let Inst{25-21} = 0b11100;
2709 let Inst{20} = 1; // The R bit.
2710 let Inst{15-14} = 0b10;
2711 let Inst{12} = 0;
2712}