blob: 0b7d1cc42a75002ffcb8f204fc122c255ceedd36 [file] [log] [blame]
Chris Lattner956f43c2006-06-16 20:22:01 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner956f43c2006-06-16 20:22:01 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
Chris Lattnerb410dc92006-06-20 23:18:58 +000031//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000034
Chris Lattnerb410dc92006-06-20 23:18:58 +000035def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
37 return getI32Imm(63 - N->getValue());
38}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
42 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
43}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
47 return getI32Imm((unsigned short)(N->getValue() >> 32));
48}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
52 return getI32Imm((unsigned short)(N->getValue() >> 48));
53}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000054
Chris Lattner956f43c2006-06-16 20:22:01 +000055
56//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000057// Calls.
58//
59
60let Defs = [LR8] in
Evan Cheng64d80e32007-07-19 01:14:50 +000061 def MovePCtoLR8 : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000062 PPC970_Unit_BRU;
63
Chris Lattner9f0bc652007-02-25 05:34:32 +000064// Macho ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +000065let isCall = 1, PPC970_Unit = 7,
Chris Lattner6a5339b2006-11-14 18:44:47 +000066 // All calls clobber the PPC64 non-callee saved registers.
67 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
68 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
69 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
70 LR8,CTR8,
71 CR0,CR1,CR5,CR6,CR7] in {
72 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +000073 def BL8_Macho : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000074 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +000075 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner9f0bc652007-02-25 05:34:32 +000076 def BLA8_Macho : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000077 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +000078 "bla $func", BrB, [(PPCcall_Macho (i64 imm:$func))]>;
Evan Cheng152b7e12007-10-23 06:42:42 +000079 def BCTRL8_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
80 (outs), (ins variable_ops),
81 "bctrl", BrB,
82 [(PPCbctrl_Macho)]>, Requires<[In64BitMode]>;
Chris Lattner6a5339b2006-11-14 18:44:47 +000083}
84
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000085// ELF 64 ABI Calls = Macho ABI Calls
86// Used to define BL8_ELF and BLA8_ELF
Evan Chengffbacca2007-07-21 00:34:19 +000087let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +000088 // All calls clobber the PPC64 non-callee saved registers.
89 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000090 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +000091 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
92 LR8,CTR8,
93 CR0,CR1,CR5,CR6,CR7] in {
94 // Convenient aliases for call instructions
95 def BL8_ELF : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000096 (outs), (ins calltarget:$func, variable_ops),
Evan Cheng152b7e12007-10-23 06:42:42 +000097 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner9f0bc652007-02-25 05:34:32 +000098 def BLA8_ELF : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +000099 (outs), (ins aaddr:$func, variable_ops),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000100 "bla $func", BrB, [(PPCcall_ELF (i64 imm:$func))]>;
Evan Cheng152b7e12007-10-23 06:42:42 +0000101 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
102 (outs), (ins variable_ops),
103 "bctrl", BrB,
104 [(PPCbctrl_ELF)]>, Requires<[In64BitMode]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000105}
106
107
Chris Lattner6a5339b2006-11-14 18:44:47 +0000108// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +0000109def : Pat<(PPCcall_Macho (i64 tglobaladdr:$dst)),
110 (BL8_Macho tglobaladdr:$dst)>;
111def : Pat<(PPCcall_Macho (i64 texternalsym:$dst)),
112 (BL8_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000113
Chris Lattner9f0bc652007-02-25 05:34:32 +0000114def : Pat<(PPCcall_ELF (i64 tglobaladdr:$dst)),
115 (BL8_ELF tglobaladdr:$dst)>;
116def : Pat<(PPCcall_ELF (i64 texternalsym:$dst)),
117 (BL8_ELF texternalsym:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000118
119//===----------------------------------------------------------------------===//
120// 64-bit SPR manipulation instrs.
121
Evan Cheng64d80e32007-07-19 01:14:50 +0000122def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
123 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000124 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000125let Pattern = [(PPCmtctr G8RC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000126def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
127 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000128 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000129}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000130
Evan Cheng071a2792007-09-11 19:55:27 +0000131let Defs = [X1], Uses = [X1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000132def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000133 "${:comment} DYNALLOC8 $result, $negsize, $fpsi",
134 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000135 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000136
Evan Cheng64d80e32007-07-19 01:14:50 +0000137def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
138 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000139 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000140def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
141 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000142 PPC970_DGroup_First, PPC970_Unit_FXU;
143
144
Chris Lattner563ecfb2006-06-27 18:18:41 +0000145//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000146// Fixed point instructions.
147//
148
149let PPC970_Unit = 1 in { // FXU Operations.
150
Chris Lattner0ea70b22006-06-20 22:34:10 +0000151// Copies, extends, truncates.
Evan Cheng64d80e32007-07-19 01:14:50 +0000152def OR4To8 : XForm_6<31, 444, (outs G8RC:$rA), (ins GPRC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000153 "or $rA, $rS, $rB", IntGeneral,
154 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000155def OR8To4 : XForm_6<31, 444, (outs GPRC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000156 "or $rA, $rS, $rB", IntGeneral,
157 []>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000158
Evan Cheng64d80e32007-07-19 01:14:50 +0000159def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000160 "li $rD, $imm", IntGeneral,
161 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000162def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000163 "lis $rD, $imm", IntGeneral,
164 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
165
166// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000167def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000168 "nand $rA, $rS, $rB", IntGeneral,
169 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000170def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000171 "and $rA, $rS, $rB", IntGeneral,
172 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000173def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000174 "andc $rA, $rS, $rB", IntGeneral,
175 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000176def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000177 "or $rA, $rS, $rB", IntGeneral,
178 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000179def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000180 "nor $rA, $rS, $rB", IntGeneral,
181 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000182def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000183 "orc $rA, $rS, $rB", IntGeneral,
184 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000185def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000186 "eqv $rA, $rS, $rB", IntGeneral,
187 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000188def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000189 "xor $rA, $rS, $rB", IntGeneral,
190 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
191
192// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000193def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000194 "andi. $dst, $src1, $src2", IntGeneral,
195 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
196 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000197def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000198 "andis. $dst, $src1, $src2", IntGeneral,
199 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
200 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000201def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000202 "ori $dst, $src1, $src2", IntGeneral,
203 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000204def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000205 "oris $dst, $src1, $src2", IntGeneral,
206 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000207def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000208 "xori $dst, $src1, $src2", IntGeneral,
209 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000210def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000211 "xoris $dst, $src1, $src2", IntGeneral,
212 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
213
Evan Cheng64d80e32007-07-19 01:14:50 +0000214def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000215 "add $rT, $rA, $rB", IntGeneral,
216 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000217
Evan Cheng64d80e32007-07-19 01:14:50 +0000218def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000219 "addc $rT, $rA, $rB", IntGeneral,
220 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
221 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000222def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000223 "adde $rT, $rA, $rB", IntGeneral,
224 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
225
Evan Cheng64d80e32007-07-19 01:14:50 +0000226def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000227 "addi $rD, $rA, $imm", IntGeneral,
228 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000229def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm),
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000230 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000231 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
232
Evan Cheng64d80e32007-07-19 01:14:50 +0000233def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000234 "subfic $rD, $rA, $imm", IntGeneral,
235 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000236def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000237 "subf $rT, $rA, $rB", IntGeneral,
238 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000239
Evan Cheng64d80e32007-07-19 01:14:50 +0000240def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000241 "subfc $rT, $rA, $rB", IntGeneral,
242 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
243 PPC970_DGroup_Cracked;
244
Evan Cheng64d80e32007-07-19 01:14:50 +0000245def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000246 "subfe $rT, $rA, $rB", IntGeneral,
247 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000248def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000249 "addme $rT, $rA", IntGeneral,
250 [(set G8RC:$rT, (adde G8RC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000251def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000252 "addze $rT, $rA", IntGeneral,
253 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000254def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000255 "neg $rT, $rA", IntGeneral,
256 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000257def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000258 "subfme $rT, $rA", IntGeneral,
259 [(set G8RC:$rT, (sube immAllOnes, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000260def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000261 "subfze $rT, $rA", IntGeneral,
262 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
263
264
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000265
Evan Cheng64d80e32007-07-19 01:14:50 +0000266def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000267 "mulhd $rT, $rA, $rB", IntMulHW,
268 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000269def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000270 "mulhdu $rT, $rA, $rB", IntMulHWU,
271 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
272
Evan Chengcaf778a2007-08-01 23:07:38 +0000273def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000274 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000275def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000276 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000277def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000278 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000279def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000280 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000281
Evan Cheng64d80e32007-07-19 01:14:50 +0000282def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000283 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000284 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000285def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000286 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000287 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000288def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000289 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000290 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000291
Evan Cheng64d80e32007-07-19 01:14:50 +0000292def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner94c96cc2006-12-06 21:46:13 +0000293 "extsb $rA, $rS", IntGeneral,
294 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000295def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner94c96cc2006-12-06 21:46:13 +0000296 "extsh $rA, $rS", IntGeneral,
297 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
298
Evan Cheng64d80e32007-07-19 01:14:50 +0000299def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner956f43c2006-06-16 20:22:01 +0000300 "extsw $rA, $rS", IntGeneral,
301 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
302/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000303def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Chris Lattner956f43c2006-06-16 20:22:01 +0000304 "extsw $rA, $rS", IntGeneral,
305 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000306def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Chris Lattner041e9d32006-06-26 23:53:10 +0000307 "extsw $rA, $rS", IntGeneral,
308 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000309
Evan Cheng64d80e32007-07-19 01:14:50 +0000310def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Chris Lattnere4172be2006-06-27 20:07:26 +0000311 "sradi $rA, $rS, $SH", IntRotateD,
312 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000313def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000314 "cntlzd $rA, $rS", IntGeneral,
315 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
316
Evan Cheng64d80e32007-07-19 01:14:50 +0000317def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000318 "divd $rT, $rA, $rB", IntDivD,
319 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
320 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000321def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000322 "divdu $rT, $rA, $rB", IntDivD,
323 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
324 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000325def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000326 "mulld $rT, $rA, $rB", IntMulHD,
327 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
328
Chris Lattner041e9d32006-06-26 23:53:10 +0000329
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000330let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000331def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000332 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000333 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000334 []>, isPPC64, RegConstraint<"$rSi = $rA">,
335 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000336}
337
338// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000339def RLDCL : MDForm_1<30, 0,
340 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MB),
341 "rldcl $rA, $rS, $rB, $MB", IntRotateD,
342 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000343def RLDICL : MDForm_1<30, 0,
Evan Cheng64d80e32007-07-19 01:14:50 +0000344 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000345 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
346 []>, isPPC64;
347def RLDICR : MDForm_1<30, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000348 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner956f43c2006-06-16 20:22:01 +0000349 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
350 []>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000351} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000352
353
354//===----------------------------------------------------------------------===//
355// Load/Store instructions.
356//
357
358
Chris Lattner518f9c72006-07-14 04:42:02 +0000359// Sign extending loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000360let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000361def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000362 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000363 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000364 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000365def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000366 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000367 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000368 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000369def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000370 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000371 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000372 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000373def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000374 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000375 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000376 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000377
Chris Lattner94e509c2006-11-10 23:58:45 +0000378// Update forms.
Evan Chengcaf778a2007-08-01 23:07:38 +0000379def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000380 ptr_rc:$rA),
381 "lhau $rD, $disp($rA)", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000382 []>, RegConstraint<"$rA = $ea_result">,
383 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000384// NO LWAU!
385
386}
387
Chris Lattner518f9c72006-07-14 04:42:02 +0000388// Zero extending loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000389let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000390def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000391 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000392 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000393def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000394 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000395 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000396def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner00659b12006-06-27 17:30:08 +0000397 "lwz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000398 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000399
Evan Cheng64d80e32007-07-19 01:14:50 +0000400def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000401 "lbzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000402 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000403def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000404 "lhzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000405 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000406def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000407 "lwzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000408 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000409
410
411// Update forms.
Evan Chengcaf778a2007-08-01 23:07:38 +0000412def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000413 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000414 []>, RegConstraint<"$addr.reg = $ea_result">,
415 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000416def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000417 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000418 []>, RegConstraint<"$addr.reg = $ea_result">,
419 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000420def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000421 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000422 []>, RegConstraint<"$addr.reg = $ea_result">,
423 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000424}
Chris Lattner518f9c72006-07-14 04:42:02 +0000425
426
427// Full 8-byte loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000428let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000429def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000430 "ld $rD, $src", LdStLD,
431 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000432def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000433 "ldx $rD, $src", LdStLD,
434 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000435
Evan Chengcaf778a2007-08-01 23:07:38 +0000436def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr),
Chris Lattner0851b4f2006-11-15 19:55:13 +0000437 "ldu $rD, $addr", LdStLD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000438 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
439 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000440
Chris Lattner956f43c2006-06-16 20:22:01 +0000441}
Chris Lattner518f9c72006-07-14 04:42:02 +0000442
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000443let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000444// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000445def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000446 "stb $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000447 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000448def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000449 "sth $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000450 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000451def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000452 "stw $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000453 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000455 "stbx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000456 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000457 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000458def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000459 "sthx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000460 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000461 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000462def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner518f9c72006-07-14 04:42:02 +0000463 "stwx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000464 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000465 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000466// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000467def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000468 "std $rS, $dst", LdStSTD,
469 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000470def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000471 "stdx $rS, $dst", LdStSTD,
472 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
473 PPC970_DGroup_Cracked;
474}
475
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000476let PPC970_Unit = 2 in {
Chris Lattner80df01d2006-11-16 00:57:19 +0000477
Evan Chengd5f181a2007-07-20 00:20:46 +0000478def STBU8 : DForm_1<38, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000479 symbolLo:$ptroff, ptr_rc:$ptrreg),
480 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
481 [(set ptr_rc:$ea_res,
482 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
483 iaddroff:$ptroff))]>,
484 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000485def STHU8 : DForm_1<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000486 symbolLo:$ptroff, ptr_rc:$ptrreg),
487 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
488 [(set ptr_rc:$ea_res,
489 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
490 iaddroff:$ptroff))]>,
491 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000492def STWU8 : DForm_1<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000493 symbolLo:$ptroff, ptr_rc:$ptrreg),
494 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
495 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
496 iaddroff:$ptroff))]>,
497 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
498
499
Evan Chengd5f181a2007-07-20 00:20:46 +0000500def STDU : DSForm_1<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner1b0a2d82006-11-16 21:45:30 +0000501 s16immX4:$ptroff, ptr_rc:$ptrreg),
Chris Lattner80df01d2006-11-16 00:57:19 +0000502 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
503 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
504 iaddroff:$ptroff))]>,
505 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
506 isPPC64;
507
Chris Lattner2e48a702008-01-06 08:36:04 +0000508let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000509def STDUX : XForm_8<31, 181, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000510 "stdux $rS, $dst", LdStSTD,
511 []>, isPPC64;
Chris Lattner80df01d2006-11-16 00:57:19 +0000512
513// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000514def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000515 "std $rT, $dst", LdStSTD,
516 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000517def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000518 "stdx $rT, $dst", LdStSTD,
519 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
520 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000521}
522
523
524
525//===----------------------------------------------------------------------===//
526// Floating point instructions.
527//
528
529
530let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000531def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000532 "fcfid $frD, $frB", FPGeneral,
533 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000534def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000535 "fctidz $frD, $frB", FPGeneral,
536 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
537}
538
539
540//===----------------------------------------------------------------------===//
541// Instruction Patterns
542//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000543
Chris Lattner956f43c2006-06-16 20:22:01 +0000544// Extensions and truncates to/from 32-bit regs.
545def : Pat<(i64 (zext GPRC:$in)),
546 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
547def : Pat<(i64 (anyext GPRC:$in)),
548 (OR4To8 GPRC:$in, GPRC:$in)>;
549def : Pat<(i32 (trunc G8RC:$in)),
550 (OR8To4 G8RC:$in, G8RC:$in)>;
551
Chris Lattner518f9c72006-07-14 04:42:02 +0000552// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000553def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000554 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000555def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000556 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000557def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000558 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000559def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000560 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000561def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000562 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000563def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000564 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000565def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000566 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000567def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000568 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000569def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000570 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000571def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000572 (LWZX8 xaddr:$src)>;
573
Chris Lattneraf8ee842008-03-07 20:18:24 +0000574// Standard shifts. These are represented separately from the real shifts above
575// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
576// amounts.
577def : Pat<(sra G8RC:$rS, GPRC:$rB),
578 (SRAD G8RC:$rS, GPRC:$rB)>;
579def : Pat<(srl G8RC:$rS, GPRC:$rB),
580 (SRD G8RC:$rS, GPRC:$rB)>;
581def : Pat<(shl G8RC:$rS, GPRC:$rB),
582 (SLD G8RC:$rS, GPRC:$rB)>;
583
Chris Lattner956f43c2006-06-16 20:22:01 +0000584// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000585def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000586 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000587def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000588 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000589
Evan Cheng67c906d2007-09-04 20:20:29 +0000590// ROTL
591def : Pat<(rotl G8RC:$in, GPRC:$sh),
592 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
593def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
594 (RLDICL G8RC:$in, imm:$imm, 0)>;
595
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000596// Hi and Lo for Darwin Global Addresses.
597def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
598def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
599def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
600def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
601def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
602def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
603def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
604 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
605def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
606 (ADDIS8 G8RC:$in, tconstpool:$g)>;
607def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
608 (ADDIS8 G8RC:$in, tjumptable:$g)>;