blob: a7e25cf9907b43e56de99e488ce656c09c255378 [file] [log] [blame]
Chris Lattner956f43c2006-06-16 20:22:01 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
Chris Lattnerb410dc92006-06-20 23:18:58 +000031//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000034
Chris Lattnerb410dc92006-06-20 23:18:58 +000035def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
37 return getI32Imm(63 - N->getValue());
38}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
42 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
43}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
47 return getI32Imm((unsigned short)(N->getValue() >> 32));
48}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
52 return getI32Imm((unsigned short)(N->getValue() >> 48));
53}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000054
Chris Lattner956f43c2006-06-16 20:22:01 +000055
56//===----------------------------------------------------------------------===//
Chris Lattner563ecfb2006-06-27 18:18:41 +000057// Pseudo instructions.
58//
59
Chris Lattner303c6952006-07-18 16:33:26 +000060def IMPLICIT_DEF_G8RC : Pseudo<(ops G8RC:$rD), "; IMPLICIT_DEF_G8RC $rD",
Chris Lattner563ecfb2006-06-27 18:18:41 +000061 [(set G8RC:$rD, (undef))]>;
62
Chris Lattner6a5339b2006-11-14 18:44:47 +000063
64//===----------------------------------------------------------------------===//
65// Calls.
66//
67
68let Defs = [LR8] in
69 def MovePCtoLR8 : Pseudo<(ops piclabel:$label), "bl $label", []>,
70 PPC970_Unit_BRU;
71
Chris Lattner9f0bc652007-02-25 05:34:32 +000072// Macho ABI Calls.
Chris Lattner6a5339b2006-11-14 18:44:47 +000073let isCall = 1, noResults = 1, PPC970_Unit = 7,
74 // All calls clobber the PPC64 non-callee saved registers.
75 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
76 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
77 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
78 LR8,CTR8,
79 CR0,CR1,CR5,CR6,CR7] in {
80 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +000081 def BL8_Macho : IForm<18, 0, 1,
82 (ops calltarget:$func, variable_ops),
83 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner6a5339b2006-11-14 18:44:47 +000084
Chris Lattner9f0bc652007-02-25 05:34:32 +000085 def BLA8_Macho : IForm<18, 1, 1,
86 (ops aaddr:$func, variable_ops),
87 "bla $func", BrB, [(PPCcall_Macho (i64 imm:$func))]>;
Chris Lattner6a5339b2006-11-14 18:44:47 +000088}
89
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000090// ELF 64 ABI Calls = Macho ABI Calls
91// Used to define BL8_ELF and BLA8_ELF
Chris Lattner9f0bc652007-02-25 05:34:32 +000092let isCall = 1, noResults = 1, PPC970_Unit = 7,
93 // All calls clobber the PPC64 non-callee saved registers.
94 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000095 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +000096 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
97 LR8,CTR8,
98 CR0,CR1,CR5,CR6,CR7] in {
99 // Convenient aliases for call instructions
100 def BL8_ELF : IForm<18, 0, 1,
101 (ops calltarget:$func, variable_ops),
102 "bl $func", BrB, []>; // See Pat patterns below.
103
104 def BLA8_ELF : IForm<18, 1, 1,
105 (ops aaddr:$func, variable_ops),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000106 "bla $func", BrB, [(PPCcall_ELF (i64 imm:$func))]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000107}
108
109
Chris Lattner6a5339b2006-11-14 18:44:47 +0000110// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +0000111def : Pat<(PPCcall_Macho (i64 tglobaladdr:$dst)),
112 (BL8_Macho tglobaladdr:$dst)>;
113def : Pat<(PPCcall_Macho (i64 texternalsym:$dst)),
114 (BL8_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000115
Chris Lattner9f0bc652007-02-25 05:34:32 +0000116def : Pat<(PPCcall_ELF (i64 tglobaladdr:$dst)),
117 (BL8_ELF tglobaladdr:$dst)>;
118def : Pat<(PPCcall_ELF (i64 texternalsym:$dst)),
119 (BL8_ELF texternalsym:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000120
121//===----------------------------------------------------------------------===//
122// 64-bit SPR manipulation instrs.
123
124def MFCTR8 : XFXForm_1_ext<31, 339, 9, (ops G8RC:$rT), "mfctr $rT", SprMFSPR>,
125 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000126let Pattern = [(PPCmtctr G8RC:$rS)] in {
127def MTCTR8 : XFXForm_7_ext<31, 467, 9, (ops G8RC:$rS), "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000128 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000129}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000130
Jim Laskey2f616bf2006-11-16 22:43:37 +0000131def DYNALLOC8 : Pseudo<(ops G8RC:$result, G8RC:$negsize, memri:$fpsi),
132 "${:comment} DYNALLOC8 $result, $negsize, $fpsi",
133 [(set G8RC:$result,
134 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>,
135 Imp<[X1],[X1]>;
136
Chris Lattner6a5339b2006-11-14 18:44:47 +0000137def MTLR8 : XFXForm_7_ext<31, 467, 8, (ops G8RC:$rS), "mtlr $rS", SprMTSPR>,
138 PPC970_DGroup_First, PPC970_Unit_FXU;
139def MFLR8 : XFXForm_1_ext<31, 339, 8, (ops G8RC:$rT), "mflr $rT", SprMFSPR>,
140 PPC970_DGroup_First, PPC970_Unit_FXU;
141
142
Chris Lattner563ecfb2006-06-27 18:18:41 +0000143//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000144// Fixed point instructions.
145//
146
147let PPC970_Unit = 1 in { // FXU Operations.
148
Chris Lattner0ea70b22006-06-20 22:34:10 +0000149// Copies, extends, truncates.
Chris Lattner956f43c2006-06-16 20:22:01 +0000150def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
151 "or $rA, $rS, $rB", IntGeneral,
152 []>;
153def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
154 "or $rA, $rS, $rB", IntGeneral,
155 []>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000156
157def LI8 : DForm_2_r0<14, (ops G8RC:$rD, symbolLo64:$imm),
158 "li $rD, $imm", IntGeneral,
159 [(set G8RC:$rD, immSExt16:$imm)]>;
160def LIS8 : DForm_2_r0<15, (ops G8RC:$rD, symbolHi64:$imm),
161 "lis $rD, $imm", IntGeneral,
162 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
163
164// Logical ops.
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000165def NAND8: XForm_6<31, 476, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
166 "nand $rA, $rS, $rB", IntGeneral,
167 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
168def AND8 : XForm_6<31, 28, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
169 "and $rA, $rS, $rB", IntGeneral,
170 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
171def ANDC8: XForm_6<31, 60, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
172 "andc $rA, $rS, $rB", IntGeneral,
173 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
174def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
175 "or $rA, $rS, $rB", IntGeneral,
176 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
177def NOR8 : XForm_6<31, 124, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
178 "nor $rA, $rS, $rB", IntGeneral,
179 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
180def ORC8 : XForm_6<31, 412, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
181 "orc $rA, $rS, $rB", IntGeneral,
182 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
183def EQV8 : XForm_6<31, 284, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
184 "eqv $rA, $rS, $rB", IntGeneral,
185 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
186def XOR8 : XForm_6<31, 316, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
187 "xor $rA, $rS, $rB", IntGeneral,
188 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
189
190// Logical ops with immediate.
Chris Lattner0ea70b22006-06-20 22:34:10 +0000191def ANDIo8 : DForm_4<28, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
192 "andi. $dst, $src1, $src2", IntGeneral,
193 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
194 isDOT;
195def ANDISo8 : DForm_4<29, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
196 "andis. $dst, $src1, $src2", IntGeneral,
197 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
198 isDOT;
199def ORI8 : DForm_4<24, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
200 "ori $dst, $src1, $src2", IntGeneral,
201 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
202def ORIS8 : DForm_4<25, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
203 "oris $dst, $src1, $src2", IntGeneral,
204 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
205def XORI8 : DForm_4<26, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
206 "xori $dst, $src1, $src2", IntGeneral,
207 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
208def XORIS8 : DForm_4<27, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
209 "xoris $dst, $src1, $src2", IntGeneral,
210 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
211
Chris Lattner956f43c2006-06-16 20:22:01 +0000212def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
213 "add $rT, $rA, $rB", IntGeneral,
214 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000215
216def ADDC8 : XOForm_1<31, 10, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
217 "addc $rT, $rA, $rB", IntGeneral,
218 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
219 PPC970_DGroup_Cracked;
220def ADDE8 : XOForm_1<31, 138, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
221 "adde $rT, $rA, $rB", IntGeneral,
222 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
223
Chris Lattner041e9d32006-06-26 23:53:10 +0000224def ADDI8 : DForm_2<14, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
225 "addi $rD, $rA, $imm", IntGeneral,
226 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000227def ADDIS8 : DForm_2<15, (ops G8RC:$rD, G8RC:$rA, symbolHi64:$imm),
228 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000229 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
230
Chris Lattner563ecfb2006-06-27 18:18:41 +0000231def SUBFIC8: DForm_2< 8, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
232 "subfic $rD, $rA, $imm", IntGeneral,
233 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
234def SUBF8 : XOForm_1<31, 40, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
235 "subf $rT, $rA, $rB", IntGeneral,
236 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000237
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000238def SUBFC8 : XOForm_1<31, 8, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
239 "subfc $rT, $rA, $rB", IntGeneral,
240 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
241 PPC970_DGroup_Cracked;
242
243def SUBFE8 : XOForm_1<31, 136, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
244 "subfe $rT, $rA, $rB", IntGeneral,
245 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
246def ADDME8 : XOForm_3<31, 234, 0, (ops G8RC:$rT, G8RC:$rA),
247 "addme $rT, $rA", IntGeneral,
248 [(set G8RC:$rT, (adde G8RC:$rA, immAllOnes))]>;
249def ADDZE8 : XOForm_3<31, 202, 0, (ops G8RC:$rT, G8RC:$rA),
250 "addze $rT, $rA", IntGeneral,
251 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
252def NEG8 : XOForm_3<31, 104, 0, (ops G8RC:$rT, G8RC:$rA),
253 "neg $rT, $rA", IntGeneral,
254 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
255def SUBFME8 : XOForm_3<31, 232, 0, (ops G8RC:$rT, G8RC:$rA),
256 "subfme $rT, $rA", IntGeneral,
257 [(set G8RC:$rT, (sube immAllOnes, G8RC:$rA))]>;
258def SUBFZE8 : XOForm_3<31, 200, 0, (ops G8RC:$rT, G8RC:$rA),
259 "subfze $rT, $rA", IntGeneral,
260 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
261
262
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000263
Chris Lattner956f43c2006-06-16 20:22:01 +0000264def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
265 "mulhd $rT, $rA, $rB", IntMulHW,
266 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
267def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
268 "mulhdu $rT, $rA, $rB", IntMulHWU,
269 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
270
Chris Lattner041e9d32006-06-26 23:53:10 +0000271def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000272 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000273def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000274 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000275def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, G8RC:$rA, s16imm:$imm),
276 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
277def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, G8RC:$src1, u16imm:$src2),
278 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000279
Chris Lattner7c395ad2006-09-28 20:48:45 +0000280def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000281 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000282 [(set G8RC:$rA, (shl G8RC:$rS, GPRC:$rB))]>, isPPC64;
283def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000284 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000285 [(set G8RC:$rA, (srl G8RC:$rS, GPRC:$rB))]>, isPPC64;
286def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000287 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000288 [(set G8RC:$rA, (sra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000289
290def EXTSB8 : XForm_11<31, 954, (ops G8RC:$rA, G8RC:$rS),
291 "extsb $rA, $rS", IntGeneral,
292 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
293def EXTSH8 : XForm_11<31, 922, (ops G8RC:$rA, G8RC:$rS),
294 "extsh $rA, $rS", IntGeneral,
295 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
296
Chris Lattner956f43c2006-06-16 20:22:01 +0000297def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
298 "extsw $rA, $rS", IntGeneral,
299 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
300/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
301def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
302 "extsw $rA, $rS", IntGeneral,
303 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000304def EXTSW_32_64 : XForm_11<31, 986, (ops G8RC:$rA, GPRC:$rS),
305 "extsw $rA, $rS", IntGeneral,
306 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000307
Chris Lattnere4172be2006-06-27 20:07:26 +0000308def SRADI : XSForm_1<31, 413, (ops G8RC:$rA, G8RC:$rS, u6imm:$SH),
309 "sradi $rA, $rS, $SH", IntRotateD,
310 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Chris Lattnerb6ead972007-03-25 04:44:03 +0000311def CNTLZD : XForm_11<31, 58, (ops G8RC:$rA, G8RC:$rS),
312 "cntlzd $rA, $rS", IntGeneral,
313 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
314
Chris Lattner956f43c2006-06-16 20:22:01 +0000315def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
316 "divd $rT, $rA, $rB", IntDivD,
317 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
318 PPC970_DGroup_First, PPC970_DGroup_Cracked;
319def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
320 "divdu $rT, $rA, $rB", IntDivD,
321 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
322 PPC970_DGroup_First, PPC970_DGroup_Cracked;
323def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
324 "mulld $rT, $rA, $rB", IntMulHD,
325 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
326
Chris Lattner041e9d32006-06-26 23:53:10 +0000327
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000328let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000329def RLDIMI : MDForm_1<30, 3,
330 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
331 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000332 []>, isPPC64, RegConstraint<"$rSi = $rA">,
333 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000334}
335
336// Rotate instructions.
337def RLDICL : MDForm_1<30, 0,
338 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
339 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
340 []>, isPPC64;
341def RLDICR : MDForm_1<30, 1,
342 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
343 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
344 []>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000345} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000346
347
348//===----------------------------------------------------------------------===//
349// Load/Store instructions.
350//
351
352
Chris Lattner518f9c72006-07-14 04:42:02 +0000353// Sign extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000354let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000355def LHA8: DForm_1<42, (ops G8RC:$rD, memri:$src),
356 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000357 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000358 PPC970_DGroup_Cracked;
Chris Lattner047854f2006-06-20 00:38:36 +0000359def LWA : DSForm_1<58, 2, (ops G8RC:$rD, memrix:$src),
360 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000361 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000362 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000363def LHAX8: XForm_1<31, 343, (ops G8RC:$rD, memrr:$src),
364 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000365 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000366 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000367def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
368 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000369 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000370 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000371
Chris Lattner94e509c2006-11-10 23:58:45 +0000372// Update forms.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000373def LHAU8 : DForm_1<43, (ops G8RC:$rD, ptr_rc:$ea_result, symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000374 ptr_rc:$rA),
375 "lhau $rD, $disp($rA)", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000376 []>, RegConstraint<"$rA = $ea_result">,
377 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000378// NO LWAU!
379
380}
381
Chris Lattner518f9c72006-07-14 04:42:02 +0000382// Zero extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000383let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000384def LBZ8 : DForm_1<34, (ops G8RC:$rD, memri:$src),
385 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000386 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000387def LHZ8 : DForm_1<40, (ops G8RC:$rD, memri:$src),
388 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000389 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Chris Lattner00659b12006-06-27 17:30:08 +0000390def LWZ8 : DForm_1<32, (ops G8RC:$rD, memri:$src),
391 "lwz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000392 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000393
394def LBZX8 : XForm_1<31, 87, (ops G8RC:$rD, memrr:$src),
395 "lbzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000396 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000397def LHZX8 : XForm_1<31, 279, (ops G8RC:$rD, memrr:$src),
398 "lhzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000399 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000400def LWZX8 : XForm_1<31, 23, (ops G8RC:$rD, memrr:$src),
401 "lwzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000402 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000403
404
405// Update forms.
Chris Lattner0851b4f2006-11-15 19:55:13 +0000406def LBZU8 : DForm_1<35, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
407 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000408 []>, RegConstraint<"$addr.reg = $ea_result">,
409 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000410def LHZU8 : DForm_1<41, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
411 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000412 []>, RegConstraint<"$addr.reg = $ea_result">,
413 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000414def LWZU8 : DForm_1<33, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
415 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000416 []>, RegConstraint<"$addr.reg = $ea_result">,
417 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000418}
Chris Lattner518f9c72006-07-14 04:42:02 +0000419
420
421// Full 8-byte loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000422let isLoad = 1, PPC970_Unit = 2 in {
423def LD : DSForm_1<58, 0, (ops G8RC:$rD, memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000424 "ld $rD, $src", LdStLD,
425 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
426def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
427 "ldx $rD, $src", LdStLD,
428 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000429
Chris Lattner0851b4f2006-11-15 19:55:13 +0000430def LDU : DSForm_1<58, 1, (ops G8RC:$rD, ptr_rc:$ea_result, memrix:$addr),
431 "ldu $rD, $addr", LdStLD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000432 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
433 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000434
Chris Lattner956f43c2006-06-16 20:22:01 +0000435}
Chris Lattner518f9c72006-07-14 04:42:02 +0000436
Chris Lattner956f43c2006-06-16 20:22:01 +0000437let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000438// Truncating stores.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000439def STB8 : DForm_1<38, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000440 "stb $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000441 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000442def STH8 : DForm_1<44, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000443 "sth $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000444 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000445def STW8 : DForm_1<36, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000446 "stw $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000447 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000448def STBX8 : XForm_8<31, 215, (ops G8RC:$rS, memrr:$dst),
449 "stbx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000450 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000451 PPC970_DGroup_Cracked;
452def STHX8 : XForm_8<31, 407, (ops G8RC:$rS, memrr:$dst),
453 "sthx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000454 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000455 PPC970_DGroup_Cracked;
456def STWX8 : XForm_8<31, 151, (ops G8RC:$rS, memrr:$dst),
457 "stwx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000458 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000459 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000460// Normal 8-byte stores.
461def STD : DSForm_1<62, 0, (ops G8RC:$rS, memrix:$dst),
462 "std $rS, $dst", LdStSTD,
463 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
464def STDX : XForm_8<31, 149, (ops G8RC:$rS, memrr:$dst),
465 "stdx $rS, $dst", LdStSTD,
466 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
467 PPC970_DGroup_Cracked;
468}
469
470let isStore = 1, PPC970_Unit = 2 in {
471
472def STBU8 : DForm_1<38, (ops ptr_rc:$ea_res, G8RC:$rS,
473 symbolLo:$ptroff, ptr_rc:$ptrreg),
474 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
475 [(set ptr_rc:$ea_res,
476 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
477 iaddroff:$ptroff))]>,
478 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
479def STHU8 : DForm_1<45, (ops ptr_rc:$ea_res, G8RC:$rS,
480 symbolLo:$ptroff, ptr_rc:$ptrreg),
481 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
482 [(set ptr_rc:$ea_res,
483 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
484 iaddroff:$ptroff))]>,
485 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
486def STWU8 : DForm_1<37, (ops ptr_rc:$ea_res, G8RC:$rS,
487 symbolLo:$ptroff, ptr_rc:$ptrreg),
488 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
489 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
490 iaddroff:$ptroff))]>,
491 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
492
493
494def STDU : DSForm_1<62, 1, (ops ptr_rc:$ea_res, G8RC:$rS,
Chris Lattner1b0a2d82006-11-16 21:45:30 +0000495 s16immX4:$ptroff, ptr_rc:$ptrreg),
Chris Lattner80df01d2006-11-16 00:57:19 +0000496 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
497 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
498 iaddroff:$ptroff))]>,
499 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
500 isPPC64;
501
502}
503
504let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
505
506def STDUX : XForm_8<31, 181, (ops G8RC:$rS, memrr:$dst),
507 "stdux $rS, $dst", LdStSTD,
508 []>, isPPC64;
509
510
511// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
512def STD_32 : DSForm_1<62, 0, (ops GPRC:$rT, memrix:$dst),
513 "std $rT, $dst", LdStSTD,
514 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
515def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
516 "stdx $rT, $dst", LdStSTD,
517 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
518 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000519}
520
521
522
523//===----------------------------------------------------------------------===//
524// Floating point instructions.
525//
526
527
528let PPC970_Unit = 3 in { // FPU Operations.
529def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
530 "fcfid $frD, $frB", FPGeneral,
531 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
532def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
533 "fctidz $frD, $frB", FPGeneral,
534 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
535}
536
537
538//===----------------------------------------------------------------------===//
539// Instruction Patterns
540//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000541
Chris Lattner956f43c2006-06-16 20:22:01 +0000542// Extensions and truncates to/from 32-bit regs.
543def : Pat<(i64 (zext GPRC:$in)),
544 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
545def : Pat<(i64 (anyext GPRC:$in)),
546 (OR4To8 GPRC:$in, GPRC:$in)>;
547def : Pat<(i32 (trunc G8RC:$in)),
548 (OR8To4 G8RC:$in, G8RC:$in)>;
549
Chris Lattner518f9c72006-07-14 04:42:02 +0000550// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000551def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000552 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000553def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000554 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000555def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000556 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000557def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000558 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000559def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000560 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000561def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000562 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000563def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000564 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000565def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000566 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000567def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000568 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000569def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000570 (LWZX8 xaddr:$src)>;
571
Chris Lattner956f43c2006-06-16 20:22:01 +0000572// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000573def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000574 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000575def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000576 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000577
578// Hi and Lo for Darwin Global Addresses.
579def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
580def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
581def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
582def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
583def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
584def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
585def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
586 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
587def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
588 (ADDIS8 G8RC:$in, tconstpool:$g)>;
589def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
590 (ADDIS8 G8RC:$in, tjumptable:$g)>;