blob: cdc420820d5753985094820504bca6af9a279785 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbachcbc47b82008-10-07 21:01:51 +000019#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020
21namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000022 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Evan Chenga8e29892007-01-19 07:51:42 +000034
35 AddrModeMask = 0xf,
Evan Chengf3c21b82009-06-30 02:15:48 +000036 AddrModeNone = 0,
37 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
42 AddrModeT1_1 = 6,
43 AddrModeT1_2 = 7,
44 AddrModeT1_4 = 8,
45 AddrModeT1_s = 9, // i8 * 4 for pc and sp relative data
46 AddrModeT2_i12 = 10,
47 AddrModeT2_i8 = 11,
48 AddrModeT2_so = 12,
49 AddrModeT2_pc = 13, // +/- i12 for pc relative data
50 AddrModeT2_i8s4 = 14, // i8 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000051
52 // Size* - Flags to keep track of the size of an instruction.
53 SizeShift = 4,
54 SizeMask = 7 << SizeShift,
55 SizeSpecial = 1, // 0 byte pseudo or special case.
56 Size8Bytes = 2,
57 Size4Bytes = 3,
58 Size2Bytes = 4,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000059
Evan Chenga8e29892007-01-19 07:51:42 +000060 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000061 // and store ops
Evan Chenga8e29892007-01-19 07:51:42 +000062 IndexModeShift = 7,
63 IndexModeMask = 3 << IndexModeShift,
64 IndexModePre = 1,
65 IndexModePost = 2,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000066
Evan Chengedda31c2008-11-05 18:35:52 +000067 //===------------------------------------------------------------------===//
68 // Misc flags.
69
70 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
71 // it doesn't have a Rn operand.
Evan Chengd87293c2008-11-06 08:47:38 +000072 UnaryDP = 1 << 9,
Evan Chengedda31c2008-11-05 18:35:52 +000073
74 //===------------------------------------------------------------------===//
75 // Instruction encoding formats.
76 //
Evan Chengcd8e66a2008-11-11 21:48:44 +000077 FormShift = 10,
78 FormMask = 0x1f << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000079
Raul Herbster8c132632007-08-30 23:34:14 +000080 // Pseudo instructions
Evan Chengffa6d962008-11-13 23:36:57 +000081 Pseudo = 0 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000082
Raul Herbster8c132632007-08-30 23:34:14 +000083 // Multiply instructions
Evan Chengffa6d962008-11-13 23:36:57 +000084 MulFrm = 1 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000085
Raul Herbster8c132632007-08-30 23:34:14 +000086 // Branch instructions
Evan Chengffa6d962008-11-13 23:36:57 +000087 BrFrm = 2 << FormShift,
88 BrMiscFrm = 3 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000089
Raul Herbster8c132632007-08-30 23:34:14 +000090 // Data Processing instructions
Evan Chengffa6d962008-11-13 23:36:57 +000091 DPFrm = 4 << FormShift,
92 DPSoRegFrm = 5 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +000093
Raul Herbster8c132632007-08-30 23:34:14 +000094 // Load and Store
Evan Chengffa6d962008-11-13 23:36:57 +000095 LdFrm = 6 << FormShift,
96 StFrm = 7 << FormShift,
97 LdMiscFrm = 8 << FormShift,
98 StMiscFrm = 9 << FormShift,
99 LdStMulFrm = 10 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000100
Raul Herbster8c132632007-08-30 23:34:14 +0000101 // Miscellaneous arithmetic instructions
Evan Chengffa6d962008-11-13 23:36:57 +0000102 ArithMiscFrm = 11 << FormShift,
Evan Cheng97f48c32008-11-06 22:15:19 +0000103
104 // Extend instructions
Evan Chengffa6d962008-11-13 23:36:57 +0000105 ExtFrm = 12 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000106
Evan Cheng96581d32008-11-11 02:11:05 +0000107 // VFP formats
Evan Chengffa6d962008-11-13 23:36:57 +0000108 VFPUnaryFrm = 13 << FormShift,
109 VFPBinaryFrm = 14 << FormShift,
110 VFPConv1Frm = 15 << FormShift,
111 VFPConv2Frm = 16 << FormShift,
112 VFPConv3Frm = 17 << FormShift,
113 VFPConv4Frm = 18 << FormShift,
114 VFPConv5Frm = 19 << FormShift,
115 VFPLdStFrm = 20 << FormShift,
116 VFPLdStMulFrm = 21 << FormShift,
117 VFPMiscFrm = 22 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000118
Evan Cheng96581d32008-11-11 02:11:05 +0000119 // Thumb format
Evan Chengffa6d962008-11-13 23:36:57 +0000120 ThumbFrm = 23 << FormShift,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000121
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 // NEON format
123 NEONFrm = 24 << FormShift,
124 NEONGetLnFrm = 25 << FormShift,
125 NEONSetLnFrm = 26 << FormShift,
126 NEONDupFrm = 27 << FormShift,
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 //===------------------------------------------------------------------===//
Raul Herbster8c132632007-08-30 23:34:14 +0000129 // Field shifts - such shifts are used to set field while generating
130 // machine instructions.
Evan Cheng96581d32008-11-11 02:11:05 +0000131 M_BitShift = 5,
Evan Cheng70632912008-11-12 07:34:37 +0000132 ShiftImmShift = 5,
Evan Cheng8b59db32008-11-07 01:41:35 +0000133 ShiftShift = 7,
Evan Cheng96581d32008-11-11 02:11:05 +0000134 N_BitShift = 7,
Evan Cheng70632912008-11-12 07:34:37 +0000135 ImmHiShift = 8,
Evan Cheng97f48c32008-11-06 22:15:19 +0000136 SoRotImmShift = 8,
137 RegRsShift = 8,
138 ExtRotImmShift = 10,
139 RegRdLoShift = 12,
140 RegRdShift = 12,
141 RegRdHiShift = 16,
142 RegRnShift = 16,
143 S_BitShift = 20,
144 W_BitShift = 21,
145 AM3_I_BitShift = 22,
Evan Cheng96581d32008-11-11 02:11:05 +0000146 D_BitShift = 22,
Evan Cheng97f48c32008-11-06 22:15:19 +0000147 U_BitShift = 23,
148 P_BitShift = 24,
149 I_BitShift = 25,
150 CondShift = 28
Evan Chenga8e29892007-01-19 07:51:42 +0000151 };
152}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000153
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000154class ARMBaseInstrInfo : public TargetInstrInfoImpl {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000155protected:
156 // Can be only subclassed.
157 explicit ARMBaseInstrInfo(const ARMSubtarget &STI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000158public:
Evan Chenga8e29892007-01-19 07:51:42 +0000159 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
160 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000161 LiveVariables *LV) const;
Chris Lattner578e64a2006-10-24 16:47:57 +0000162
Evan Chenga8e29892007-01-19 07:51:42 +0000163 // Branch analysis.
164 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
165 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000166 SmallVectorImpl<MachineOperand> &Cond,
167 bool AllowModify) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000168 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
169 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
170 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000171 const SmallVectorImpl<MachineOperand> &Cond) const;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000172
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000173 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
174 virtual
175 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
176
177 // Predication support.
178 virtual bool isPredicated(const MachineInstr *MI) const;
179
180 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
181 int PIdx = MI->findFirstPredOperandIdx();
182 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
183 : ARMCC::AL;
184 }
185
186 virtual
187 bool PredicateInstruction(MachineInstr *MI,
188 const SmallVectorImpl<MachineOperand> &Pred) const;
189
190 virtual
191 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
192 const SmallVectorImpl<MachineOperand> &Pred2) const;
193
194 virtual bool DefinesPredicate(MachineInstr *MI,
195 std::vector<MachineOperand> &Pred) const;
196
197 /// GetInstSize - Returns the size of the specified MachineInstr.
198 ///
199 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
200};
201
202class ARMInstrInfo : public ARMBaseInstrInfo {
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000203 ARMRegisterInfo RI;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000204public:
205 explicit ARMInstrInfo(const ARMSubtarget &STI);
206
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000207 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
208 /// such, whenever a client has an instance of instruction info, it should
209 /// always be able to get register info as well (through this method).
210 ///
211 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
212
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000213 /// Return true if the instruction is a register to register move and return
214 /// the source and dest operands and their sub-register indices by reference.
215 virtual bool isMoveInstr(const MachineInstr &MI,
216 unsigned &SrcReg, unsigned &DstReg,
217 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
218
219 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
220 int &FrameIndex) const;
221 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
222 int &FrameIndex) const;
223
Owen Anderson940f83e2008-08-26 18:03:31 +0000224 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000225 MachineBasicBlock::iterator I,
226 unsigned DestReg, unsigned SrcReg,
227 const TargetRegisterClass *DestRC,
228 const TargetRegisterClass *SrcRC) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000229 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
230 MachineBasicBlock::iterator MBBI,
231 unsigned SrcReg, bool isKill, int FrameIndex,
232 const TargetRegisterClass *RC) const;
233
234 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
235 SmallVectorImpl<MachineOperand> &Addr,
236 const TargetRegisterClass *RC,
237 SmallVectorImpl<MachineInstr*> &NewMIs) const;
238
239 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
240 MachineBasicBlock::iterator MBBI,
241 unsigned DestReg, int FrameIndex,
242 const TargetRegisterClass *RC) const;
243
244 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
245 SmallVectorImpl<MachineOperand> &Addr,
246 const TargetRegisterClass *RC,
247 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000248
Anton Korobeynikova98cbc52009-06-27 12:16:40 +0000249 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
250 unsigned DestReg, const MachineInstr *Orig) const;
251
252 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
253 const SmallVectorImpl<unsigned> &Ops) const;
254
Dan Gohmanc54baa22008-12-03 18:43:12 +0000255 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
256 MachineInstr* MI,
257 const SmallVectorImpl<unsigned> &Ops,
258 int FrameIndex) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000259
Dan Gohmanc54baa22008-12-03 18:43:12 +0000260 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
261 MachineInstr* MI,
262 const SmallVectorImpl<unsigned> &Ops,
263 MachineInstr* LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000264 return 0;
265 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000266};
267
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000268}
269
270#endif