blob: bc29472621f78df0a0d43871c3cfbb12991adbc3 [file] [log] [blame]
Chris Lattnera960d952003-01-13 01:01:59 +00001//===-- PeepholeOptimizer.cpp - X86 Peephole Optimizer --------------------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file contains a peephole optimizer for the X86.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000017#include "llvm/Target/MRegisterInfo.h"
Chris Lattner6d2fdcf2004-02-22 04:44:58 +000018#include "llvm/Target/TargetInstrInfo.h"
19#include "llvm/Target/TargetMachine.h"
Chris Lattner45370762003-12-01 05:15:28 +000020#include "Support/Statistic.h"
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000021#include "Support/STLExtras.h"
22
Chris Lattnere1cc79f2003-11-30 06:13:25 +000023using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000024
Chris Lattnera960d952003-01-13 01:01:59 +000025namespace {
Chris Lattner45370762003-12-01 05:15:28 +000026 Statistic<> NumPHOpts("x86-peephole",
27 "Number of peephole optimization performed");
Chris Lattner6d2fdcf2004-02-22 04:44:58 +000028 Statistic<> NumPHMoves("x86-peephole", "Number of peephole moves folded");
Chris Lattnera960d952003-01-13 01:01:59 +000029 struct PH : public MachineFunctionPass {
30 virtual bool runOnMachineFunction(MachineFunction &MF);
31
32 bool PeepholeOptimize(MachineBasicBlock &MBB,
33 MachineBasicBlock::iterator &I);
34
35 virtual const char *getPassName() const { return "X86 Peephole Optimizer"; }
36 };
37}
38
Chris Lattnere1cc79f2003-11-30 06:13:25 +000039FunctionPass *llvm::createX86PeepholeOptimizerPass() { return new PH(); }
Chris Lattnera960d952003-01-13 01:01:59 +000040
41bool PH::runOnMachineFunction(MachineFunction &MF) {
42 bool Changed = false;
43
44 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
Chris Lattneree3e4352003-01-16 18:07:13 +000045 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
Chris Lattner45370762003-12-01 05:15:28 +000046 if (PeepholeOptimize(*BI, I)) {
Chris Lattnera960d952003-01-13 01:01:59 +000047 Changed = true;
Chris Lattner45370762003-12-01 05:15:28 +000048 ++NumPHOpts;
49 } else
Chris Lattnera960d952003-01-13 01:01:59 +000050 ++I;
51
52 return Changed;
53}
54
55
56bool PH::PeepholeOptimize(MachineBasicBlock &MBB,
57 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000058 assert(I != MBB.end());
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000059 MachineBasicBlock::iterator NextI = next(I);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000060
61 MachineInstr *MI = I;
62 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattnera960d952003-01-13 01:01:59 +000063 unsigned Size = 0;
64 switch (MI->getOpcode()) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +000065 case X86::MOV8rr:
66 case X86::MOV16rr:
67 case X86::MOV32rr: // Destroy X = X copies...
Chris Lattnera960d952003-01-13 01:01:59 +000068 if (MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
69 I = MBB.erase(I);
Chris Lattnera960d952003-01-13 01:01:59 +000070 return true;
71 }
72 return false;
73
Chris Lattner43a5ff82003-10-20 05:53:31 +000074 // A large number of X86 instructions have forms which take an 8-bit
75 // immediate despite the fact that the operands are 16 or 32 bits. Because
76 // this can save three bytes of code size (and icache space), we want to
77 // shrink them if possible.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +000078 case X86::IMUL16rri: case X86::IMUL32rri:
Chris Lattner43a5ff82003-10-20 05:53:31 +000079 assert(MI->getNumOperands() == 3 && "These should all have 3 operands!");
80 if (MI->getOperand(2).isImmediate()) {
81 int Val = MI->getOperand(2).getImmedValue();
82 // If the value is the same when signed extended from 8 bits...
83 if (Val == (signed int)(signed char)Val) {
84 unsigned Opcode;
85 switch (MI->getOpcode()) {
86 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +000087 case X86::IMUL16rri: Opcode = X86::IMUL16rri8; break;
88 case X86::IMUL32rri: Opcode = X86::IMUL32rri8; break;
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000089 }
90 unsigned R0 = MI->getOperand(0).getReg();
91 unsigned R1 = MI->getOperand(1).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000092 I = MBB.insert(MBB.erase(I),
93 BuildMI(Opcode, 2, R0).addReg(R1).addZImm((char)Val));
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000094 return true;
95 }
96 }
97 return false;
98
Chris Lattner651fd552004-02-17 07:36:32 +000099#if 0
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000100 case X86::IMUL16rmi: case X86::IMUL32rmi:
Chris Lattner55b54812004-02-17 04:26:43 +0000101 assert(MI->getNumOperands() == 6 && "These should all have 6 operands!");
102 if (MI->getOperand(5).isImmediate()) {
103 int Val = MI->getOperand(5).getImmedValue();
104 // If the value is the same when signed extended from 8 bits...
105 if (Val == (signed int)(signed char)Val) {
106 unsigned Opcode;
107 switch (MI->getOpcode()) {
108 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000109 case X86::IMUL16rmi: Opcode = X86::IMUL16rmi8; break;
110 case X86::IMUL32rmi: Opcode = X86::IMUL32rmi8; break;
Chris Lattner55b54812004-02-17 04:26:43 +0000111 }
112 unsigned R0 = MI->getOperand(0).getReg();
113 unsigned R1 = MI->getOperand(1).getReg();
114 unsigned Scale = MI->getOperand(2).getImmedValue();
115 unsigned R2 = MI->getOperand(3).getReg();
Chris Lattner4ff78762004-02-17 05:25:50 +0000116 unsigned Offset = MI->getOperand(4).getImmedValue();
Chris Lattner55b54812004-02-17 04:26:43 +0000117 I = MBB.insert(MBB.erase(I),
Chris Lattner4ff78762004-02-17 05:25:50 +0000118 BuildMI(Opcode, 5, R0).addReg(R1).addZImm(Scale).
Chris Lattner55b54812004-02-17 04:26:43 +0000119 addReg(R2).addSImm(Offset).addZImm((char)Val));
120 return true;
121 }
122 }
123 return false;
Chris Lattner651fd552004-02-17 07:36:32 +0000124#endif
Chris Lattner55b54812004-02-17 04:26:43 +0000125
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000126 case X86::ADD16ri: case X86::ADD32ri:
127 case X86::SUB16ri: case X86::SUB32ri:
128 case X86::AND16ri: case X86::AND32ri:
129 case X86::OR16ri: case X86::OR32ri:
130 case X86::XOR16ri: case X86::XOR32ri:
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000131 assert(MI->getNumOperands() == 2 && "These should all have 2 operands!");
132 if (MI->getOperand(1).isImmediate()) {
133 int Val = MI->getOperand(1).getImmedValue();
134 // If the value is the same when signed extended from 8 bits...
135 if (Val == (signed int)(signed char)Val) {
136 unsigned Opcode;
137 switch (MI->getOpcode()) {
138 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000139 case X86::ADD16ri: Opcode = X86::ADD16ri8; break;
140 case X86::ADD32ri: Opcode = X86::ADD32ri8; break;
141 case X86::SUB16ri: Opcode = X86::SUB16ri8; break;
142 case X86::SUB32ri: Opcode = X86::SUB32ri8; break;
143 case X86::AND16ri: Opcode = X86::AND16ri8; break;
144 case X86::AND32ri: Opcode = X86::AND32ri8; break;
145 case X86::OR16ri: Opcode = X86::OR16ri8; break;
146 case X86::OR32ri: Opcode = X86::OR32ri8; break;
147 case X86::XOR16ri: Opcode = X86::XOR16ri8; break;
148 case X86::XOR32ri: Opcode = X86::XOR32ri8; break;
Chris Lattner43a5ff82003-10-20 05:53:31 +0000149 }
150 unsigned R0 = MI->getOperand(0).getReg();
Chris Lattner4ff78762004-02-17 05:25:50 +0000151 I = MBB.insert(MBB.erase(I),
Alkis Evlogimenos890f9232004-02-22 19:23:26 +0000152 BuildMI(Opcode, 1, R0, MachineOperand::UseAndDef)
153 .addZImm((char)Val));
Chris Lattner4ff78762004-02-17 05:25:50 +0000154 return true;
155 }
156 }
157 return false;
158
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000159 case X86::ADD16mi: case X86::ADD32mi:
160 case X86::SUB16mi: case X86::SUB32mi:
161 case X86::AND16mi: case X86::AND32mi:
162 case X86::OR16mi: case X86::OR32mi:
163 case X86::XOR16mi: case X86::XOR32mi:
Chris Lattner4ff78762004-02-17 05:25:50 +0000164 assert(MI->getNumOperands() == 5 && "These should all have 5 operands!");
165 if (MI->getOperand(4).isImmediate()) {
166 int Val = MI->getOperand(4).getImmedValue();
167 // If the value is the same when signed extended from 8 bits...
168 if (Val == (signed int)(signed char)Val) {
169 unsigned Opcode;
170 switch (MI->getOpcode()) {
171 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000172 case X86::ADD16mi: Opcode = X86::ADD16mi8; break;
173 case X86::ADD32mi: Opcode = X86::ADD32mi8; break;
174 case X86::SUB16mi: Opcode = X86::SUB16mi8; break;
175 case X86::SUB32mi: Opcode = X86::SUB32mi8; break;
176 case X86::AND16mi: Opcode = X86::AND16mi8; break;
177 case X86::AND32mi: Opcode = X86::AND32mi8; break;
178 case X86::OR16mi: Opcode = X86::OR16mi8; break;
179 case X86::OR32mi: Opcode = X86::OR32mi8; break;
180 case X86::XOR16mi: Opcode = X86::XOR16mi8; break;
181 case X86::XOR32mi: Opcode = X86::XOR32mi8; break;
Chris Lattner4ff78762004-02-17 05:25:50 +0000182 }
183 unsigned R0 = MI->getOperand(0).getReg();
Chris Lattner90c38c82004-02-17 06:02:15 +0000184 unsigned Scale = MI->getOperand(1).getImmedValue();
185 unsigned R1 = MI->getOperand(2).getReg();
186 unsigned Offset = MI->getOperand(3).getImmedValue();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000187 I = MBB.insert(MBB.erase(I),
Chris Lattner90c38c82004-02-17 06:02:15 +0000188 BuildMI(Opcode, 5).addReg(R0).addZImm(Scale).
189 addReg(R1).addSImm(Offset).addZImm((char)Val));
Chris Lattner43a5ff82003-10-20 05:53:31 +0000190 return true;
191 }
192 }
193 return false;
194
Chris Lattnera960d952003-01-13 01:01:59 +0000195#if 0
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000196 case X86::MOV32ri: Size++;
197 case X86::MOV16ri: Size++;
198 case X86::MOV8ri:
Chris Lattnera960d952003-01-13 01:01:59 +0000199 // FIXME: We can only do this transformation if we know that flags are not
200 // used here, because XOR clobbers the flags!
201 if (MI->getOperand(1).isImmediate()) { // avoid mov EAX, <value>
202 int Val = MI->getOperand(1).getImmedValue();
203 if (Val == 0) { // mov EAX, 0 -> xor EAX, EAX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000204 static const unsigned Opcode[] ={X86::XOR8rr,X86::XOR16rr,X86::XOR32rr};
Chris Lattnera960d952003-01-13 01:01:59 +0000205 unsigned Reg = MI->getOperand(0).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000206 I = MBB.insert(MBB.erase(I),
207 BuildMI(Opcode[Size], 2, Reg).addReg(Reg).addReg(Reg));
Chris Lattnera960d952003-01-13 01:01:59 +0000208 return true;
209 } else if (Val == -1) { // mov EAX, -1 -> or EAX, -1
210 // TODO: 'or Reg, -1' has a smaller encoding than 'mov Reg, -1'
211 }
212 }
213 return false;
214#endif
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000215 case X86::BSWAP32r: // Change bswap EAX, bswap EAX into nothing
216 if (Next->getOpcode() == X86::BSWAP32r &&
Chris Lattnera960d952003-01-13 01:01:59 +0000217 MI->getOperand(0).getReg() == Next->getOperand(0).getReg()) {
218 I = MBB.erase(MBB.erase(I));
Chris Lattnera960d952003-01-13 01:01:59 +0000219 return true;
220 }
221 return false;
222 default:
223 return false;
224 }
225}
Brian Gaeked0fde302003-11-11 22:41:34 +0000226
Chris Lattner45370762003-12-01 05:15:28 +0000227namespace {
228 class UseDefChains : public MachineFunctionPass {
229 std::vector<MachineInstr*> DefiningInst;
230 public:
231 // getDefinition - Return the machine instruction that defines the specified
232 // SSA virtual register.
233 MachineInstr *getDefinition(unsigned Reg) {
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000234 assert(MRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattner45370762003-12-01 05:15:28 +0000235 "use-def chains only exist for SSA registers!");
236 assert(Reg - MRegisterInfo::FirstVirtualRegister < DefiningInst.size() &&
237 "Unknown register number!");
238 assert(DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] &&
239 "Unknown register number!");
240 return DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister];
241 }
242
243 // setDefinition - Update the use-def chains to indicate that MI defines
244 // register Reg.
245 void setDefinition(unsigned Reg, MachineInstr *MI) {
246 if (Reg-MRegisterInfo::FirstVirtualRegister >= DefiningInst.size())
247 DefiningInst.resize(Reg-MRegisterInfo::FirstVirtualRegister+1);
248 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = MI;
249 }
250
251 // removeDefinition - Update the use-def chains to forget about Reg
252 // entirely.
253 void removeDefinition(unsigned Reg) {
254 assert(getDefinition(Reg)); // Check validity
255 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = 0;
256 }
257
258 virtual bool runOnMachineFunction(MachineFunction &MF) {
259 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI!=E; ++BI)
260 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000261 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
262 MachineOperand &MO = I->getOperand(i);
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000263 if (MO.isRegister() && MO.isDef() && !MO.isUse() &&
264 MRegisterInfo::isVirtualRegister(MO.getReg()))
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000265 setDefinition(MO.getReg(), I);
Chris Lattner45370762003-12-01 05:15:28 +0000266 }
267 }
268 return false;
269 }
270
271 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
272 AU.setPreservesAll();
273 MachineFunctionPass::getAnalysisUsage(AU);
274 }
275
276 virtual void releaseMemory() {
277 std::vector<MachineInstr*>().swap(DefiningInst);
278 }
279 };
280
281 RegisterAnalysis<UseDefChains> X("use-def-chains",
282 "use-def chain construction for machine code");
283}
284
285
286namespace {
287 Statistic<> NumSSAPHOpts("x86-ssa-peephole",
288 "Number of SSA peephole optimization performed");
289
290 /// SSAPH - This pass is an X86-specific, SSA-based, peephole optimizer. This
291 /// pass is really a bad idea: a better instruction selector should completely
292 /// supersume it. However, that will take some time to develop, and the
293 /// simple things this can do are important now.
294 class SSAPH : public MachineFunctionPass {
295 UseDefChains *UDC;
296 public:
297 virtual bool runOnMachineFunction(MachineFunction &MF);
298
299 bool PeepholeOptimize(MachineBasicBlock &MBB,
300 MachineBasicBlock::iterator &I);
301
302 virtual const char *getPassName() const {
303 return "X86 SSA-based Peephole Optimizer";
304 }
305
306 /// Propagate - Set MI[DestOpNo] = Src[SrcOpNo], optionally change the
307 /// opcode of the instruction, then return true.
308 bool Propagate(MachineInstr *MI, unsigned DestOpNo,
309 MachineInstr *Src, unsigned SrcOpNo, unsigned NewOpcode = 0){
310 MI->getOperand(DestOpNo) = Src->getOperand(SrcOpNo);
311 if (NewOpcode) MI->setOpcode(NewOpcode);
312 return true;
313 }
314
315 /// OptimizeAddress - If we can fold the addressing arithmetic for this
316 /// memory instruction into the instruction itself, do so and return true.
317 bool OptimizeAddress(MachineInstr *MI, unsigned OpNo);
318
319 /// getDefininingInst - If the specified operand is a read of an SSA
320 /// register, return the machine instruction defining it, otherwise, return
321 /// null.
322 MachineInstr *getDefiningInst(MachineOperand &MO) {
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000323 if (MO.isDef() || !MO.isRegister() ||
324 !MRegisterInfo::isVirtualRegister(MO.getReg())) return 0;
Chris Lattner45370762003-12-01 05:15:28 +0000325 return UDC->getDefinition(MO.getReg());
326 }
327
328 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
329 AU.addRequired<UseDefChains>();
330 AU.addPreserved<UseDefChains>();
331 MachineFunctionPass::getAnalysisUsage(AU);
332 }
333 };
334}
335
336FunctionPass *llvm::createX86SSAPeepholeOptimizerPass() { return new SSAPH(); }
337
338bool SSAPH::runOnMachineFunction(MachineFunction &MF) {
339 bool Changed = false;
340 bool LocalChanged;
341
342 UDC = &getAnalysis<UseDefChains>();
343
344 do {
345 LocalChanged = false;
346
347 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
348 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
349 if (PeepholeOptimize(*BI, I)) {
350 LocalChanged = true;
351 ++NumSSAPHOpts;
352 } else
353 ++I;
354 Changed |= LocalChanged;
355 } while (LocalChanged);
356
357 return Changed;
358}
359
360static bool isValidScaleAmount(unsigned Scale) {
361 return Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8;
362}
363
364/// OptimizeAddress - If we can fold the addressing arithmetic for this
365/// memory instruction into the instruction itself, do so and return true.
366bool SSAPH::OptimizeAddress(MachineInstr *MI, unsigned OpNo) {
367 MachineOperand &BaseRegOp = MI->getOperand(OpNo+0);
368 MachineOperand &ScaleOp = MI->getOperand(OpNo+1);
369 MachineOperand &IndexRegOp = MI->getOperand(OpNo+2);
370 MachineOperand &DisplacementOp = MI->getOperand(OpNo+3);
371
372 unsigned BaseReg = BaseRegOp.hasAllocatedReg() ? BaseRegOp.getReg() : 0;
373 unsigned Scale = ScaleOp.getImmedValue();
374 unsigned IndexReg = IndexRegOp.hasAllocatedReg() ? IndexRegOp.getReg() : 0;
375
376 bool Changed = false;
377
378 // If the base register is unset, and the index register is set with a scale
379 // of 1, move it to be the base register.
380 if (BaseRegOp.hasAllocatedReg() && BaseReg == 0 &&
381 Scale == 1 && IndexReg != 0) {
382 BaseRegOp.setReg(IndexReg);
383 IndexRegOp.setReg(0);
384 return true;
385 }
386
387 // Attempt to fold instructions used by the base register into the instruction
388 if (MachineInstr *DefInst = getDefiningInst(BaseRegOp)) {
389 switch (DefInst->getOpcode()) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000390 case X86::MOV32ri:
Chris Lattner45370762003-12-01 05:15:28 +0000391 // If there is no displacement set for this instruction set one now.
392 // FIXME: If we can fold two immediates together, we should do so!
393 if (DisplacementOp.isImmediate() && !DisplacementOp.getImmedValue()) {
394 if (DefInst->getOperand(1).isImmediate()) {
395 BaseRegOp.setReg(0);
396 return Propagate(MI, OpNo+3, DefInst, 1);
397 }
398 }
399 break;
400
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000401 case X86::ADD32rr:
Chris Lattner45370762003-12-01 05:15:28 +0000402 // If the source is a register-register add, and we do not yet have an
403 // index register, fold the add into the memory address.
404 if (IndexReg == 0) {
405 BaseRegOp = DefInst->getOperand(1);
406 IndexRegOp = DefInst->getOperand(2);
407 ScaleOp.setImmedValue(1);
408 return true;
409 }
410 break;
411
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000412 case X86::SHL32ri:
Chris Lattner45370762003-12-01 05:15:28 +0000413 // If this shift could be folded into the index portion of the address if
414 // it were the index register, move it to the index register operand now,
415 // so it will be folded in below.
416 if ((Scale == 1 || (IndexReg == 0 && IndexRegOp.hasAllocatedReg())) &&
417 DefInst->getOperand(2).getImmedValue() < 4) {
418 std::swap(BaseRegOp, IndexRegOp);
419 ScaleOp.setImmedValue(1); Scale = 1;
420 std::swap(IndexReg, BaseReg);
421 Changed = true;
422 break;
423 }
424 }
425 }
426
427 // Attempt to fold instructions used by the index into the instruction
428 if (MachineInstr *DefInst = getDefiningInst(IndexRegOp)) {
429 switch (DefInst->getOpcode()) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000430 case X86::SHL32ri: {
Chris Lattner45370762003-12-01 05:15:28 +0000431 // Figure out what the resulting scale would be if we folded this shift.
432 unsigned ResScale = Scale * (1 << DefInst->getOperand(2).getImmedValue());
433 if (isValidScaleAmount(ResScale)) {
434 IndexRegOp = DefInst->getOperand(1);
435 ScaleOp.setImmedValue(ResScale);
436 return true;
437 }
438 break;
439 }
440 }
441 }
442
443 return Changed;
444}
445
446bool SSAPH::PeepholeOptimize(MachineBasicBlock &MBB,
447 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000448 MachineBasicBlock::iterator NextI = next(I);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000449
450 MachineInstr *MI = I;
451 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattner45370762003-12-01 05:15:28 +0000452
453 bool Changed = false;
454
Chris Lattner6d2fdcf2004-02-22 04:44:58 +0000455 const TargetInstrInfo &TII = MBB.getParent()->getTarget().getInstrInfo();
456
Chris Lattner45370762003-12-01 05:15:28 +0000457 // Scan the operands of this instruction. If any operands are
458 // register-register copies, replace the operand with the source.
459 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i)
460 // Is this an SSA register use?
Chris Lattner6d2fdcf2004-02-22 04:44:58 +0000461 if (MachineInstr *DefInst = getDefiningInst(MI->getOperand(i))) {
Chris Lattner45370762003-12-01 05:15:28 +0000462 // If the operand is a vreg-vreg copy, it is always safe to replace the
463 // source value with the input operand.
Chris Lattner6d2fdcf2004-02-22 04:44:58 +0000464 unsigned Source, Dest;
465 if (TII.isMoveInstr(*DefInst, Source, Dest)) {
466 // Don't propagate physical registers into any instructions.
467 if (DefInst->getOperand(1).isRegister() &&
468 MRegisterInfo::isVirtualRegister(Source)) {
469 MI->getOperand(i).setReg(Source);
470 Changed = true;
471 ++NumPHMoves;
472 }
Chris Lattner45370762003-12-01 05:15:28 +0000473 }
Chris Lattner6d2fdcf2004-02-22 04:44:58 +0000474 }
Chris Lattner45370762003-12-01 05:15:28 +0000475
476
477 // Perform instruction specific optimizations.
478 switch (MI->getOpcode()) {
479
480 // Register to memory stores. Format: <base,scale,indexreg,immdisp>, srcreg
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000481 case X86::MOV32mr: case X86::MOV16mr: case X86::MOV8mr:
482 case X86::MOV32mi: case X86::MOV16mi: case X86::MOV8mi:
Chris Lattner45370762003-12-01 05:15:28 +0000483 // Check to see if we can fold the source instruction into this one...
484 if (MachineInstr *SrcInst = getDefiningInst(MI->getOperand(4))) {
485 switch (SrcInst->getOpcode()) {
486 // Fold the immediate value into the store, if possible.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000487 case X86::MOV8ri: return Propagate(MI, 4, SrcInst, 1, X86::MOV8mi);
488 case X86::MOV16ri: return Propagate(MI, 4, SrcInst, 1, X86::MOV16mi);
489 case X86::MOV32ri: return Propagate(MI, 4, SrcInst, 1, X86::MOV32mi);
Chris Lattner45370762003-12-01 05:15:28 +0000490 default: break;
491 }
492 }
493
494 // If we can optimize the addressing expression, do so now.
495 if (OptimizeAddress(MI, 0))
496 return true;
497 break;
498
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000499 case X86::MOV32rm:
500 case X86::MOV16rm:
501 case X86::MOV8rm:
Chris Lattner45370762003-12-01 05:15:28 +0000502 // If we can optimize the addressing expression, do so now.
503 if (OptimizeAddress(MI, 1))
504 return true;
505 break;
506
507 default: break;
508 }
509
510 return Changed;
511}