blob: f09e8d7ff1cb9175cadd9162923d20b7b5ae10f8 [file] [log] [blame]
Chris Lattnera960d952003-01-13 01:01:59 +00001//===-- PeepholeOptimizer.cpp - X86 Peephole Optimizer --------------------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file contains a peephole optimizer for the X86.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000017#include "llvm/Target/MRegisterInfo.h"
Chris Lattner45370762003-12-01 05:15:28 +000018#include "Support/Statistic.h"
Chris Lattnere1cc79f2003-11-30 06:13:25 +000019using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000020
Chris Lattnera960d952003-01-13 01:01:59 +000021namespace {
Chris Lattner45370762003-12-01 05:15:28 +000022 Statistic<> NumPHOpts("x86-peephole",
23 "Number of peephole optimization performed");
Chris Lattnera960d952003-01-13 01:01:59 +000024 struct PH : public MachineFunctionPass {
25 virtual bool runOnMachineFunction(MachineFunction &MF);
26
27 bool PeepholeOptimize(MachineBasicBlock &MBB,
28 MachineBasicBlock::iterator &I);
29
30 virtual const char *getPassName() const { return "X86 Peephole Optimizer"; }
31 };
32}
33
Chris Lattnere1cc79f2003-11-30 06:13:25 +000034FunctionPass *llvm::createX86PeepholeOptimizerPass() { return new PH(); }
Chris Lattnera960d952003-01-13 01:01:59 +000035
36bool PH::runOnMachineFunction(MachineFunction &MF) {
37 bool Changed = false;
38
39 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
Chris Lattneree3e4352003-01-16 18:07:13 +000040 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
Chris Lattner45370762003-12-01 05:15:28 +000041 if (PeepholeOptimize(*BI, I)) {
Chris Lattnera960d952003-01-13 01:01:59 +000042 Changed = true;
Chris Lattner45370762003-12-01 05:15:28 +000043 ++NumPHOpts;
44 } else
Chris Lattnera960d952003-01-13 01:01:59 +000045 ++I;
46
47 return Changed;
48}
49
50
51bool PH::PeepholeOptimize(MachineBasicBlock &MBB,
52 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000053 assert(I != MBB.end());
54 MachineBasicBlock::iterator NextI = I; ++NextI;
55
56 MachineInstr *MI = I;
57 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattnera960d952003-01-13 01:01:59 +000058 unsigned Size = 0;
59 switch (MI->getOpcode()) {
60 case X86::MOVrr8:
61 case X86::MOVrr16:
62 case X86::MOVrr32: // Destroy X = X copies...
63 if (MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
64 I = MBB.erase(I);
Chris Lattnera960d952003-01-13 01:01:59 +000065 return true;
66 }
67 return false;
68
Chris Lattner43a5ff82003-10-20 05:53:31 +000069 // A large number of X86 instructions have forms which take an 8-bit
70 // immediate despite the fact that the operands are 16 or 32 bits. Because
71 // this can save three bytes of code size (and icache space), we want to
72 // shrink them if possible.
Chris Lattner43a5ff82003-10-20 05:53:31 +000073 case X86::IMULri16: case X86::IMULri32:
Chris Lattner43a5ff82003-10-20 05:53:31 +000074 assert(MI->getNumOperands() == 3 && "These should all have 3 operands!");
75 if (MI->getOperand(2).isImmediate()) {
76 int Val = MI->getOperand(2).getImmedValue();
77 // If the value is the same when signed extended from 8 bits...
78 if (Val == (signed int)(signed char)Val) {
79 unsigned Opcode;
80 switch (MI->getOpcode()) {
81 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000082 case X86::IMULri16: Opcode = X86::IMULri16b; break;
83 case X86::IMULri32: Opcode = X86::IMULri32b; break;
84 }
85 unsigned R0 = MI->getOperand(0).getReg();
86 unsigned R1 = MI->getOperand(1).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000087 I = MBB.insert(MBB.erase(I),
88 BuildMI(Opcode, 2, R0).addReg(R1).addZImm((char)Val));
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000089 return true;
90 }
91 }
92 return false;
93
94 case X86::ADDri16: case X86::ADDri32:
95 case X86::SUBri16: case X86::SUBri32:
96 case X86::ANDri16: case X86::ANDri32:
97 case X86::ORri16: case X86::ORri32:
98 case X86::XORri16: case X86::XORri32:
99 assert(MI->getNumOperands() == 2 && "These should all have 2 operands!");
100 if (MI->getOperand(1).isImmediate()) {
101 int Val = MI->getOperand(1).getImmedValue();
102 // If the value is the same when signed extended from 8 bits...
103 if (Val == (signed int)(signed char)Val) {
104 unsigned Opcode;
105 switch (MI->getOpcode()) {
106 default: assert(0 && "Unknown opcode value!");
Chris Lattner43a5ff82003-10-20 05:53:31 +0000107 case X86::ADDri16: Opcode = X86::ADDri16b; break;
108 case X86::ADDri32: Opcode = X86::ADDri32b; break;
109 case X86::SUBri16: Opcode = X86::SUBri16b; break;
110 case X86::SUBri32: Opcode = X86::SUBri32b; break;
Chris Lattner43a5ff82003-10-20 05:53:31 +0000111 case X86::ANDri16: Opcode = X86::ANDri16b; break;
112 case X86::ANDri32: Opcode = X86::ANDri32b; break;
113 case X86::ORri16: Opcode = X86::ORri16b; break;
114 case X86::ORri32: Opcode = X86::ORri32b; break;
115 case X86::XORri16: Opcode = X86::XORri16b; break;
116 case X86::XORri32: Opcode = X86::XORri32b; break;
117 }
118 unsigned R0 = MI->getOperand(0).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000119 I = MBB.insert(MBB.erase(I),
120 BuildMI(Opcode, 1, R0, MOTy::UseAndDef).addZImm((char)Val));
Chris Lattner43a5ff82003-10-20 05:53:31 +0000121 return true;
122 }
123 }
124 return false;
125
Chris Lattnera960d952003-01-13 01:01:59 +0000126#if 0
127 case X86::MOVir32: Size++;
128 case X86::MOVir16: Size++;
129 case X86::MOVir8:
130 // FIXME: We can only do this transformation if we know that flags are not
131 // used here, because XOR clobbers the flags!
132 if (MI->getOperand(1).isImmediate()) { // avoid mov EAX, <value>
133 int Val = MI->getOperand(1).getImmedValue();
134 if (Val == 0) { // mov EAX, 0 -> xor EAX, EAX
135 static const unsigned Opcode[] ={X86::XORrr8,X86::XORrr16,X86::XORrr32};
136 unsigned Reg = MI->getOperand(0).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000137 I = MBB.insert(MBB.erase(I),
138 BuildMI(Opcode[Size], 2, Reg).addReg(Reg).addReg(Reg));
Chris Lattnera960d952003-01-13 01:01:59 +0000139 return true;
140 } else if (Val == -1) { // mov EAX, -1 -> or EAX, -1
141 // TODO: 'or Reg, -1' has a smaller encoding than 'mov Reg, -1'
142 }
143 }
144 return false;
145#endif
146 case X86::BSWAPr32: // Change bswap EAX, bswap EAX into nothing
147 if (Next->getOpcode() == X86::BSWAPr32 &&
148 MI->getOperand(0).getReg() == Next->getOperand(0).getReg()) {
149 I = MBB.erase(MBB.erase(I));
Chris Lattnera960d952003-01-13 01:01:59 +0000150 return true;
151 }
152 return false;
153 default:
154 return false;
155 }
156}
Brian Gaeked0fde302003-11-11 22:41:34 +0000157
Chris Lattner45370762003-12-01 05:15:28 +0000158namespace {
159 class UseDefChains : public MachineFunctionPass {
160 std::vector<MachineInstr*> DefiningInst;
161 public:
162 // getDefinition - Return the machine instruction that defines the specified
163 // SSA virtual register.
164 MachineInstr *getDefinition(unsigned Reg) {
165 assert(Reg >= MRegisterInfo::FirstVirtualRegister &&
166 "use-def chains only exist for SSA registers!");
167 assert(Reg - MRegisterInfo::FirstVirtualRegister < DefiningInst.size() &&
168 "Unknown register number!");
169 assert(DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] &&
170 "Unknown register number!");
171 return DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister];
172 }
173
174 // setDefinition - Update the use-def chains to indicate that MI defines
175 // register Reg.
176 void setDefinition(unsigned Reg, MachineInstr *MI) {
177 if (Reg-MRegisterInfo::FirstVirtualRegister >= DefiningInst.size())
178 DefiningInst.resize(Reg-MRegisterInfo::FirstVirtualRegister+1);
179 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = MI;
180 }
181
182 // removeDefinition - Update the use-def chains to forget about Reg
183 // entirely.
184 void removeDefinition(unsigned Reg) {
185 assert(getDefinition(Reg)); // Check validity
186 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = 0;
187 }
188
189 virtual bool runOnMachineFunction(MachineFunction &MF) {
190 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI!=E; ++BI)
191 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000192 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
193 MachineOperand &MO = I->getOperand(i);
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000194 if (MO.isRegister() && MO.isDef() && !MO.isUse() &&
195 MRegisterInfo::isVirtualRegister(MO.getReg()))
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000196 setDefinition(MO.getReg(), I);
Chris Lattner45370762003-12-01 05:15:28 +0000197 }
198 }
199 return false;
200 }
201
202 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
203 AU.setPreservesAll();
204 MachineFunctionPass::getAnalysisUsage(AU);
205 }
206
207 virtual void releaseMemory() {
208 std::vector<MachineInstr*>().swap(DefiningInst);
209 }
210 };
211
212 RegisterAnalysis<UseDefChains> X("use-def-chains",
213 "use-def chain construction for machine code");
214}
215
216
217namespace {
218 Statistic<> NumSSAPHOpts("x86-ssa-peephole",
219 "Number of SSA peephole optimization performed");
220
221 /// SSAPH - This pass is an X86-specific, SSA-based, peephole optimizer. This
222 /// pass is really a bad idea: a better instruction selector should completely
223 /// supersume it. However, that will take some time to develop, and the
224 /// simple things this can do are important now.
225 class SSAPH : public MachineFunctionPass {
226 UseDefChains *UDC;
227 public:
228 virtual bool runOnMachineFunction(MachineFunction &MF);
229
230 bool PeepholeOptimize(MachineBasicBlock &MBB,
231 MachineBasicBlock::iterator &I);
232
233 virtual const char *getPassName() const {
234 return "X86 SSA-based Peephole Optimizer";
235 }
236
237 /// Propagate - Set MI[DestOpNo] = Src[SrcOpNo], optionally change the
238 /// opcode of the instruction, then return true.
239 bool Propagate(MachineInstr *MI, unsigned DestOpNo,
240 MachineInstr *Src, unsigned SrcOpNo, unsigned NewOpcode = 0){
241 MI->getOperand(DestOpNo) = Src->getOperand(SrcOpNo);
242 if (NewOpcode) MI->setOpcode(NewOpcode);
243 return true;
244 }
245
246 /// OptimizeAddress - If we can fold the addressing arithmetic for this
247 /// memory instruction into the instruction itself, do so and return true.
248 bool OptimizeAddress(MachineInstr *MI, unsigned OpNo);
249
250 /// getDefininingInst - If the specified operand is a read of an SSA
251 /// register, return the machine instruction defining it, otherwise, return
252 /// null.
253 MachineInstr *getDefiningInst(MachineOperand &MO) {
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000254 if (MO.isDef() || !MO.isRegister() ||
255 !MRegisterInfo::isVirtualRegister(MO.getReg())) return 0;
Chris Lattner45370762003-12-01 05:15:28 +0000256 return UDC->getDefinition(MO.getReg());
257 }
258
259 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
260 AU.addRequired<UseDefChains>();
261 AU.addPreserved<UseDefChains>();
262 MachineFunctionPass::getAnalysisUsage(AU);
263 }
264 };
265}
266
267FunctionPass *llvm::createX86SSAPeepholeOptimizerPass() { return new SSAPH(); }
268
269bool SSAPH::runOnMachineFunction(MachineFunction &MF) {
270 bool Changed = false;
271 bool LocalChanged;
272
273 UDC = &getAnalysis<UseDefChains>();
274
275 do {
276 LocalChanged = false;
277
278 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
279 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
280 if (PeepholeOptimize(*BI, I)) {
281 LocalChanged = true;
282 ++NumSSAPHOpts;
283 } else
284 ++I;
285 Changed |= LocalChanged;
286 } while (LocalChanged);
287
288 return Changed;
289}
290
291static bool isValidScaleAmount(unsigned Scale) {
292 return Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8;
293}
294
295/// OptimizeAddress - If we can fold the addressing arithmetic for this
296/// memory instruction into the instruction itself, do so and return true.
297bool SSAPH::OptimizeAddress(MachineInstr *MI, unsigned OpNo) {
298 MachineOperand &BaseRegOp = MI->getOperand(OpNo+0);
299 MachineOperand &ScaleOp = MI->getOperand(OpNo+1);
300 MachineOperand &IndexRegOp = MI->getOperand(OpNo+2);
301 MachineOperand &DisplacementOp = MI->getOperand(OpNo+3);
302
303 unsigned BaseReg = BaseRegOp.hasAllocatedReg() ? BaseRegOp.getReg() : 0;
304 unsigned Scale = ScaleOp.getImmedValue();
305 unsigned IndexReg = IndexRegOp.hasAllocatedReg() ? IndexRegOp.getReg() : 0;
306
307 bool Changed = false;
308
309 // If the base register is unset, and the index register is set with a scale
310 // of 1, move it to be the base register.
311 if (BaseRegOp.hasAllocatedReg() && BaseReg == 0 &&
312 Scale == 1 && IndexReg != 0) {
313 BaseRegOp.setReg(IndexReg);
314 IndexRegOp.setReg(0);
315 return true;
316 }
317
318 // Attempt to fold instructions used by the base register into the instruction
319 if (MachineInstr *DefInst = getDefiningInst(BaseRegOp)) {
320 switch (DefInst->getOpcode()) {
321 case X86::MOVir32:
322 // If there is no displacement set for this instruction set one now.
323 // FIXME: If we can fold two immediates together, we should do so!
324 if (DisplacementOp.isImmediate() && !DisplacementOp.getImmedValue()) {
325 if (DefInst->getOperand(1).isImmediate()) {
326 BaseRegOp.setReg(0);
327 return Propagate(MI, OpNo+3, DefInst, 1);
328 }
329 }
330 break;
331
332 case X86::ADDrr32:
333 // If the source is a register-register add, and we do not yet have an
334 // index register, fold the add into the memory address.
335 if (IndexReg == 0) {
336 BaseRegOp = DefInst->getOperand(1);
337 IndexRegOp = DefInst->getOperand(2);
338 ScaleOp.setImmedValue(1);
339 return true;
340 }
341 break;
342
343 case X86::SHLir32:
344 // If this shift could be folded into the index portion of the address if
345 // it were the index register, move it to the index register operand now,
346 // so it will be folded in below.
347 if ((Scale == 1 || (IndexReg == 0 && IndexRegOp.hasAllocatedReg())) &&
348 DefInst->getOperand(2).getImmedValue() < 4) {
349 std::swap(BaseRegOp, IndexRegOp);
350 ScaleOp.setImmedValue(1); Scale = 1;
351 std::swap(IndexReg, BaseReg);
352 Changed = true;
353 break;
354 }
355 }
356 }
357
358 // Attempt to fold instructions used by the index into the instruction
359 if (MachineInstr *DefInst = getDefiningInst(IndexRegOp)) {
360 switch (DefInst->getOpcode()) {
361 case X86::SHLir32: {
362 // Figure out what the resulting scale would be if we folded this shift.
363 unsigned ResScale = Scale * (1 << DefInst->getOperand(2).getImmedValue());
364 if (isValidScaleAmount(ResScale)) {
365 IndexRegOp = DefInst->getOperand(1);
366 ScaleOp.setImmedValue(ResScale);
367 return true;
368 }
369 break;
370 }
371 }
372 }
373
374 return Changed;
375}
376
377bool SSAPH::PeepholeOptimize(MachineBasicBlock &MBB,
378 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000379 MachineBasicBlock::iterator NextI = I; ++NextI;
380
381 MachineInstr *MI = I;
382 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattner45370762003-12-01 05:15:28 +0000383
384 bool Changed = false;
385
386 // Scan the operands of this instruction. If any operands are
387 // register-register copies, replace the operand with the source.
388 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i)
389 // Is this an SSA register use?
390 if (MachineInstr *DefInst = getDefiningInst(MI->getOperand(i)))
391 // If the operand is a vreg-vreg copy, it is always safe to replace the
392 // source value with the input operand.
393 if (DefInst->getOpcode() == X86::MOVrr8 ||
394 DefInst->getOpcode() == X86::MOVrr16 ||
395 DefInst->getOpcode() == X86::MOVrr32) {
396 // Don't propagate physical registers into PHI nodes...
397 if (MI->getOpcode() != X86::PHI ||
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000398 (DefInst->getOperand(1).isRegister() &&
399 MRegisterInfo::isVirtualRegister(DefInst->getOperand(1).getReg())))
Chris Lattner45370762003-12-01 05:15:28 +0000400 Changed = Propagate(MI, i, DefInst, 1);
401 }
402
403
404 // Perform instruction specific optimizations.
405 switch (MI->getOpcode()) {
406
407 // Register to memory stores. Format: <base,scale,indexreg,immdisp>, srcreg
408 case X86::MOVrm32: case X86::MOVrm16: case X86::MOVrm8:
409 case X86::MOVim32: case X86::MOVim16: case X86::MOVim8:
410 // Check to see if we can fold the source instruction into this one...
411 if (MachineInstr *SrcInst = getDefiningInst(MI->getOperand(4))) {
412 switch (SrcInst->getOpcode()) {
413 // Fold the immediate value into the store, if possible.
414 case X86::MOVir8: return Propagate(MI, 4, SrcInst, 1, X86::MOVim8);
415 case X86::MOVir16: return Propagate(MI, 4, SrcInst, 1, X86::MOVim16);
416 case X86::MOVir32: return Propagate(MI, 4, SrcInst, 1, X86::MOVim32);
417 default: break;
418 }
419 }
420
421 // If we can optimize the addressing expression, do so now.
422 if (OptimizeAddress(MI, 0))
423 return true;
424 break;
425
426 case X86::MOVmr32:
427 case X86::MOVmr16:
428 case X86::MOVmr8:
429 // If we can optimize the addressing expression, do so now.
430 if (OptimizeAddress(MI, 1))
431 return true;
432 break;
433
434 default: break;
435 }
436
437 return Changed;
438}