blob: 634911ab00615898a182f50674e30ee9329b23ef [file] [log] [blame]
David Goodwinb50ea5c2009-07-02 22:18:33 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information --------*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Evan Cheng6495f632009-07-28 05:48:47 +000016#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000017#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
19#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/ADT/SmallVector.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000022#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000023
24using namespace llvm;
25
Chris Lattnerd90183d2009-08-02 05:20:37 +000026Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI) : RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000027}
28
Evan Cheng446c4282009-07-11 06:43:01 +000029unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000030 // FIXME
31 return 0;
32}
33
David Goodwin334c2642009-07-08 16:09:28 +000034bool
35Thumb2InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
36 if (MBB.empty()) return false;
37
David Goodwin334c2642009-07-08 16:09:28 +000038 switch (MBB.back().getOpcode()) {
David Goodwinb1beca62009-07-10 15:33:46 +000039 case ARM::t2LDM_RET:
David Goodwin334c2642009-07-08 16:09:28 +000040 case ARM::t2B: // Uncond branch.
Evan Cheng66ac5312009-07-25 00:33:29 +000041 case ARM::t2BR_JT: // Jumptable branch.
Evan Cheng5657c012009-07-29 02:18:14 +000042 case ARM::t2TBB: // Table branch byte.
43 case ARM::t2TBH: // Table branch halfword.
Evan Cheng23606e32009-07-24 18:20:16 +000044 case ARM::tBR_JTr: // Jumptable branch (16-bit version).
David Goodwin334c2642009-07-08 16:09:28 +000045 case ARM::tBX_RET:
46 case ARM::tBX_RET_vararg:
47 case ARM::tPOP_RET:
48 case ARM::tB:
Bob Wilson8d4de5a2009-10-28 18:26:41 +000049 case ARM::tBRIND:
David Goodwin334c2642009-07-08 16:09:28 +000050 return true;
51 default:
52 break;
53 }
54
55 return false;
56}
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000057
58bool
59Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
60 MachineBasicBlock::iterator I,
61 unsigned DestReg, unsigned SrcReg,
62 const TargetRegisterClass *DestRC,
63 const TargetRegisterClass *SrcRC) const {
64 DebugLoc DL = DebugLoc::getUnknownLoc();
65 if (I != MBB.end()) DL = I->getDebugLoc();
66
Evan Cheng08b93c62009-07-27 00:33:08 +000067 if (DestRC == ARM::GPRRegisterClass &&
68 SrcRC == ARM::GPRRegisterClass) {
Evan Chenge118cb62009-08-07 19:34:35 +000069 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000070 return true;
Evan Cheng08b93c62009-07-27 00:33:08 +000071 } else if (DestRC == ARM::GPRRegisterClass &&
Evan Cheng86198642009-08-07 00:34:42 +000072 SrcRC == ARM::tGPRRegisterClass) {
Evan Cheng08b93c62009-07-27 00:33:08 +000073 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
74 return true;
75 } else if (DestRC == ARM::tGPRRegisterClass &&
76 SrcRC == ARM::GPRRegisterClass) {
77 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
78 return true;
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000079 }
80
Evan Cheng08b93c62009-07-27 00:33:08 +000081 // Handle SPR, DPR, and QPR copies.
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000082 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC, SrcRC);
83}
Evan Cheng5732ca02009-07-27 03:14:20 +000084
85void Thumb2InstrInfo::
86storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
87 unsigned SrcReg, bool isKill, int FI,
88 const TargetRegisterClass *RC) const {
89 DebugLoc DL = DebugLoc::getUnknownLoc();
90 if (I != MBB.end()) DL = I->getDebugLoc();
91
92 if (RC == ARM::GPRRegisterClass) {
93 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
94 .addReg(SrcReg, getKillRegState(isKill))
95 .addFrameIndex(FI).addImm(0));
96 return;
97 }
98
99 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC);
100}
101
102void Thumb2InstrInfo::
103loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
104 unsigned DestReg, int FI,
105 const TargetRegisterClass *RC) const {
106 DebugLoc DL = DebugLoc::getUnknownLoc();
107 if (I != MBB.end()) DL = I->getDebugLoc();
108
109 if (RC == ARM::GPRRegisterClass) {
110 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
111 .addFrameIndex(FI).addImm(0));
112 return;
113 }
114
115 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC);
116}
Evan Cheng6495f632009-07-28 05:48:47 +0000117
118
119void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
120 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
121 unsigned DestReg, unsigned BaseReg, int NumBytes,
122 ARMCC::CondCodes Pred, unsigned PredReg,
123 const ARMBaseInstrInfo &TII) {
124 bool isSub = NumBytes < 0;
125 if (isSub) NumBytes = -NumBytes;
126
127 // If profitable, use a movw or movt to materialize the offset.
128 // FIXME: Use the scavenger to grab a scratch register.
129 if (DestReg != ARM::SP && DestReg != BaseReg &&
130 NumBytes >= 4096 &&
131 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
132 bool Fits = false;
133 if (NumBytes < 65536) {
134 // Use a movw to materialize the 16-bit constant.
135 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
136 .addImm(NumBytes)
137 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
138 Fits = true;
139 } else if ((NumBytes & 0xffff) == 0) {
140 // Use a movt to materialize the 32-bit constant.
141 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
142 .addReg(DestReg)
143 .addImm(NumBytes >> 16)
144 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
145 Fits = true;
146 }
147
148 if (Fits) {
149 if (isSub) {
150 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
151 .addReg(BaseReg, RegState::Kill)
152 .addReg(DestReg, RegState::Kill)
153 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
154 } else {
155 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
156 .addReg(DestReg, RegState::Kill)
157 .addReg(BaseReg, RegState::Kill)
158 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
159 }
160 return;
161 }
162 }
163
164 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000165 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000166 unsigned Opc = 0;
167 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
168 // mov sp, rn. Note t2MOVr cannot be used.
169 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
170 BaseReg = ARM::SP;
171 continue;
172 }
173
174 if (BaseReg == ARM::SP) {
175 // sub sp, sp, #imm7
176 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
177 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
178 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
179 // FIXME: Fix Thumb1 immediate encoding.
180 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
181 .addReg(BaseReg).addImm(ThisVal/4);
182 NumBytes = 0;
183 continue;
184 }
185
186 // sub rd, sp, so_imm
187 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
188 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
189 NumBytes = 0;
190 } else {
191 // FIXME: Move this to ARMAddressingModes.h?
192 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
193 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
194 NumBytes &= ~ThisVal;
195 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
196 "Bit extraction didn't work?");
197 }
Evan Cheng6495f632009-07-28 05:48:47 +0000198 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000199 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
200 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
201 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
202 NumBytes = 0;
203 } else if (ThisVal < 4096) {
204 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
205 NumBytes = 0;
206 } else {
207 // FIXME: Move this to ARMAddressingModes.h?
208 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
209 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
210 NumBytes &= ~ThisVal;
211 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
212 "Bit extraction didn't work?");
213 }
Evan Cheng6495f632009-07-28 05:48:47 +0000214 }
215
216 // Build the new ADD / SUB.
Evan Cheng86198642009-08-07 00:34:42 +0000217 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
218 .addReg(BaseReg, RegState::Kill)
219 .addImm(ThisVal)));
220
Evan Cheng6495f632009-07-28 05:48:47 +0000221 BaseReg = DestReg;
222 }
223}
224
225static unsigned
226negativeOffsetOpcode(unsigned opcode)
227{
228 switch (opcode) {
229 case ARM::t2LDRi12: return ARM::t2LDRi8;
230 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
231 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
232 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
233 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
234 case ARM::t2STRi12: return ARM::t2STRi8;
235 case ARM::t2STRBi12: return ARM::t2STRBi8;
236 case ARM::t2STRHi12: return ARM::t2STRHi8;
237
238 case ARM::t2LDRi8:
239 case ARM::t2LDRHi8:
240 case ARM::t2LDRBi8:
241 case ARM::t2LDRSHi8:
242 case ARM::t2LDRSBi8:
243 case ARM::t2STRi8:
244 case ARM::t2STRBi8:
245 case ARM::t2STRHi8:
246 return opcode;
247
248 default:
249 break;
250 }
251
252 return 0;
253}
254
255static unsigned
256positiveOffsetOpcode(unsigned opcode)
257{
258 switch (opcode) {
259 case ARM::t2LDRi8: return ARM::t2LDRi12;
260 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
261 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
262 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
263 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
264 case ARM::t2STRi8: return ARM::t2STRi12;
265 case ARM::t2STRBi8: return ARM::t2STRBi12;
266 case ARM::t2STRHi8: return ARM::t2STRHi12;
267
268 case ARM::t2LDRi12:
269 case ARM::t2LDRHi12:
270 case ARM::t2LDRBi12:
271 case ARM::t2LDRSHi12:
272 case ARM::t2LDRSBi12:
273 case ARM::t2STRi12:
274 case ARM::t2STRBi12:
275 case ARM::t2STRHi12:
276 return opcode;
277
278 default:
279 break;
280 }
281
282 return 0;
283}
284
285static unsigned
286immediateOffsetOpcode(unsigned opcode)
287{
288 switch (opcode) {
289 case ARM::t2LDRs: return ARM::t2LDRi12;
290 case ARM::t2LDRHs: return ARM::t2LDRHi12;
291 case ARM::t2LDRBs: return ARM::t2LDRBi12;
292 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
293 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
294 case ARM::t2STRs: return ARM::t2STRi12;
295 case ARM::t2STRBs: return ARM::t2STRBi12;
296 case ARM::t2STRHs: return ARM::t2STRHi12;
297
298 case ARM::t2LDRi12:
299 case ARM::t2LDRHi12:
300 case ARM::t2LDRBi12:
301 case ARM::t2LDRSHi12:
302 case ARM::t2LDRSBi12:
303 case ARM::t2STRi12:
304 case ARM::t2STRBi12:
305 case ARM::t2STRHi12:
306 case ARM::t2LDRi8:
307 case ARM::t2LDRHi8:
308 case ARM::t2LDRBi8:
309 case ARM::t2LDRSHi8:
310 case ARM::t2LDRSBi8:
311 case ARM::t2STRi8:
312 case ARM::t2STRBi8:
313 case ARM::t2STRHi8:
314 return opcode;
315
316 default:
317 break;
318 }
319
320 return 0;
321}
322
Evan Chengcdbb3f52009-08-27 01:23:50 +0000323bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
324 unsigned FrameReg, int &Offset,
325 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000326 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000327 const TargetInstrDesc &Desc = MI.getDesc();
328 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
329 bool isSub = false;
330
331 // Memory operands in inline assembly always use AddrModeT2_i12.
332 if (Opcode == ARM::INLINEASM)
333 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000334
Evan Cheng6495f632009-07-28 05:48:47 +0000335 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
336 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000337
338 bool isSP = FrameReg == ARM::SP;
Evan Cheng6495f632009-07-28 05:48:47 +0000339 if (Offset == 0) {
340 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000341 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000342 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
343 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000344 Offset = 0;
345 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000346 }
347
348 if (Offset < 0) {
349 Offset = -Offset;
350 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000351 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
352 } else {
353 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000354 }
355
356 // Common case: small offset, fits into instruction.
357 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000358 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
359 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000360 Offset = 0;
361 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000362 }
363 // Another common case: imm12.
364 if (Offset < 4096) {
Evan Cheng86198642009-08-07 00:34:42 +0000365 unsigned NewOpc = isSP
366 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
367 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
368 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000369 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
370 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000371 Offset = 0;
372 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000373 }
374
375 // Otherwise, extract 8 adjacent bits from the immediate into this
376 // t2ADDri/t2SUBri.
377 unsigned RotAmt = CountLeadingZeros_32(Offset);
378 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
379
380 // We will handle these bits from offset, clear them.
381 Offset &= ~ThisImmVal;
382
383 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
384 "Bit extraction didn't work?");
385 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
386 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000387
388 // AddrMode4 cannot handle any offset.
389 if (AddrMode == ARMII::AddrMode4)
390 return false;
391
Evan Cheng6495f632009-07-28 05:48:47 +0000392 // AddrModeT2_so cannot handle any offset. If there is no offset
393 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000394 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000395 if (AddrMode == ARMII::AddrModeT2_so) {
396 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
397 if (OffsetReg != 0) {
398 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000399 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000400 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000401
Evan Cheng6495f632009-07-28 05:48:47 +0000402 MI.RemoveOperand(FrameRegIdx+1);
403 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
404 NewOpc = immediateOffsetOpcode(Opcode);
405 AddrMode = ARMII::AddrModeT2_i12;
406 }
407
408 unsigned NumBits = 0;
409 unsigned Scale = 1;
410 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
411 // i8 supports only negative, and i12 supports only positive, so
412 // based on Offset sign convert Opcode to the appropriate
413 // instruction
414 Offset += MI.getOperand(FrameRegIdx+1).getImm();
415 if (Offset < 0) {
416 NewOpc = negativeOffsetOpcode(Opcode);
417 NumBits = 8;
418 isSub = true;
419 Offset = -Offset;
420 } else {
421 NewOpc = positiveOffsetOpcode(Opcode);
422 NumBits = 12;
423 }
424 } else {
Evan Chengcdbb3f52009-08-27 01:23:50 +0000425 // VFP and NEON address modes.
426 int InstrOffs = 0;
427 if (AddrMode == ARMII::AddrMode5) {
428 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
429 InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
430 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
431 InstrOffs *= -1;
432 }
Evan Cheng6495f632009-07-28 05:48:47 +0000433 NumBits = 8;
434 Scale = 4;
435 Offset += InstrOffs * 4;
436 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
437 if (Offset < 0) {
438 Offset = -Offset;
439 isSub = true;
440 }
441 }
442
443 if (NewOpc != Opcode)
444 MI.setDesc(TII.get(NewOpc));
445
446 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
447
448 // Attempt to fold address computation
449 // Common case: small offset, fits into instruction.
450 int ImmedOffset = Offset / Scale;
451 unsigned Mask = (1 << NumBits) - 1;
452 if ((unsigned)Offset <= Mask * Scale) {
453 // Replace the FrameIndex with fp/sp
454 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
455 if (isSub) {
456 if (AddrMode == ARMII::AddrMode5)
457 // FIXME: Not consistent.
458 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000459 else
Evan Cheng6495f632009-07-28 05:48:47 +0000460 ImmedOffset = -ImmedOffset;
461 }
462 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000463 Offset = 0;
464 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000465 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000466
Evan Cheng6495f632009-07-28 05:48:47 +0000467 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000468 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000469 if (isSub) {
470 if (AddrMode == ARMII::AddrMode5)
471 // FIXME: Not consistent.
472 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000473 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000474 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000475 if (ImmedOffset == 0)
476 // Change the opcode back if the encoded offset is zero.
477 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
478 }
Evan Cheng6495f632009-07-28 05:48:47 +0000479 }
480 ImmOp.ChangeToImmediate(ImmedOffset);
481 Offset &= ~(Mask*Scale);
482 }
483
Evan Chengcdbb3f52009-08-27 01:23:50 +0000484 Offset = (isSub) ? -Offset : Offset;
485 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000486}