blob: 7029b7139a57ba70de69a3da3ebf5cc1361e71d1 [file] [log] [blame]
Chris Lattner6367cfc2010-10-05 16:39:12 +00001//===- X86InstrArithmetic.td - Integer Arithmetic Instrs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the integer arithmetic instructions in the X86
11// architecture.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// LEA - Load Effective Address
17
18let neverHasSideEffects = 1 in
19def LEA16r : I<0x8D, MRMSrcMem,
20 (outs GR16:$dst), (ins i32mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +000021 "lea{w}\t{$src|$dst}, {$dst|$src}", [], IIC_LEA_16>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +000022let isReMaterializable = 1 in
23def LEA32r : I<0x8D, MRMSrcMem,
24 (outs GR32:$dst), (ins i32mem:$src),
25 "lea{l}\t{$src|$dst}, {$dst|$src}",
Andrew Trick922d3142012-02-01 23:20:51 +000026 [(set GR32:$dst, lea32addr:$src)], IIC_LEA>,
27 Requires<[In32BitMode]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +000028
29def LEA64_32r : I<0x8D, MRMSrcMem,
30 (outs GR32:$dst), (ins lea64_32mem:$src),
31 "lea{l}\t{$src|$dst}, {$dst|$src}",
Andrew Trick922d3142012-02-01 23:20:51 +000032 [(set GR32:$dst, lea32addr:$src)], IIC_LEA>,
33 Requires<[In64BitMode]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +000034
35let isReMaterializable = 1 in
36def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
37 "lea{q}\t{$src|$dst}, {$dst|$src}",
Andrew Trick922d3142012-02-01 23:20:51 +000038 [(set GR64:$dst, lea64addr:$src)], IIC_LEA>;
Chris Lattner6367cfc2010-10-05 16:39:12 +000039
40
41
42//===----------------------------------------------------------------------===//
43// Fixed-Register Multiplication and Division Instructions.
44//
45
46// Extra precision multiplication
47
48// AL is really implied by AX, but the registers in Defs must match the
49// SDNode results (i8, i32).
50let Defs = [AL,EFLAGS,AX], Uses = [AL] in
51def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
52 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
53 // This probably ought to be moved to a def : Pat<> if the
54 // syntax can be accepted.
55 [(set AL, (mul AL, GR8:$src)),
56 (implicit EFLAGS)]>; // AL,AH = AL*GR8
57
58let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
59def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
60 "mul{w}\t$src",
Andrew Trick922d3142012-02-01 23:20:51 +000061 [], IIC_MUL16_REG>, OpSize; // AX,DX = AX*GR16
Chris Lattner6367cfc2010-10-05 16:39:12 +000062
63let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
64def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
Chris Lattnerb20e0b12010-12-05 07:30:36 +000065 "mul{l}\t$src", // EAX,EDX = EAX*GR32
Andrew Trick922d3142012-02-01 23:20:51 +000066 [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/],
67 IIC_MUL32_REG>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +000068let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
69def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Chris Lattnerb20e0b12010-12-05 07:30:36 +000070 "mul{q}\t$src", // RAX,RDX = RAX*GR64
Andrew Trick922d3142012-02-01 23:20:51 +000071 [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/],
72 IIC_MUL64>;
Chris Lattner6367cfc2010-10-05 16:39:12 +000073
74let Defs = [AL,EFLAGS,AX], Uses = [AL] in
75def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
76 "mul{b}\t$src",
77 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
78 // This probably ought to be moved to a def : Pat<> if the
79 // syntax can be accepted.
80 [(set AL, (mul AL, (loadi8 addr:$src))),
Andrew Trick922d3142012-02-01 23:20:51 +000081 (implicit EFLAGS)], IIC_MUL8>; // AL,AH = AL*[mem8]
Chris Lattner6367cfc2010-10-05 16:39:12 +000082
83let mayLoad = 1, neverHasSideEffects = 1 in {
84let Defs = [AX,DX,EFLAGS], Uses = [AX] in
85def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
86 "mul{w}\t$src",
Andrew Trick922d3142012-02-01 23:20:51 +000087 [], IIC_MUL16_MEM>, OpSize; // AX,DX = AX*[mem16]
Chris Lattner6367cfc2010-10-05 16:39:12 +000088
89let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
90def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
91 "mul{l}\t$src",
Andrew Trick922d3142012-02-01 23:20:51 +000092 [], IIC_MUL32_MEM>; // EAX,EDX = EAX*[mem32]
Craig Topper272895f2011-10-22 23:13:53 +000093let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattner5bbbcdb2010-10-05 20:23:31 +000094def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +000095 "mul{q}\t$src", [], IIC_MUL64>; // RAX,RDX = RAX*[mem64]
Chris Lattner6367cfc2010-10-05 16:39:12 +000096}
97
98let neverHasSideEffects = 1 in {
99let Defs = [AL,EFLAGS,AX], Uses = [AL] in
100def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
101 // AL,AH = AL*GR8
102let Defs = [AX,DX,EFLAGS], Uses = [AX] in
103def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
104 OpSize; // AX,DX = AX*GR16
105let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
106def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
107 // EAX,EDX = EAX*GR32
Craig Topper272895f2011-10-22 23:13:53 +0000108let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000109def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", []>;
110 // RAX,RDX = RAX*GR64
111
Chris Lattner6367cfc2010-10-05 16:39:12 +0000112let mayLoad = 1 in {
113let Defs = [AL,EFLAGS,AX], Uses = [AL] in
114def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
115 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
116let Defs = [AX,DX,EFLAGS], Uses = [AX] in
117def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
118 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
119let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
120def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
121 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Craig Topper272895f2011-10-22 23:13:53 +0000122let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000123def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
124 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Chris Lattner6367cfc2010-10-05 16:39:12 +0000125}
126} // neverHasSideEffects
127
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000128
129let Defs = [EFLAGS] in {
130let Constraints = "$src1 = $dst" in {
131
132let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
133// Register-Register Signed Integer Multiply
134def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
135 "imul{w}\t{$src2, $dst|$dst, $src2}",
136 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000137 (X86smul_flag GR16:$src1, GR16:$src2))], IIC_IMUL16_RR>,
138 TB, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000139def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
140 "imul{l}\t{$src2, $dst|$dst, $src2}",
141 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000142 (X86smul_flag GR32:$src1, GR32:$src2))], IIC_IMUL32_RR>,
143 TB;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000144def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
145 (ins GR64:$src1, GR64:$src2),
146 "imul{q}\t{$src2, $dst|$dst, $src2}",
147 [(set GR64:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000148 (X86smul_flag GR64:$src1, GR64:$src2))], IIC_IMUL64_RR>,
149 TB;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000150}
151
152// Register-Memory Signed Integer Multiply
153def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
154 (ins GR16:$src1, i16mem:$src2),
155 "imul{w}\t{$src2, $dst|$dst, $src2}",
156 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000157 (X86smul_flag GR16:$src1, (load addr:$src2)))],
158 IIC_IMUL16_RM>,
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000159 TB, OpSize;
160def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
161 (ins GR32:$src1, i32mem:$src2),
162 "imul{l}\t{$src2, $dst|$dst, $src2}",
163 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000164 (X86smul_flag GR32:$src1, (load addr:$src2)))],
165 IIC_IMUL32_RM>,
166 TB;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000167def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
168 (ins GR64:$src1, i64mem:$src2),
169 "imul{q}\t{$src2, $dst|$dst, $src2}",
170 [(set GR64:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000171 (X86smul_flag GR64:$src1, (load addr:$src2)))],
172 IIC_IMUL64_RM>,
173 TB;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000174} // Constraints = "$src1 = $dst"
175
176} // Defs = [EFLAGS]
177
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000178// Surprisingly enough, these are not two address instructions!
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000179let Defs = [EFLAGS] in {
180// Register-Integer Signed Integer Multiply
181def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
182 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
183 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
184 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000185 (X86smul_flag GR16:$src1, imm:$src2))],
186 IIC_IMUL16_RRI>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000187def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
188 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
189 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
190 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000191 (X86smul_flag GR16:$src1, i16immSExt8:$src2))],
192 IIC_IMUL16_RRI>,
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000193 OpSize;
194def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
195 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
196 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
197 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000198 (X86smul_flag GR32:$src1, imm:$src2))],
199 IIC_IMUL32_RRI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000200def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
201 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
202 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
203 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000204 (X86smul_flag GR32:$src1, i32immSExt8:$src2))],
205 IIC_IMUL32_RRI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000206def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
207 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
208 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
209 [(set GR64:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000210 (X86smul_flag GR64:$src1, i64immSExt32:$src2))],
211 IIC_IMUL64_RRI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000212def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
213 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
214 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
215 [(set GR64:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000216 (X86smul_flag GR64:$src1, i64immSExt8:$src2))],
217 IIC_IMUL64_RRI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000218
219
220// Memory-Integer Signed Integer Multiply
221def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
222 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
223 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
224 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000225 (X86smul_flag (load addr:$src1), imm:$src2))],
226 IIC_IMUL16_RMI>,
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000227 OpSize;
228def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
229 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
230 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
231 [(set GR16:$dst, EFLAGS,
232 (X86smul_flag (load addr:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000233 i16immSExt8:$src2))], IIC_IMUL16_RMI>,
234 OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000235def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
236 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
237 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
238 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000239 (X86smul_flag (load addr:$src1), imm:$src2))],
240 IIC_IMUL32_RMI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000241def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
242 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
243 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
244 [(set GR32:$dst, EFLAGS,
245 (X86smul_flag (load addr:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000246 i32immSExt8:$src2))],
247 IIC_IMUL32_RMI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000248def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
249 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
250 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
251 [(set GR64:$dst, EFLAGS,
252 (X86smul_flag (load addr:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000253 i64immSExt32:$src2))],
254 IIC_IMUL64_RMI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000255def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
256 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
257 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
258 [(set GR64:$dst, EFLAGS,
259 (X86smul_flag (load addr:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000260 i64immSExt8:$src2))],
261 IIC_IMUL64_RMI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000262} // Defs = [EFLAGS]
263
264
265
266
Chris Lattner6367cfc2010-10-05 16:39:12 +0000267// unsigned division/remainder
268let Defs = [AL,EFLAGS,AX], Uses = [AX] in
269def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick922d3142012-02-01 23:20:51 +0000270 "div{b}\t$src", [], IIC_DIV8_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000271let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
272def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Andrew Trick922d3142012-02-01 23:20:51 +0000273 "div{w}\t$src", [], IIC_DIV16>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000274let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
275def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Andrew Trick922d3142012-02-01 23:20:51 +0000276 "div{l}\t$src", [], IIC_DIV32>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000277// RDX:RAX/r64 = RAX,RDX
278let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
279def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000280 "div{q}\t$src", [], IIC_DIV64>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000281
Chris Lattner6367cfc2010-10-05 16:39:12 +0000282let mayLoad = 1 in {
283let Defs = [AL,EFLAGS,AX], Uses = [AX] in
284def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Andrew Trick922d3142012-02-01 23:20:51 +0000285 "div{b}\t$src", [], IIC_DIV8_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000286let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
287def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Andrew Trick922d3142012-02-01 23:20:51 +0000288 "div{w}\t$src", [], IIC_DIV16>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000289let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner6367cfc2010-10-05 16:39:12 +0000290def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000291 "div{l}\t$src", [], IIC_DIV32>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000292// RDX:RAX/[mem64] = RAX,RDX
293let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
294def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000295 "div{q}\t$src", [], IIC_DIV64>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000296}
297
298// Signed division/remainder.
299let Defs = [AL,EFLAGS,AX], Uses = [AX] in
300def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick922d3142012-02-01 23:20:51 +0000301 "idiv{b}\t$src", [], IIC_IDIV8>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000302let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
303def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Andrew Trick922d3142012-02-01 23:20:51 +0000304 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000305let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
306def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Andrew Trick922d3142012-02-01 23:20:51 +0000307 "idiv{l}\t$src", [], IIC_IDIV32>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000308// RDX:RAX/r64 = RAX,RDX
309let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
310def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000311 "idiv{q}\t$src", [], IIC_IDIV64>;
Craig Topper272895f2011-10-22 23:13:53 +0000312
313let mayLoad = 1 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000314let Defs = [AL,EFLAGS,AX], Uses = [AX] in
315def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Andrew Trick922d3142012-02-01 23:20:51 +0000316 "idiv{b}\t$src", [], IIC_IDIV8>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000317let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
318def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Andrew Trick922d3142012-02-01 23:20:51 +0000319 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000320let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner6367cfc2010-10-05 16:39:12 +0000321def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000322 "idiv{l}\t$src", [], IIC_IDIV32>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000323let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX
324def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000325 "idiv{q}\t$src", [], IIC_IDIV64>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000326}
327
328//===----------------------------------------------------------------------===//
329// Two address Instructions.
330//
Chris Lattner6367cfc2010-10-05 16:39:12 +0000331
332// unary instructions
333let CodeSize = 2 in {
334let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000335let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000336def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1),
337 "neg{b}\t$dst",
338 [(set GR8:$dst, (ineg GR8:$src1)),
Andrew Trick922d3142012-02-01 23:20:51 +0000339 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000340def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
341 "neg{w}\t$dst",
342 [(set GR16:$dst, (ineg GR16:$src1)),
Andrew Trick922d3142012-02-01 23:20:51 +0000343 (implicit EFLAGS)], IIC_UNARY_REG>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000344def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
345 "neg{l}\t$dst",
346 [(set GR32:$dst, (ineg GR32:$src1)),
Andrew Trick922d3142012-02-01 23:20:51 +0000347 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000348def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst",
349 [(set GR64:$dst, (ineg GR64:$src1)),
Andrew Trick922d3142012-02-01 23:20:51 +0000350 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000351} // Constraints = "$src1 = $dst"
352
353def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst),
354 "neg{b}\t$dst",
355 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000356 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000357def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst),
358 "neg{w}\t$dst",
359 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000360 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000361def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst),
362 "neg{l}\t$dst",
363 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000364 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000365def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
366 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000367 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000368} // Defs = [EFLAGS]
369
Chris Lattnerc7d46552010-10-05 16:52:25 +0000370
Chris Lattner508fc472010-10-05 21:09:45 +0000371// Note: NOT does not set EFLAGS!
Chris Lattnerc7d46552010-10-05 16:52:25 +0000372
373let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000374// Match xor -1 to not. Favors these over a move imm + xor to save code size.
375let AddedComplexity = 15 in {
376def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1),
377 "not{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000378 [(set GR8:$dst, (not GR8:$src1))], IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000379def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
380 "not{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000381 [(set GR16:$dst, (not GR16:$src1))], IIC_UNARY_REG>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000382def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
383 "not{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000384 [(set GR32:$dst, (not GR32:$src1))], IIC_UNARY_REG>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000385def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000386 [(set GR64:$dst, (not GR64:$src1))], IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000387}
Chris Lattnerc7d46552010-10-05 16:52:25 +0000388} // Constraints = "$src1 = $dst"
389
390def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst),
391 "not{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000392 [(store (not (loadi8 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000393def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst),
394 "not{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000395 [(store (not (loadi16 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
396 OpSize;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000397def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst),
398 "not{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000399 [(store (not (loadi32 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000400def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000401 [(store (not (loadi64 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000402} // CodeSize
403
404// TODO: inc/dec is slow for P4, but fast for Pentium-M.
405let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000406let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000407let CodeSize = 2 in
408def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
409 "inc{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000410 [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))],
411 IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000412
413let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
414def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
415 "inc{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000416 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))], IIC_UNARY_REG>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000417 OpSize, Requires<[In32BitMode]>;
418def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
419 "inc{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000420 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
421 IIC_UNARY_REG>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000422 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000423def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000424 [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))],
425 IIC_UNARY_REG>;
Chris Lattner10701922010-10-05 20:35:37 +0000426} // isConvertibleToThreeAddress = 1, CodeSize = 1
427
428
429// In 64-bit mode, single byte INC and DEC cannot be encoded.
430let isConvertibleToThreeAddress = 1, CodeSize = 2 in {
431// Can transform into LEA.
432def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
433 "inc{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000434 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))],
435 IIC_UNARY_REG>,
Chris Lattner10701922010-10-05 20:35:37 +0000436 OpSize, Requires<[In64BitMode]>;
437def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
438 "inc{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000439 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
440 IIC_UNARY_REG>,
Chris Lattner10701922010-10-05 20:35:37 +0000441 Requires<[In64BitMode]>;
442def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
443 "dec{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000444 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
445 IIC_UNARY_REG>,
Chris Lattner10701922010-10-05 20:35:37 +0000446 OpSize, Requires<[In64BitMode]>;
447def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
448 "dec{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000449 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
450 IIC_UNARY_REG>,
Chris Lattner10701922010-10-05 20:35:37 +0000451 Requires<[In64BitMode]>;
452} // isConvertibleToThreeAddress = 1, CodeSize = 2
453
Chris Lattnerc7d46552010-10-05 16:52:25 +0000454} // Constraints = "$src1 = $dst"
455
456let CodeSize = 2 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000457 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
458 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000459 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000460 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
461 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000462 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000463 OpSize, Requires<[In32BitMode]>;
464 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
465 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000466 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000467 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000468 def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
469 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000470 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner10701922010-10-05 20:35:37 +0000471
472// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
473// how to unfold them.
474// FIXME: What is this for??
475def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
476 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000477 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner10701922010-10-05 20:35:37 +0000478 OpSize, Requires<[In64BitMode]>;
479def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
480 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000481 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner10701922010-10-05 20:35:37 +0000482 Requires<[In64BitMode]>;
483def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
484 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000485 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner10701922010-10-05 20:35:37 +0000486 OpSize, Requires<[In64BitMode]>;
487def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
488 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000489 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner10701922010-10-05 20:35:37 +0000490 Requires<[In64BitMode]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000491} // CodeSize = 2
Chris Lattner6367cfc2010-10-05 16:39:12 +0000492
Chris Lattnerc7d46552010-10-05 16:52:25 +0000493let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000494let CodeSize = 2 in
495def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
496 "dec{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000497 [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))],
498 IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000499let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
500def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
501 "dec{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000502 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
503 IIC_UNARY_REG>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000504 OpSize, Requires<[In32BitMode]>;
505def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
506 "dec{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000507 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
508 IIC_UNARY_REG>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000509 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000510def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000511 [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))],
512 IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000513} // CodeSize = 2
Chris Lattnerc7d46552010-10-05 16:52:25 +0000514} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +0000515
Chris Lattnerc7d46552010-10-05 16:52:25 +0000516
517let CodeSize = 2 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000518 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
519 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000520 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000521 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
522 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000523 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000524 OpSize, Requires<[In32BitMode]>;
525 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
526 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000527 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000528 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000529 def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
530 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000531 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000532} // CodeSize = 2
Chris Lattner6367cfc2010-10-05 16:39:12 +0000533} // Defs = [EFLAGS]
534
Chris Lattner44402c02010-10-06 05:20:57 +0000535
Chris Lattner417b5432010-10-06 00:45:24 +0000536/// X86TypeInfo - This is a bunch of information that describes relevant X86
537/// information about value types. For example, it can tell you what the
538/// register class and preferred load to use.
539class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass,
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000540 PatFrag loadnode, X86MemOperand memoperand, ImmType immkind,
541 Operand immoperand, SDPatternOperator immoperator,
542 Operand imm8operand, SDPatternOperator imm8operator,
Chris Lattner08808f92010-10-06 05:28:38 +0000543 bit hasOddOpcode, bit hasOpSizePrefix, bit hasREX_WPrefix> {
Chris Lattner417b5432010-10-06 00:45:24 +0000544 /// VT - This is the value type itself.
545 ValueType VT = vt;
546
547 /// InstrSuffix - This is the suffix used on instructions with this type. For
548 /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q".
549 string InstrSuffix = instrsuffix;
550
551 /// RegClass - This is the register class associated with this type. For
552 /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64.
553 RegisterClass RegClass = regclass;
554
555 /// LoadNode - This is the load node associated with this type. For
556 /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64.
557 PatFrag LoadNode = loadnode;
558
559 /// MemOperand - This is the memory operand associated with this type. For
560 /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem.
561 X86MemOperand MemOperand = memoperand;
Chris Lattner44402c02010-10-06 05:20:57 +0000562
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000563 /// ImmEncoding - This is the encoding of an immediate of this type. For
564 /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32
565 /// since the immediate fields of i64 instructions is a 32-bit sign extended
566 /// value.
567 ImmType ImmEncoding = immkind;
568
569 /// ImmOperand - This is the operand kind of an immediate of this type. For
570 /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 ->
571 /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign
572 /// extended value.
573 Operand ImmOperand = immoperand;
574
Chris Lattner78266112010-10-07 00:01:39 +0000575 /// ImmOperator - This is the operator that should be used to match an
576 /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32).
577 SDPatternOperator ImmOperator = immoperator;
578
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000579 /// Imm8Operand - This is the operand kind to use for an imm8 of this type.
580 /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is
581 /// only used for instructions that have a sign-extended imm8 field form.
582 Operand Imm8Operand = imm8operand;
583
584 /// Imm8Operator - This is the operator that should be used to match an 8-bit
585 /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8).
586 SDPatternOperator Imm8Operator = imm8operator;
587
Chris Lattner08808f92010-10-06 05:28:38 +0000588 /// HasOddOpcode - This bit is true if the instruction should have an odd (as
589 /// opposed to even) opcode. Operations on i8 are usually even, operations on
590 /// other datatypes are odd.
591 bit HasOddOpcode = hasOddOpcode;
592
Chris Lattner44402c02010-10-06 05:20:57 +0000593 /// HasOpSizePrefix - This bit is set to true if the instruction should have
594 /// the 0x66 operand size prefix. This is set for i16 types.
595 bit HasOpSizePrefix = hasOpSizePrefix;
596
597 /// HasREX_WPrefix - This bit is set to true if the instruction should have
598 /// the 0x40 REX prefix. This is set for i64 types.
599 bit HasREX_WPrefix = hasREX_WPrefix;
Chris Lattner417b5432010-10-06 00:45:24 +0000600}
Chris Lattnere00047c2010-10-05 23:32:05 +0000601
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000602def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">;
603
604
605def Xi8 : X86TypeInfo<i8 , "b", GR8 , loadi8 , i8mem ,
606 Imm8 , i8imm , imm, i8imm , invalid_node,
607 0, 0, 0>;
608def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem,
609 Imm16, i16imm, imm, i16i8imm, i16immSExt8,
610 1, 1, 0>;
611def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem,
612 Imm32, i32imm, imm, i32i8imm, i32immSExt8,
613 1, 0, 0>;
614def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem,
615 Imm32, i64i32imm, i64immSExt32, i64i8imm, i64immSExt8,
616 1, 0, 1>;
Chris Lattner44402c02010-10-06 05:20:57 +0000617
618/// ITy - This instruction base class takes the type info for the instruction.
619/// Using this, it:
620/// 1. Concatenates together the instruction mnemonic with the appropriate
621/// suffix letter, a tab, and the arguments.
622/// 2. Infers whether the instruction should have a 0x66 prefix byte.
623/// 3. Infers whether the instruction should have a 0x40 REX_W prefix.
Chris Lattner08808f92010-10-06 05:28:38 +0000624/// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations)
625/// or 1 (for i16,i32,i64 operations).
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000626class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins,
Andrew Trick922d3142012-02-01 23:20:51 +0000627 string mnemonic, string args, list<dag> pattern,
628 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattner08808f92010-10-06 05:28:38 +0000629 : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4},
630 opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode },
631 f, outs, ins,
Andrew Trick922d3142012-02-01 23:20:51 +0000632 !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern,
633 itin> {
Chris Lattner44402c02010-10-06 05:20:57 +0000634
635 // Infer instruction prefixes from type info.
636 let hasOpSizePrefix = typeinfo.HasOpSizePrefix;
637 let hasREX_WPrefix = typeinfo.HasREX_WPrefix;
638}
Chris Lattner417b5432010-10-06 00:45:24 +0000639
Chris Lattner9e940002010-10-07 20:14:23 +0000640// BinOpRR - Instructions like "add reg, reg, reg".
641class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000642 dag outlist, list<dag> pattern, Format f = MRMDestReg>
643 : ITy<opcode, f, typeinfo, outlist,
Chris Lattner9e940002010-10-07 20:14:23 +0000644 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Chris Lattner00e94ba2010-10-07 20:56:25 +0000645 mnemonic, "{$src2, $src1|$src1, $src2}", pattern>;
Chris Lattner9e940002010-10-07 20:14:23 +0000646
Chris Lattnera3208e12010-10-07 20:01:55 +0000647// BinOpRR_R - Instructions like "add reg, reg, reg", where the pattern has
648// just a regclass (no eflags) as a result.
649class BinOpRR_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
650 SDNode opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000651 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000652 [(set typeinfo.RegClass:$dst,
653 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>;
Chris Lattnera3208e12010-10-07 20:01:55 +0000654
Chris Lattner00e94ba2010-10-07 20:56:25 +0000655// BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has
656// just a EFLAGS as a result.
657class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000658 SDPatternOperator opnode, Format f = MRMDestReg>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000659 : BinOpRR<opcode, mnemonic, typeinfo, (outs),
660 [(set EFLAGS,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000661 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
662 f>;
Chris Lattner00e94ba2010-10-07 20:56:25 +0000663
Chris Lattnera3208e12010-10-07 20:01:55 +0000664// BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has
665// both a regclass and EFLAGS as a result.
666class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
667 SDNode opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000668 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000669 [(set typeinfo.RegClass:$dst, EFLAGS,
670 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>;
Chris Lattnere00047c2010-10-05 23:32:05 +0000671
Chris Lattner5b856542010-12-20 00:59:46 +0000672// BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has
673// both a regclass and EFLAGS as a result, and has EFLAGS as input.
674class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
675 SDNode opnode>
676 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
677 [(set typeinfo.RegClass:$dst, EFLAGS,
678 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2,
679 EFLAGS))]>;
680
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000681// BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding).
Chris Lattner3ab0b592010-10-06 05:35:22 +0000682class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
683 : ITy<opcode, MRMSrcReg, typeinfo,
684 (outs typeinfo.RegClass:$dst),
685 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
686 mnemonic, "{$src2, $dst|$dst, $src2}", []> {
687 // The disassembler should know about this, but not the asmparser.
688 let isCodeGenOnly = 1;
689}
Chris Lattnerff27af22010-10-06 00:30:49 +0000690
Craig Topper03819792011-09-11 21:41:45 +0000691// BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding).
692class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
693 : ITy<opcode, MRMSrcReg, typeinfo, (outs),
694 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
695 mnemonic, "{$src2, $src1|$src1, $src2}", []> {
696 // The disassembler should know about this, but not the asmparser.
697 let isCodeGenOnly = 1;
698}
699
Chris Lattner9e940002010-10-07 20:14:23 +0000700// BinOpRM - Instructions like "add reg, reg, [mem]".
701class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000702 dag outlist, list<dag> pattern>
703 : ITy<opcode, MRMSrcMem, typeinfo, outlist,
Chris Lattnera3208e12010-10-07 20:01:55 +0000704 (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2),
Andrew Trick922d3142012-02-01 23:20:51 +0000705 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, IIC_BIN_MEM>;
Chris Lattner9e940002010-10-07 20:14:23 +0000706
707// BinOpRM_R - Instructions like "add reg, reg, [mem]".
708class BinOpRM_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
709 SDNode opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000710 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000711 [(set typeinfo.RegClass:$dst,
Chris Lattnera3208e12010-10-07 20:01:55 +0000712 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
713
Chris Lattner00e94ba2010-10-07 20:56:25 +0000714// BinOpRM_F - Instructions like "cmp reg, [mem]".
715class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000716 SDPatternOperator opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000717 : BinOpRM<opcode, mnemonic, typeinfo, (outs),
718 [(set EFLAGS,
719 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
720
Chris Lattnera3208e12010-10-07 20:01:55 +0000721// BinOpRM_RF - Instructions like "add reg, reg, [mem]".
722class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnera2b8b162010-10-07 20:06:24 +0000723 SDNode opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000724 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000725 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattnerda4b3612010-10-06 04:58:43 +0000726 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
Chris Lattnerff27af22010-10-06 00:30:49 +0000727
Chris Lattner5b856542010-12-20 00:59:46 +0000728// BinOpRM_RFF - Instructions like "adc reg, reg, [mem]".
729class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
730 SDNode opnode>
731 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
732 [(set typeinfo.RegClass:$dst, EFLAGS,
733 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2),
734 EFLAGS))]>;
735
Chris Lattner9e940002010-10-07 20:14:23 +0000736// BinOpRI - Instructions like "add reg, reg, imm".
737class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000738 Format f, dag outlist, list<dag> pattern>
739 : ITy<opcode, f, typeinfo, outlist,
Chris Lattner9e940002010-10-07 20:14:23 +0000740 (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2),
Chris Lattner00e94ba2010-10-07 20:56:25 +0000741 mnemonic, "{$src2, $src1|$src1, $src2}", pattern> {
Chris Lattner9e940002010-10-07 20:14:23 +0000742 let ImmT = typeinfo.ImmEncoding;
743}
744
Chris Lattnera3208e12010-10-07 20:01:55 +0000745// BinOpRI_R - Instructions like "add reg, reg, imm".
746class BinOpRI_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
747 SDNode opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000748 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000749 [(set typeinfo.RegClass:$dst,
750 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattnera3208e12010-10-07 20:01:55 +0000751
Chris Lattner00e94ba2010-10-07 20:56:25 +0000752// BinOpRI_F - Instructions like "cmp reg, imm".
753class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000754 SDPatternOperator opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000755 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs),
756 [(set EFLAGS,
757 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
758
Chris Lattnera3208e12010-10-07 20:01:55 +0000759// BinOpRI_RF - Instructions like "add reg, reg, imm".
760class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
761 SDNode opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000762 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
763 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner9e940002010-10-07 20:14:23 +0000764 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
765
Chris Lattner5b856542010-12-20 00:59:46 +0000766// BinOpRI_RFF - Instructions like "adc reg, reg, imm".
767class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
768 SDNode opnode, Format f>
769 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
770 [(set typeinfo.RegClass:$dst, EFLAGS,
771 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2,
772 EFLAGS))]>;
773
Chris Lattner9e940002010-10-07 20:14:23 +0000774// BinOpRI8 - Instructions like "add reg, reg, imm8".
775class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000776 Format f, dag outlist, list<dag> pattern>
777 : ITy<opcode, f, typeinfo, outlist,
Chris Lattner9e940002010-10-07 20:14:23 +0000778 (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2),
Chris Lattner00e94ba2010-10-07 20:56:25 +0000779 mnemonic, "{$src2, $src1|$src1, $src2}", pattern> {
Chris Lattner9e940002010-10-07 20:14:23 +0000780 let ImmT = Imm8; // Always 8-bit immediate.
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000781}
Chris Lattnerff27af22010-10-06 00:30:49 +0000782
Chris Lattnera3208e12010-10-07 20:01:55 +0000783// BinOpRI8_R - Instructions like "add reg, reg, imm8".
784class BinOpRI8_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
785 SDNode opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000786 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000787 [(set typeinfo.RegClass:$dst,
788 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner00e94ba2010-10-07 20:56:25 +0000789
790// BinOpRI8_F - Instructions like "cmp reg, imm8".
791class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
792 SDNode opnode, Format f>
793 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs),
794 [(set EFLAGS,
795 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner3ab0b592010-10-06 05:35:22 +0000796
Chris Lattnera3208e12010-10-07 20:01:55 +0000797// BinOpRI8_RF - Instructions like "add reg, reg, imm8".
798class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
799 SDNode opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000800 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000801 [(set typeinfo.RegClass:$dst, EFLAGS,
802 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000803
Chris Lattner5b856542010-12-20 00:59:46 +0000804// BinOpRI8_RFF - Instructions like "adc reg, reg, imm8".
805class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
806 SDNode opnode, Format f>
807 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
808 [(set typeinfo.RegClass:$dst, EFLAGS,
809 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2,
810 EFLAGS))]>;
811
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000812// BinOpMR - Instructions like "add [mem], reg".
813class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000814 list<dag> pattern>
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000815 : ITy<opcode, MRMDestMem, typeinfo,
816 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000817 mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM>;
Chris Lattner00e94ba2010-10-07 20:56:25 +0000818
819// BinOpMR_RMW - Instructions like "add [mem], reg".
820class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
821 SDNode opnode>
822 : BinOpMR<opcode, mnemonic, typeinfo,
823 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst),
824 (implicit EFLAGS)]>;
825
Chris Lattner5b856542010-12-20 00:59:46 +0000826// BinOpMR_RMW_FF - Instructions like "adc [mem], reg".
827class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
828 SDNode opnode>
829 : BinOpMR<opcode, mnemonic, typeinfo,
830 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS),
831 addr:$dst),
832 (implicit EFLAGS)]>;
833
Chris Lattner00e94ba2010-10-07 20:56:25 +0000834// BinOpMR_F - Instructions like "cmp [mem], reg".
835class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
836 SDNode opnode>
837 : BinOpMR<opcode, mnemonic, typeinfo,
838 [(set EFLAGS, (opnode (load addr:$dst), typeinfo.RegClass:$src))]>;
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000839
840// BinOpMI - Instructions like "add [mem], imm".
Chris Lattnera2b8b162010-10-07 20:06:24 +0000841class BinOpMI<string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000842 Format f, list<dag> pattern, bits<8> opcode = 0x80>
843 : ITy<opcode, f, typeinfo,
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000844 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000845 mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM> {
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000846 let ImmT = typeinfo.ImmEncoding;
847}
848
Chris Lattner00e94ba2010-10-07 20:56:25 +0000849// BinOpMI_RMW - Instructions like "add [mem], imm".
850class BinOpMI_RMW<string mnemonic, X86TypeInfo typeinfo,
851 SDNode opnode, Format f>
852 : BinOpMI<mnemonic, typeinfo, f,
853 [(store (opnode (typeinfo.VT (load addr:$dst)),
854 typeinfo.ImmOperator:$src), addr:$dst),
855 (implicit EFLAGS)]>;
856
Chris Lattner5b856542010-12-20 00:59:46 +0000857// BinOpMI_RMW_FF - Instructions like "adc [mem], imm".
858class BinOpMI_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
859 SDNode opnode, Format f>
860 : BinOpMI<mnemonic, typeinfo, f,
861 [(store (opnode (typeinfo.VT (load addr:$dst)),
862 typeinfo.ImmOperator:$src, EFLAGS), addr:$dst),
863 (implicit EFLAGS)]>;
864
Chris Lattner00e94ba2010-10-07 20:56:25 +0000865// BinOpMI_F - Instructions like "cmp [mem], imm".
866class BinOpMI_F<string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000867 SDPatternOperator opnode, Format f, bits<8> opcode = 0x80>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000868 : BinOpMI<mnemonic, typeinfo, f,
869 [(set EFLAGS, (opnode (typeinfo.VT (load addr:$dst)),
Chris Lattner9649e9a2010-10-07 21:31:03 +0000870 typeinfo.ImmOperator:$src))],
871 opcode>;
Chris Lattner00e94ba2010-10-07 20:56:25 +0000872
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000873// BinOpMI8 - Instructions like "add [mem], imm8".
Chris Lattnera2b8b162010-10-07 20:06:24 +0000874class BinOpMI8<string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000875 Format f, list<dag> pattern>
Chris Lattnera2b8b162010-10-07 20:06:24 +0000876 : ITy<0x82, f, typeinfo,
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000877 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000878 mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM> {
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000879 let ImmT = Imm8; // Always 8-bit immediate.
880}
881
Chris Lattner00e94ba2010-10-07 20:56:25 +0000882// BinOpMI8_RMW - Instructions like "add [mem], imm8".
883class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo,
884 SDNode opnode, Format f>
885 : BinOpMI8<mnemonic, typeinfo, f,
886 [(store (opnode (load addr:$dst),
887 typeinfo.Imm8Operator:$src), addr:$dst),
888 (implicit EFLAGS)]>;
889
Chris Lattner5b856542010-12-20 00:59:46 +0000890// BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8".
891class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
892 SDNode opnode, Format f>
893 : BinOpMI8<mnemonic, typeinfo, f,
894 [(store (opnode (load addr:$dst),
895 typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst),
896 (implicit EFLAGS)]>;
897
Chris Lattner00e94ba2010-10-07 20:56:25 +0000898// BinOpMI8_F - Instructions like "cmp [mem], imm8".
899class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo,
900 SDNode opnode, Format f>
901 : BinOpMI8<mnemonic, typeinfo, f,
902 [(set EFLAGS, (opnode (load addr:$dst),
903 typeinfo.Imm8Operator:$src))]>;
904
Chris Lattner511c6862010-10-07 00:43:39 +0000905// BinOpAI - Instructions like "add %eax, %eax, imm".
906class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper82f131a2011-10-02 21:08:12 +0000907 Register areg, string operands>
Chris Lattner511c6862010-10-07 00:43:39 +0000908 : ITy<opcode, RawFrm, typeinfo,
909 (outs), (ins typeinfo.ImmOperand:$src),
Craig Topper82f131a2011-10-02 21:08:12 +0000910 mnemonic, operands, []> {
Chris Lattner511c6862010-10-07 00:43:39 +0000911 let ImmT = typeinfo.ImmEncoding;
912 let Uses = [areg];
913 let Defs = [areg];
914}
Chris Lattner3ab0b592010-10-06 05:35:22 +0000915
Chris Lattnera3208e12010-10-07 20:01:55 +0000916/// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is
917/// defined with "(set GPR:$dst, EFLAGS, (...".
918///
919/// It would be nice to get rid of the second and third argument here, but
920/// tblgen can't handle dependent type references aggressively enough: PR8330
921multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
922 string mnemonic, Format RegMRM, Format MemMRM,
923 SDNode opnodeflag, SDNode opnode,
924 bit CommutableRR, bit ConvertibleToThreeAddress> {
Chris Lattner4b181c82010-10-07 01:10:20 +0000925 let Defs = [EFLAGS] in {
926 let Constraints = "$src1 = $dst" in {
Chris Lattnerb0468102010-10-07 01:37:01 +0000927 let isCommutable = CommutableRR,
928 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattnera3208e12010-10-07 20:01:55 +0000929 def #NAME#8rr : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>;
930 def #NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>;
931 def #NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>;
932 def #NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>;
Chris Lattner4b181c82010-10-07 01:10:20 +0000933 } // isCommutable
934
935 def #NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>;
936 def #NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>;
937 def #NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>;
938 def #NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>;
939
Chris Lattnera3208e12010-10-07 20:01:55 +0000940 def #NAME#8rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>;
941 def #NAME#16rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>;
942 def #NAME#32rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>;
943 def #NAME#64rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>;
Chris Lattner4b181c82010-10-07 01:10:20 +0000944
Chris Lattnerb0468102010-10-07 01:37:01 +0000945 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattnerd0435292010-10-08 05:12:14 +0000946 // NOTE: These are order specific, we want the ri8 forms to be listed
947 // first so that they are slightly preferred to the ri forms.
948 def #NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>;
949 def #NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>;
950 def #NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>;
951
Chris Lattnera3208e12010-10-07 20:01:55 +0000952 def #NAME#8ri : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>;
953 def #NAME#16ri : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>;
954 def #NAME#32ri : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>;
955 def #NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattnerb0468102010-10-07 01:37:01 +0000956 }
Chris Lattner4b181c82010-10-07 01:10:20 +0000957 } // Constraints = "$src1 = $dst"
958
Chris Lattner00e94ba2010-10-07 20:56:25 +0000959 def #NAME#8mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>;
960 def #NAME#16mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>;
961 def #NAME#32mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>;
962 def #NAME#64mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner4b181c82010-10-07 01:10:20 +0000963
Chris Lattnerd0435292010-10-08 05:12:14 +0000964 // NOTE: These are order specific, we want the mi8 forms to be listed
965 // first so that they are slightly preferred to the mi forms.
966 def #NAME#16mi8 : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>;
967 def #NAME#32mi8 : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>;
968 def #NAME#64mi8 : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>;
969
Chris Lattner00e94ba2010-10-07 20:56:25 +0000970 def #NAME#8mi : BinOpMI_RMW<mnemonic, Xi8 , opnode, MemMRM>;
971 def #NAME#16mi : BinOpMI_RMW<mnemonic, Xi16, opnode, MemMRM>;
972 def #NAME#32mi : BinOpMI_RMW<mnemonic, Xi32, opnode, MemMRM>;
973 def #NAME#64mi32 : BinOpMI_RMW<mnemonic, Xi64, opnode, MemMRM>;
Chris Lattner4b181c82010-10-07 01:10:20 +0000974
Craig Topper82f131a2011-10-02 21:08:12 +0000975 def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
976 "{$src, %al|AL, $src}">;
977 def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
978 "{$src, %ax|AX, $src}">;
979 def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
980 "{$src, %eax|EAX, $src}">;
981 def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
982 "{$src, %rax|RAX, $src}">;
Chris Lattner4b181c82010-10-07 01:10:20 +0000983 }
984}
985
Chris Lattner5b856542010-12-20 00:59:46 +0000986/// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is
987/// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and
988/// SBB.
Chris Lattnera3208e12010-10-07 20:01:55 +0000989///
Chris Lattner5b856542010-12-20 00:59:46 +0000990/// It would be nice to get rid of the second and third argument here, but
991/// tblgen can't handle dependent type references aggressively enough: PR8330
992multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
993 string mnemonic, Format RegMRM, Format MemMRM,
994 SDNode opnode, bit CommutableRR,
995 bit ConvertibleToThreeAddress> {
Chris Lattnera3208e12010-10-07 20:01:55 +0000996 let Defs = [EFLAGS] in {
997 let Constraints = "$src1 = $dst" in {
998 let isCommutable = CommutableRR,
999 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner5b856542010-12-20 00:59:46 +00001000 def #NAME#8rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>;
1001 def #NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>;
1002 def #NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>;
1003 def #NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001004 } // isCommutable
Chris Lattner6367cfc2010-10-05 16:39:12 +00001005
Chris Lattnera3208e12010-10-07 20:01:55 +00001006 def #NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>;
1007 def #NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>;
1008 def #NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>;
1009 def #NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>;
1010
Chris Lattner5b856542010-12-20 00:59:46 +00001011 def #NAME#8rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>;
1012 def #NAME#16rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>;
1013 def #NAME#32rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>;
1014 def #NAME#64rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001015
1016 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattnerd0435292010-10-08 05:12:14 +00001017 // NOTE: These are order specific, we want the ri8 forms to be listed
1018 // first so that they are slightly preferred to the ri forms.
Chris Lattner5b856542010-12-20 00:59:46 +00001019 def #NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>;
1020 def #NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>;
1021 def #NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattnerd0435292010-10-08 05:12:14 +00001022
Chris Lattner5b856542010-12-20 00:59:46 +00001023 def #NAME#8ri : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1024 def #NAME#16ri : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>;
1025 def #NAME#32ri : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>;
1026 def #NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001027 }
1028 } // Constraints = "$src1 = $dst"
1029
Chris Lattner5b856542010-12-20 00:59:46 +00001030 def #NAME#8mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>;
1031 def #NAME#16mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>;
1032 def #NAME#32mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>;
1033 def #NAME#64mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001034
Chris Lattnerd0435292010-10-08 05:12:14 +00001035 // NOTE: These are order specific, we want the mi8 forms to be listed
1036 // first so that they are slightly preferred to the mi forms.
Chris Lattner5b856542010-12-20 00:59:46 +00001037 def #NAME#16mi8 : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1038 def #NAME#32mi8 : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
1039 def #NAME#64mi8 : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Chris Lattnerd0435292010-10-08 05:12:14 +00001040
Chris Lattner5b856542010-12-20 00:59:46 +00001041 def #NAME#8mi : BinOpMI_RMW_FF<mnemonic, Xi8 , opnode, MemMRM>;
1042 def #NAME#16mi : BinOpMI_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1043 def #NAME#32mi : BinOpMI_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
1044 def #NAME#64mi32 : BinOpMI_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001045
Craig Topper82f131a2011-10-02 21:08:12 +00001046 def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
1047 "{$src, %al|AL, $src}">;
1048 def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
1049 "{$src, %ax|AX, $src}">;
1050 def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
1051 "{$src, %eax|EAX, $src}">;
1052 def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
1053 "{$src, %rax|RAX, $src}">;
Chris Lattner00e94ba2010-10-07 20:56:25 +00001054 }
1055}
1056
1057/// ArithBinOp_F - This is an arithmetic binary operator where the pattern is
1058/// defined with "(set EFLAGS, (...". It would be really nice to find a way
1059/// to factor this with the other ArithBinOp_*.
1060///
1061multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1062 string mnemonic, Format RegMRM, Format MemMRM,
1063 SDNode opnode,
1064 bit CommutableRR, bit ConvertibleToThreeAddress> {
1065 let Defs = [EFLAGS] in {
1066 let isCommutable = CommutableRR,
1067 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
1068 def #NAME#8rr : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1069 def #NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>;
1070 def #NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>;
1071 def #NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>;
1072 } // isCommutable
1073
Craig Topper03819792011-09-11 21:41:45 +00001074 def #NAME#8rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>;
1075 def #NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>;
1076 def #NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>;
1077 def #NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>;
Chris Lattner00e94ba2010-10-07 20:56:25 +00001078
1079 def #NAME#8rm : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>;
1080 def #NAME#16rm : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>;
1081 def #NAME#32rm : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>;
1082 def #NAME#64rm : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>;
1083
1084 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattnerd0435292010-10-08 05:12:14 +00001085 // NOTE: These are order specific, we want the ri8 forms to be listed
1086 // first so that they are slightly preferred to the ri forms.
1087 def #NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>;
1088 def #NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>;
1089 def #NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>;
1090
Chris Lattner00e94ba2010-10-07 20:56:25 +00001091 def #NAME#8ri : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1092 def #NAME#16ri : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>;
1093 def #NAME#32ri : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>;
1094 def #NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner00e94ba2010-10-07 20:56:25 +00001095 }
1096
1097 def #NAME#8mr : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1098 def #NAME#16mr : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>;
1099 def #NAME#32mr : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>;
1100 def #NAME#64mr : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>;
1101
Chris Lattnerd0435292010-10-08 05:12:14 +00001102 // NOTE: These are order specific, we want the mi8 forms to be listed
1103 // first so that they are slightly preferred to the mi forms.
1104 def #NAME#16mi8 : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>;
1105 def #NAME#32mi8 : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>;
1106 def #NAME#64mi8 : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>;
1107
Chris Lattner00e94ba2010-10-07 20:56:25 +00001108 def #NAME#8mi : BinOpMI_F<mnemonic, Xi8 , opnode, MemMRM>;
1109 def #NAME#16mi : BinOpMI_F<mnemonic, Xi16, opnode, MemMRM>;
1110 def #NAME#32mi : BinOpMI_F<mnemonic, Xi32, opnode, MemMRM>;
1111 def #NAME#64mi32 : BinOpMI_F<mnemonic, Xi64, opnode, MemMRM>;
1112
Craig Topper82f131a2011-10-02 21:08:12 +00001113 def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
1114 "{$src, %al|AL, $src}">;
1115 def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
1116 "{$src, %ax|AX, $src}">;
1117 def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
1118 "{$src, %eax|EAX, $src}">;
1119 def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
1120 "{$src, %rax|RAX, $src}">;
Chris Lattnera3208e12010-10-07 20:01:55 +00001121 }
1122}
1123
1124
1125defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m,
1126 X86and_flag, and, 1, 0>;
1127defm OR : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m,
1128 X86or_flag, or, 1, 0>;
1129defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m,
1130 X86xor_flag, xor, 1, 0>;
1131defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m,
1132 X86add_flag, add, 1, 1>;
1133defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m,
1134 X86sub_flag, sub, 0, 0>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001135
1136// Arithmetic.
Chris Lattner6367cfc2010-10-05 16:39:12 +00001137let Uses = [EFLAGS] in {
Chris Lattner5b856542010-12-20 00:59:46 +00001138 defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag,
1139 1, 0>;
1140 defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag,
1141 0, 0>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001142}
1143
Chris Lattner00e94ba2010-10-07 20:56:25 +00001144defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>;
Chris Lattner9649e9a2010-10-07 21:31:03 +00001145
1146
1147//===----------------------------------------------------------------------===//
1148// Semantically, test instructions are similar like AND, except they don't
1149// generate a result. From an encoding perspective, they are very different:
1150// they don't have all the usual imm8 and REV forms, and are encoded into a
1151// different space.
1152def X86testpat : PatFrag<(ops node:$lhs, node:$rhs),
1153 (X86cmp (and_su node:$lhs, node:$rhs), 0)>;
1154
1155let Defs = [EFLAGS] in {
1156 let isCommutable = 1 in {
1157 def TEST8rr : BinOpRR_F<0x84, "test", Xi8 , X86testpat, MRMSrcReg>;
1158 def TEST16rr : BinOpRR_F<0x84, "test", Xi16, X86testpat, MRMSrcReg>;
1159 def TEST32rr : BinOpRR_F<0x84, "test", Xi32, X86testpat, MRMSrcReg>;
1160 def TEST64rr : BinOpRR_F<0x84, "test", Xi64, X86testpat, MRMSrcReg>;
1161 } // isCommutable
1162
1163 def TEST8rm : BinOpRM_F<0x84, "test", Xi8 , X86testpat>;
1164 def TEST16rm : BinOpRM_F<0x84, "test", Xi16, X86testpat>;
1165 def TEST32rm : BinOpRM_F<0x84, "test", Xi32, X86testpat>;
1166 def TEST64rm : BinOpRM_F<0x84, "test", Xi64, X86testpat>;
1167
1168 def TEST8ri : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>;
1169 def TEST16ri : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>;
1170 def TEST32ri : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>;
1171 def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>;
1172
1173 def TEST8mi : BinOpMI_F<"test", Xi8 , X86testpat, MRM0m, 0xF6>;
1174 def TEST16mi : BinOpMI_F<"test", Xi16, X86testpat, MRM0m, 0xF6>;
1175 def TEST32mi : BinOpMI_F<"test", Xi32, X86testpat, MRM0m, 0xF6>;
1176 def TEST64mi32 : BinOpMI_F<"test", Xi64, X86testpat, MRM0m, 0xF6>;
1177
Craig Topper82f131a2011-10-02 21:08:12 +00001178 def TEST8i8 : BinOpAI<0xA8, "test", Xi8 , AL,
1179 "{$src, %al|AL, $src}">;
1180 def TEST16i16 : BinOpAI<0xA8, "test", Xi16, AX,
1181 "{$src, %ax|AX, $src}">;
1182 def TEST32i32 : BinOpAI<0xA8, "test", Xi32, EAX,
1183 "{$src, %eax|EAX, $src}">;
1184 def TEST64i32 : BinOpAI<0xA8, "test", Xi64, RAX,
1185 "{$src, %rax|RAX, $src}">;
Jakob Stoklund Olesened744822011-10-08 18:28:28 +00001186
1187 // When testing the result of EXTRACT_SUBREG sub_8bit_hi, make sure the
1188 // register class is constrained to GR8_NOREX.
1189 let isPseudo = 1 in
1190 def TEST8ri_NOREX : I<0, Pseudo, (outs), (ins GR8_NOREX:$src, i8imm:$mask),
Andrew Trick922d3142012-02-01 23:20:51 +00001191 "", [], IIC_BIN_NONMEM>;
Craig Topper54a11172011-10-14 07:06:56 +00001192}
Chris Lattner9649e9a2010-10-07 21:31:03 +00001193
Craig Topper54a11172011-10-14 07:06:56 +00001194//===----------------------------------------------------------------------===//
1195// ANDN Instruction
1196//
1197multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop,
1198 PatFrag ld_frag> {
1199 def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
1200 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Andrew Trick922d3142012-02-01 23:20:51 +00001201 [(set RC:$dst, EFLAGS, (X86andn_flag RC:$src1, RC:$src2))],
1202 IIC_BIN_NONMEM>;
Craig Topper54a11172011-10-14 07:06:56 +00001203 def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1204 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1205 [(set RC:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +00001206 (X86andn_flag RC:$src1, (ld_frag addr:$src2)))], IIC_BIN_MEM>;
Craig Topper54a11172011-10-14 07:06:56 +00001207}
1208
1209let Predicates = [HasBMI], Defs = [EFLAGS] in {
1210 defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8, VEX_4V;
1211 defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8, VEX_4V, VEX_W;
1212}
Craig Topper4fea38f2011-10-23 00:33:32 +00001213
1214//===----------------------------------------------------------------------===//
1215// MULX Instruction
1216//
1217multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop> {
1218let neverHasSideEffects = 1 in {
1219 let isCommutable = 1 in
1220 def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src),
1221 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
1222 []>, T8XD, VEX_4V;
1223
1224 let mayLoad = 1 in
1225 def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src),
1226 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
1227 []>, T8XD, VEX_4V;
1228}
1229}
1230
1231let Predicates = [HasBMI2] in {
1232 let Uses = [EDX] in
1233 defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem>;
1234 let Uses = [RDX] in
1235 defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem>, VEX_W;
1236}