Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1 | //===- X86InstrArithmetic.td - Integer Arithmetic Instrs ---*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the integer arithmetic instructions in the X86 |
| 11 | // architecture. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | // LEA - Load Effective Address |
| 17 | |
| 18 | let neverHasSideEffects = 1 in |
| 19 | def LEA16r : I<0x8D, MRMSrcMem, |
| 20 | (outs GR16:$dst), (ins i32mem:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 21 | "lea{w}\t{$src|$dst}, {$dst|$src}", [], IIC_LEA_16>, OpSize; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 22 | let isReMaterializable = 1 in |
| 23 | def LEA32r : I<0x8D, MRMSrcMem, |
| 24 | (outs GR32:$dst), (ins i32mem:$src), |
| 25 | "lea{l}\t{$src|$dst}, {$dst|$src}", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 26 | [(set GR32:$dst, lea32addr:$src)], IIC_LEA>, |
| 27 | Requires<[In32BitMode]>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 28 | |
| 29 | def LEA64_32r : I<0x8D, MRMSrcMem, |
| 30 | (outs GR32:$dst), (ins lea64_32mem:$src), |
| 31 | "lea{l}\t{$src|$dst}, {$dst|$src}", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 32 | [(set GR32:$dst, lea32addr:$src)], IIC_LEA>, |
| 33 | Requires<[In64BitMode]>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 34 | |
| 35 | let isReMaterializable = 1 in |
| 36 | def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 37 | "lea{q}\t{$src|$dst}, {$dst|$src}", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 38 | [(set GR64:$dst, lea64addr:$src)], IIC_LEA>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 39 | |
| 40 | |
| 41 | |
| 42 | //===----------------------------------------------------------------------===// |
| 43 | // Fixed-Register Multiplication and Division Instructions. |
| 44 | // |
| 45 | |
| 46 | // Extra precision multiplication |
| 47 | |
| 48 | // AL is really implied by AX, but the registers in Defs must match the |
| 49 | // SDNode results (i8, i32). |
| 50 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in |
| 51 | def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src", |
| 52 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 53 | // This probably ought to be moved to a def : Pat<> if the |
| 54 | // syntax can be accepted. |
| 55 | [(set AL, (mul AL, GR8:$src)), |
| 56 | (implicit EFLAGS)]>; // AL,AH = AL*GR8 |
| 57 | |
| 58 | let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in |
| 59 | def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src), |
| 60 | "mul{w}\t$src", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 61 | [], IIC_MUL16_REG>, OpSize; // AX,DX = AX*GR16 |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 62 | |
| 63 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in |
| 64 | def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src), |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 65 | "mul{l}\t$src", // EAX,EDX = EAX*GR32 |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 66 | [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/], |
| 67 | IIC_MUL32_REG>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 68 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in |
| 69 | def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src), |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 70 | "mul{q}\t$src", // RAX,RDX = RAX*GR64 |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 71 | [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/], |
| 72 | IIC_MUL64>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 73 | |
| 74 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in |
| 75 | def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src), |
| 76 | "mul{b}\t$src", |
| 77 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 78 | // This probably ought to be moved to a def : Pat<> if the |
| 79 | // syntax can be accepted. |
| 80 | [(set AL, (mul AL, (loadi8 addr:$src))), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 81 | (implicit EFLAGS)], IIC_MUL8>; // AL,AH = AL*[mem8] |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 82 | |
| 83 | let mayLoad = 1, neverHasSideEffects = 1 in { |
| 84 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
| 85 | def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src), |
| 86 | "mul{w}\t$src", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 87 | [], IIC_MUL16_MEM>, OpSize; // AX,DX = AX*[mem16] |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 88 | |
| 89 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
| 90 | def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src), |
| 91 | "mul{l}\t$src", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 92 | [], IIC_MUL32_MEM>; // EAX,EDX = EAX*[mem32] |
Craig Topper | 272895f | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 93 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 94 | def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 95 | "mul{q}\t$src", [], IIC_MUL64>; // RAX,RDX = RAX*[mem64] |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 96 | } |
| 97 | |
| 98 | let neverHasSideEffects = 1 in { |
| 99 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in |
| 100 | def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>; |
| 101 | // AL,AH = AL*GR8 |
| 102 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
| 103 | def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>, |
| 104 | OpSize; // AX,DX = AX*GR16 |
| 105 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
| 106 | def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>; |
| 107 | // EAX,EDX = EAX*GR32 |
Craig Topper | 272895f | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 108 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 109 | def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", []>; |
| 110 | // RAX,RDX = RAX*GR64 |
| 111 | |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 112 | let mayLoad = 1 in { |
| 113 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in |
| 114 | def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src), |
| 115 | "imul{b}\t$src", []>; // AL,AH = AL*[mem8] |
| 116 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
| 117 | def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src), |
| 118 | "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16] |
| 119 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
| 120 | def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src), |
| 121 | "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32] |
Craig Topper | 272895f | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 122 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 123 | def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src), |
| 124 | "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64] |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 125 | } |
| 126 | } // neverHasSideEffects |
| 127 | |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 128 | |
| 129 | let Defs = [EFLAGS] in { |
| 130 | let Constraints = "$src1 = $dst" in { |
| 131 | |
| 132 | let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y |
| 133 | // Register-Register Signed Integer Multiply |
| 134 | def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2), |
| 135 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
| 136 | [(set GR16:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 137 | (X86smul_flag GR16:$src1, GR16:$src2))], IIC_IMUL16_RR>, |
| 138 | TB, OpSize; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 139 | def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2), |
| 140 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
| 141 | [(set GR32:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 142 | (X86smul_flag GR32:$src1, GR32:$src2))], IIC_IMUL32_RR>, |
| 143 | TB; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 144 | def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), |
| 145 | (ins GR64:$src1, GR64:$src2), |
| 146 | "imul{q}\t{$src2, $dst|$dst, $src2}", |
| 147 | [(set GR64:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 148 | (X86smul_flag GR64:$src1, GR64:$src2))], IIC_IMUL64_RR>, |
| 149 | TB; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 150 | } |
| 151 | |
| 152 | // Register-Memory Signed Integer Multiply |
| 153 | def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst), |
| 154 | (ins GR16:$src1, i16mem:$src2), |
| 155 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
| 156 | [(set GR16:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 157 | (X86smul_flag GR16:$src1, (load addr:$src2)))], |
| 158 | IIC_IMUL16_RM>, |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 159 | TB, OpSize; |
| 160 | def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), |
| 161 | (ins GR32:$src1, i32mem:$src2), |
| 162 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
| 163 | [(set GR32:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 164 | (X86smul_flag GR32:$src1, (load addr:$src2)))], |
| 165 | IIC_IMUL32_RM>, |
| 166 | TB; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 167 | def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), |
| 168 | (ins GR64:$src1, i64mem:$src2), |
| 169 | "imul{q}\t{$src2, $dst|$dst, $src2}", |
| 170 | [(set GR64:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 171 | (X86smul_flag GR64:$src1, (load addr:$src2)))], |
| 172 | IIC_IMUL64_RM>, |
| 173 | TB; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 174 | } // Constraints = "$src1 = $dst" |
| 175 | |
| 176 | } // Defs = [EFLAGS] |
| 177 | |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 178 | // Surprisingly enough, these are not two address instructions! |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 179 | let Defs = [EFLAGS] in { |
| 180 | // Register-Integer Signed Integer Multiply |
| 181 | def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16 |
| 182 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
| 183 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 184 | [(set GR16:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 185 | (X86smul_flag GR16:$src1, imm:$src2))], |
| 186 | IIC_IMUL16_RRI>, OpSize; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 187 | def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8 |
| 188 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
| 189 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 190 | [(set GR16:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 191 | (X86smul_flag GR16:$src1, i16immSExt8:$src2))], |
| 192 | IIC_IMUL16_RRI>, |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 193 | OpSize; |
| 194 | def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32 |
| 195 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
| 196 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 197 | [(set GR32:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 198 | (X86smul_flag GR32:$src1, imm:$src2))], |
| 199 | IIC_IMUL32_RRI>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 200 | def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8 |
| 201 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
| 202 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 203 | [(set GR32:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 204 | (X86smul_flag GR32:$src1, i32immSExt8:$src2))], |
| 205 | IIC_IMUL32_RRI>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 206 | def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32 |
| 207 | (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
| 208 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 209 | [(set GR64:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 210 | (X86smul_flag GR64:$src1, i64immSExt32:$src2))], |
| 211 | IIC_IMUL64_RRI>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 212 | def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8 |
| 213 | (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
| 214 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 215 | [(set GR64:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 216 | (X86smul_flag GR64:$src1, i64immSExt8:$src2))], |
| 217 | IIC_IMUL64_RRI>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 218 | |
| 219 | |
| 220 | // Memory-Integer Signed Integer Multiply |
| 221 | def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16 |
| 222 | (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2), |
| 223 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 224 | [(set GR16:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 225 | (X86smul_flag (load addr:$src1), imm:$src2))], |
| 226 | IIC_IMUL16_RMI>, |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 227 | OpSize; |
| 228 | def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8 |
| 229 | (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2), |
| 230 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 231 | [(set GR16:$dst, EFLAGS, |
| 232 | (X86smul_flag (load addr:$src1), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 233 | i16immSExt8:$src2))], IIC_IMUL16_RMI>, |
| 234 | OpSize; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 235 | def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32 |
| 236 | (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2), |
| 237 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 238 | [(set GR32:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 239 | (X86smul_flag (load addr:$src1), imm:$src2))], |
| 240 | IIC_IMUL32_RMI>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 241 | def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8 |
| 242 | (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2), |
| 243 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 244 | [(set GR32:$dst, EFLAGS, |
| 245 | (X86smul_flag (load addr:$src1), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 246 | i32immSExt8:$src2))], |
| 247 | IIC_IMUL32_RMI>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 248 | def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32 |
| 249 | (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2), |
| 250 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 251 | [(set GR64:$dst, EFLAGS, |
| 252 | (X86smul_flag (load addr:$src1), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 253 | i64immSExt32:$src2))], |
| 254 | IIC_IMUL64_RMI>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 255 | def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8 |
| 256 | (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2), |
| 257 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 258 | [(set GR64:$dst, EFLAGS, |
| 259 | (X86smul_flag (load addr:$src1), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 260 | i64immSExt8:$src2))], |
| 261 | IIC_IMUL64_RMI>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 262 | } // Defs = [EFLAGS] |
| 263 | |
| 264 | |
| 265 | |
| 266 | |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 267 | // unsigned division/remainder |
| 268 | let Defs = [AL,EFLAGS,AX], Uses = [AX] in |
| 269 | def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 270 | "div{b}\t$src", [], IIC_DIV8_REG>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 271 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
| 272 | def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 273 | "div{w}\t$src", [], IIC_DIV16>, OpSize; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 274 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
| 275 | def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 276 | "div{l}\t$src", [], IIC_DIV32>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 277 | // RDX:RAX/r64 = RAX,RDX |
| 278 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in |
| 279 | def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 280 | "div{q}\t$src", [], IIC_DIV64>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 281 | |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 282 | let mayLoad = 1 in { |
| 283 | let Defs = [AL,EFLAGS,AX], Uses = [AX] in |
| 284 | def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 285 | "div{b}\t$src", [], IIC_DIV8_MEM>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 286 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
| 287 | def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 288 | "div{w}\t$src", [], IIC_DIV16>, OpSize; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 289 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 290 | def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 291 | "div{l}\t$src", [], IIC_DIV32>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 292 | // RDX:RAX/[mem64] = RAX,RDX |
| 293 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in |
| 294 | def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 295 | "div{q}\t$src", [], IIC_DIV64>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 296 | } |
| 297 | |
| 298 | // Signed division/remainder. |
| 299 | let Defs = [AL,EFLAGS,AX], Uses = [AX] in |
| 300 | def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 301 | "idiv{b}\t$src", [], IIC_IDIV8>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 302 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
| 303 | def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 304 | "idiv{w}\t$src", [], IIC_IDIV16>, OpSize; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 305 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
| 306 | def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 307 | "idiv{l}\t$src", [], IIC_IDIV32>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 308 | // RDX:RAX/r64 = RAX,RDX |
| 309 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in |
| 310 | def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 311 | "idiv{q}\t$src", [], IIC_IDIV64>; |
Craig Topper | 272895f | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 312 | |
| 313 | let mayLoad = 1 in { |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 314 | let Defs = [AL,EFLAGS,AX], Uses = [AX] in |
| 315 | def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 316 | "idiv{b}\t$src", [], IIC_IDIV8>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 317 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
| 318 | def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 319 | "idiv{w}\t$src", [], IIC_IDIV16>, OpSize; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 320 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 321 | def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 322 | "idiv{l}\t$src", [], IIC_IDIV32>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 323 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX |
| 324 | def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 325 | "idiv{q}\t$src", [], IIC_IDIV64>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 326 | } |
| 327 | |
| 328 | //===----------------------------------------------------------------------===// |
| 329 | // Two address Instructions. |
| 330 | // |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 331 | |
| 332 | // unary instructions |
| 333 | let CodeSize = 2 in { |
| 334 | let Defs = [EFLAGS] in { |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 335 | let Constraints = "$src1 = $dst" in { |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 336 | def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 337 | "neg{b}\t$dst", |
| 338 | [(set GR8:$dst, (ineg GR8:$src1)), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 339 | (implicit EFLAGS)], IIC_UNARY_REG>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 340 | def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1), |
| 341 | "neg{w}\t$dst", |
| 342 | [(set GR16:$dst, (ineg GR16:$src1)), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 343 | (implicit EFLAGS)], IIC_UNARY_REG>, OpSize; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 344 | def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1), |
| 345 | "neg{l}\t$dst", |
| 346 | [(set GR32:$dst, (ineg GR32:$src1)), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 347 | (implicit EFLAGS)], IIC_UNARY_REG>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 348 | def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst", |
| 349 | [(set GR64:$dst, (ineg GR64:$src1)), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 350 | (implicit EFLAGS)], IIC_UNARY_REG>; |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 351 | } // Constraints = "$src1 = $dst" |
| 352 | |
| 353 | def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), |
| 354 | "neg{b}\t$dst", |
| 355 | [(store (ineg (loadi8 addr:$dst)), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 356 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 357 | def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), |
| 358 | "neg{w}\t$dst", |
| 359 | [(store (ineg (loadi16 addr:$dst)), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 360 | (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize; |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 361 | def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), |
| 362 | "neg{l}\t$dst", |
| 363 | [(store (ineg (loadi32 addr:$dst)), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 364 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 365 | def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst", |
| 366 | [(store (ineg (loadi64 addr:$dst)), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 367 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 368 | } // Defs = [EFLAGS] |
| 369 | |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 370 | |
Chris Lattner | 508fc47 | 2010-10-05 21:09:45 +0000 | [diff] [blame] | 371 | // Note: NOT does not set EFLAGS! |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 372 | |
| 373 | let Constraints = "$src1 = $dst" in { |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 374 | // Match xor -1 to not. Favors these over a move imm + xor to save code size. |
| 375 | let AddedComplexity = 15 in { |
| 376 | def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 377 | "not{b}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 378 | [(set GR8:$dst, (not GR8:$src1))], IIC_UNARY_REG>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 379 | def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1), |
| 380 | "not{w}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 381 | [(set GR16:$dst, (not GR16:$src1))], IIC_UNARY_REG>, OpSize; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 382 | def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1), |
| 383 | "not{l}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 384 | [(set GR32:$dst, (not GR32:$src1))], IIC_UNARY_REG>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 385 | def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 386 | [(set GR64:$dst, (not GR64:$src1))], IIC_UNARY_REG>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 387 | } |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 388 | } // Constraints = "$src1 = $dst" |
| 389 | |
| 390 | def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), |
| 391 | "not{b}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 392 | [(store (not (loadi8 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>; |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 393 | def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), |
| 394 | "not{w}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 395 | [(store (not (loadi16 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>, |
| 396 | OpSize; |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 397 | def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), |
| 398 | "not{l}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 399 | [(store (not (loadi32 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 400 | def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 401 | [(store (not (loadi64 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 402 | } // CodeSize |
| 403 | |
| 404 | // TODO: inc/dec is slow for P4, but fast for Pentium-M. |
| 405 | let Defs = [EFLAGS] in { |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 406 | let Constraints = "$src1 = $dst" in { |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 407 | let CodeSize = 2 in |
| 408 | def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 409 | "inc{b}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 410 | [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))], |
| 411 | IIC_UNARY_REG>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 412 | |
| 413 | let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA. |
| 414 | def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1), |
| 415 | "inc{w}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 416 | [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))], IIC_UNARY_REG>, |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 417 | OpSize, Requires<[In32BitMode]>; |
| 418 | def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1), |
| 419 | "inc{l}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 420 | [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))], |
| 421 | IIC_UNARY_REG>, |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 422 | Requires<[In32BitMode]>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 423 | def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 424 | [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))], |
| 425 | IIC_UNARY_REG>; |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 426 | } // isConvertibleToThreeAddress = 1, CodeSize = 1 |
| 427 | |
| 428 | |
| 429 | // In 64-bit mode, single byte INC and DEC cannot be encoded. |
| 430 | let isConvertibleToThreeAddress = 1, CodeSize = 2 in { |
| 431 | // Can transform into LEA. |
| 432 | def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1), |
| 433 | "inc{w}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 434 | [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))], |
| 435 | IIC_UNARY_REG>, |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 436 | OpSize, Requires<[In64BitMode]>; |
| 437 | def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1), |
| 438 | "inc{l}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 439 | [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))], |
| 440 | IIC_UNARY_REG>, |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 441 | Requires<[In64BitMode]>; |
| 442 | def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1), |
| 443 | "dec{w}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 444 | [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))], |
| 445 | IIC_UNARY_REG>, |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 446 | OpSize, Requires<[In64BitMode]>; |
| 447 | def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1), |
| 448 | "dec{l}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 449 | [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))], |
| 450 | IIC_UNARY_REG>, |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 451 | Requires<[In64BitMode]>; |
| 452 | } // isConvertibleToThreeAddress = 1, CodeSize = 2 |
| 453 | |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 454 | } // Constraints = "$src1 = $dst" |
| 455 | |
| 456 | let CodeSize = 2 in { |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 457 | def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst", |
| 458 | [(store (add (loadi8 addr:$dst), 1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 459 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 460 | def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst", |
| 461 | [(store (add (loadi16 addr:$dst), 1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 462 | (implicit EFLAGS)], IIC_UNARY_MEM>, |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 463 | OpSize, Requires<[In32BitMode]>; |
| 464 | def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst", |
| 465 | [(store (add (loadi32 addr:$dst), 1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 466 | (implicit EFLAGS)], IIC_UNARY_MEM>, |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 467 | Requires<[In32BitMode]>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 468 | def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst", |
| 469 | [(store (add (loadi64 addr:$dst), 1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 470 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 471 | |
| 472 | // These are duplicates of their 32-bit counterparts. Only needed so X86 knows |
| 473 | // how to unfold them. |
| 474 | // FIXME: What is this for?? |
| 475 | def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst", |
| 476 | [(store (add (loadi16 addr:$dst), 1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 477 | (implicit EFLAGS)], IIC_UNARY_MEM>, |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 478 | OpSize, Requires<[In64BitMode]>; |
| 479 | def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst", |
| 480 | [(store (add (loadi32 addr:$dst), 1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 481 | (implicit EFLAGS)], IIC_UNARY_MEM>, |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 482 | Requires<[In64BitMode]>; |
| 483 | def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst", |
| 484 | [(store (add (loadi16 addr:$dst), -1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 485 | (implicit EFLAGS)], IIC_UNARY_MEM>, |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 486 | OpSize, Requires<[In64BitMode]>; |
| 487 | def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst", |
| 488 | [(store (add (loadi32 addr:$dst), -1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 489 | (implicit EFLAGS)], IIC_UNARY_MEM>, |
Chris Lattner | 1070192 | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 490 | Requires<[In64BitMode]>; |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 491 | } // CodeSize = 2 |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 492 | |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 493 | let Constraints = "$src1 = $dst" in { |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 494 | let CodeSize = 2 in |
| 495 | def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 496 | "dec{b}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 497 | [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))], |
| 498 | IIC_UNARY_REG>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 499 | let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA. |
| 500 | def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1), |
| 501 | "dec{w}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 502 | [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))], |
| 503 | IIC_UNARY_REG>, |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 504 | OpSize, Requires<[In32BitMode]>; |
| 505 | def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1), |
| 506 | "dec{l}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 507 | [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))], |
| 508 | IIC_UNARY_REG>, |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 509 | Requires<[In32BitMode]>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 510 | def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst", |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 511 | [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))], |
| 512 | IIC_UNARY_REG>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 513 | } // CodeSize = 2 |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 514 | } // Constraints = "$src1 = $dst" |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 515 | |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 516 | |
| 517 | let CodeSize = 2 in { |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 518 | def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst", |
| 519 | [(store (add (loadi8 addr:$dst), -1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 520 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 521 | def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst", |
| 522 | [(store (add (loadi16 addr:$dst), -1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 523 | (implicit EFLAGS)], IIC_UNARY_MEM>, |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 524 | OpSize, Requires<[In32BitMode]>; |
| 525 | def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst", |
| 526 | [(store (add (loadi32 addr:$dst), -1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 527 | (implicit EFLAGS)], IIC_UNARY_MEM>, |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 528 | Requires<[In32BitMode]>; |
Chris Lattner | 5bbbcdb | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 529 | def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst", |
| 530 | [(store (add (loadi64 addr:$dst), -1), addr:$dst), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 531 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
Chris Lattner | c7d4655 | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 532 | } // CodeSize = 2 |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 533 | } // Defs = [EFLAGS] |
| 534 | |
Chris Lattner | 44402c0 | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 535 | |
Chris Lattner | 417b543 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 536 | /// X86TypeInfo - This is a bunch of information that describes relevant X86 |
| 537 | /// information about value types. For example, it can tell you what the |
| 538 | /// register class and preferred load to use. |
| 539 | class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass, |
Chris Lattner | 2b8d30d | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 540 | PatFrag loadnode, X86MemOperand memoperand, ImmType immkind, |
| 541 | Operand immoperand, SDPatternOperator immoperator, |
| 542 | Operand imm8operand, SDPatternOperator imm8operator, |
Chris Lattner | 08808f9 | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 543 | bit hasOddOpcode, bit hasOpSizePrefix, bit hasREX_WPrefix> { |
Chris Lattner | 417b543 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 544 | /// VT - This is the value type itself. |
| 545 | ValueType VT = vt; |
| 546 | |
| 547 | /// InstrSuffix - This is the suffix used on instructions with this type. For |
| 548 | /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q". |
| 549 | string InstrSuffix = instrsuffix; |
| 550 | |
| 551 | /// RegClass - This is the register class associated with this type. For |
| 552 | /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64. |
| 553 | RegisterClass RegClass = regclass; |
| 554 | |
| 555 | /// LoadNode - This is the load node associated with this type. For |
| 556 | /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64. |
| 557 | PatFrag LoadNode = loadnode; |
| 558 | |
| 559 | /// MemOperand - This is the memory operand associated with this type. For |
| 560 | /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem. |
| 561 | X86MemOperand MemOperand = memoperand; |
Chris Lattner | 44402c0 | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 562 | |
Chris Lattner | b2fc409 | 2010-10-06 05:55:42 +0000 | [diff] [blame] | 563 | /// ImmEncoding - This is the encoding of an immediate of this type. For |
| 564 | /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32 |
| 565 | /// since the immediate fields of i64 instructions is a 32-bit sign extended |
| 566 | /// value. |
| 567 | ImmType ImmEncoding = immkind; |
| 568 | |
| 569 | /// ImmOperand - This is the operand kind of an immediate of this type. For |
| 570 | /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 -> |
| 571 | /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign |
| 572 | /// extended value. |
| 573 | Operand ImmOperand = immoperand; |
| 574 | |
Chris Lattner | 7826611 | 2010-10-07 00:01:39 +0000 | [diff] [blame] | 575 | /// ImmOperator - This is the operator that should be used to match an |
| 576 | /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32). |
| 577 | SDPatternOperator ImmOperator = immoperator; |
| 578 | |
Chris Lattner | 2b8d30d | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 579 | /// Imm8Operand - This is the operand kind to use for an imm8 of this type. |
| 580 | /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is |
| 581 | /// only used for instructions that have a sign-extended imm8 field form. |
| 582 | Operand Imm8Operand = imm8operand; |
| 583 | |
| 584 | /// Imm8Operator - This is the operator that should be used to match an 8-bit |
| 585 | /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8). |
| 586 | SDPatternOperator Imm8Operator = imm8operator; |
| 587 | |
Chris Lattner | 08808f9 | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 588 | /// HasOddOpcode - This bit is true if the instruction should have an odd (as |
| 589 | /// opposed to even) opcode. Operations on i8 are usually even, operations on |
| 590 | /// other datatypes are odd. |
| 591 | bit HasOddOpcode = hasOddOpcode; |
| 592 | |
Chris Lattner | 44402c0 | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 593 | /// HasOpSizePrefix - This bit is set to true if the instruction should have |
| 594 | /// the 0x66 operand size prefix. This is set for i16 types. |
| 595 | bit HasOpSizePrefix = hasOpSizePrefix; |
| 596 | |
| 597 | /// HasREX_WPrefix - This bit is set to true if the instruction should have |
| 598 | /// the 0x40 REX prefix. This is set for i64 types. |
| 599 | bit HasREX_WPrefix = hasREX_WPrefix; |
Chris Lattner | 417b543 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 600 | } |
Chris Lattner | e00047c | 2010-10-05 23:32:05 +0000 | [diff] [blame] | 601 | |
Chris Lattner | 2b8d30d | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 602 | def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">; |
| 603 | |
| 604 | |
| 605 | def Xi8 : X86TypeInfo<i8 , "b", GR8 , loadi8 , i8mem , |
| 606 | Imm8 , i8imm , imm, i8imm , invalid_node, |
| 607 | 0, 0, 0>; |
| 608 | def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem, |
| 609 | Imm16, i16imm, imm, i16i8imm, i16immSExt8, |
| 610 | 1, 1, 0>; |
| 611 | def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem, |
| 612 | Imm32, i32imm, imm, i32i8imm, i32immSExt8, |
| 613 | 1, 0, 0>; |
| 614 | def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem, |
| 615 | Imm32, i64i32imm, i64immSExt32, i64i8imm, i64immSExt8, |
| 616 | 1, 0, 1>; |
Chris Lattner | 44402c0 | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 617 | |
| 618 | /// ITy - This instruction base class takes the type info for the instruction. |
| 619 | /// Using this, it: |
| 620 | /// 1. Concatenates together the instruction mnemonic with the appropriate |
| 621 | /// suffix letter, a tab, and the arguments. |
| 622 | /// 2. Infers whether the instruction should have a 0x66 prefix byte. |
| 623 | /// 3. Infers whether the instruction should have a 0x40 REX_W prefix. |
Chris Lattner | 08808f9 | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 624 | /// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations) |
| 625 | /// or 1 (for i16,i32,i64 operations). |
Chris Lattner | b2fc409 | 2010-10-06 05:55:42 +0000 | [diff] [blame] | 626 | class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 627 | string mnemonic, string args, list<dag> pattern, |
| 628 | InstrItinClass itin = IIC_BIN_NONMEM> |
Chris Lattner | 08808f9 | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 629 | : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4}, |
| 630 | opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode }, |
| 631 | f, outs, ins, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 632 | !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern, |
| 633 | itin> { |
Chris Lattner | 44402c0 | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 634 | |
| 635 | // Infer instruction prefixes from type info. |
| 636 | let hasOpSizePrefix = typeinfo.HasOpSizePrefix; |
| 637 | let hasREX_WPrefix = typeinfo.HasREX_WPrefix; |
| 638 | } |
Chris Lattner | 417b543 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 639 | |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 640 | // BinOpRR - Instructions like "add reg, reg, reg". |
| 641 | class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 642 | dag outlist, list<dag> pattern, Format f = MRMDestReg> |
| 643 | : ITy<opcode, f, typeinfo, outlist, |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 644 | (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2), |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 645 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern>; |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 646 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 647 | // BinOpRR_R - Instructions like "add reg, reg, reg", where the pattern has |
| 648 | // just a regclass (no eflags) as a result. |
| 649 | class BinOpRR_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 650 | SDNode opnode> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 651 | : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 652 | [(set typeinfo.RegClass:$dst, |
| 653 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>; |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 654 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 655 | // BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has |
| 656 | // just a EFLAGS as a result. |
| 657 | class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 658 | SDPatternOperator opnode, Format f = MRMDestReg> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 659 | : BinOpRR<opcode, mnemonic, typeinfo, (outs), |
| 660 | [(set EFLAGS, |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 661 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))], |
| 662 | f>; |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 663 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 664 | // BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has |
| 665 | // both a regclass and EFLAGS as a result. |
| 666 | class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 667 | SDNode opnode> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 668 | : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 669 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 670 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>; |
Chris Lattner | e00047c | 2010-10-05 23:32:05 +0000 | [diff] [blame] | 671 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 672 | // BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has |
| 673 | // both a regclass and EFLAGS as a result, and has EFLAGS as input. |
| 674 | class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 675 | SDNode opnode> |
| 676 | : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
| 677 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 678 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2, |
| 679 | EFLAGS))]>; |
| 680 | |
Chris Lattner | 1bb9ada | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 681 | // BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding). |
Chris Lattner | 3ab0b59 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 682 | class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo> |
| 683 | : ITy<opcode, MRMSrcReg, typeinfo, |
| 684 | (outs typeinfo.RegClass:$dst), |
| 685 | (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2), |
| 686 | mnemonic, "{$src2, $dst|$dst, $src2}", []> { |
| 687 | // The disassembler should know about this, but not the asmparser. |
| 688 | let isCodeGenOnly = 1; |
| 689 | } |
Chris Lattner | ff27af2 | 2010-10-06 00:30:49 +0000 | [diff] [blame] | 690 | |
Craig Topper | 0381979 | 2011-09-11 21:41:45 +0000 | [diff] [blame] | 691 | // BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding). |
| 692 | class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo> |
| 693 | : ITy<opcode, MRMSrcReg, typeinfo, (outs), |
| 694 | (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2), |
| 695 | mnemonic, "{$src2, $src1|$src1, $src2}", []> { |
| 696 | // The disassembler should know about this, but not the asmparser. |
| 697 | let isCodeGenOnly = 1; |
| 698 | } |
| 699 | |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 700 | // BinOpRM - Instructions like "add reg, reg, [mem]". |
| 701 | class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 702 | dag outlist, list<dag> pattern> |
| 703 | : ITy<opcode, MRMSrcMem, typeinfo, outlist, |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 704 | (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 705 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern, IIC_BIN_MEM>; |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 706 | |
| 707 | // BinOpRM_R - Instructions like "add reg, reg, [mem]". |
| 708 | class BinOpRM_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 709 | SDNode opnode> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 710 | : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 711 | [(set typeinfo.RegClass:$dst, |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 712 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>; |
| 713 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 714 | // BinOpRM_F - Instructions like "cmp reg, [mem]". |
| 715 | class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 716 | SDPatternOperator opnode> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 717 | : BinOpRM<opcode, mnemonic, typeinfo, (outs), |
| 718 | [(set EFLAGS, |
| 719 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>; |
| 720 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 721 | // BinOpRM_RF - Instructions like "add reg, reg, [mem]". |
| 722 | class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | a2b8b16 | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 723 | SDNode opnode> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 724 | : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 725 | [(set typeinfo.RegClass:$dst, EFLAGS, |
Chris Lattner | da4b361 | 2010-10-06 04:58:43 +0000 | [diff] [blame] | 726 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>; |
Chris Lattner | ff27af2 | 2010-10-06 00:30:49 +0000 | [diff] [blame] | 727 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 728 | // BinOpRM_RFF - Instructions like "adc reg, reg, [mem]". |
| 729 | class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 730 | SDNode opnode> |
| 731 | : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
| 732 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 733 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2), |
| 734 | EFLAGS))]>; |
| 735 | |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 736 | // BinOpRI - Instructions like "add reg, reg, imm". |
| 737 | class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 738 | Format f, dag outlist, list<dag> pattern> |
| 739 | : ITy<opcode, f, typeinfo, outlist, |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 740 | (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2), |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 741 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern> { |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 742 | let ImmT = typeinfo.ImmEncoding; |
| 743 | } |
| 744 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 745 | // BinOpRI_R - Instructions like "add reg, reg, imm". |
| 746 | class BinOpRI_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 747 | SDNode opnode, Format f> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 748 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 749 | [(set typeinfo.RegClass:$dst, |
| 750 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>; |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 751 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 752 | // BinOpRI_F - Instructions like "cmp reg, imm". |
| 753 | class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 754 | SDPatternOperator opnode, Format f> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 755 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs), |
| 756 | [(set EFLAGS, |
| 757 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>; |
| 758 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 759 | // BinOpRI_RF - Instructions like "add reg, reg, imm". |
| 760 | class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 761 | SDNode opnode, Format f> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 762 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
| 763 | [(set typeinfo.RegClass:$dst, EFLAGS, |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 764 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>; |
| 765 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 766 | // BinOpRI_RFF - Instructions like "adc reg, reg, imm". |
| 767 | class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 768 | SDNode opnode, Format f> |
| 769 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
| 770 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 771 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2, |
| 772 | EFLAGS))]>; |
| 773 | |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 774 | // BinOpRI8 - Instructions like "add reg, reg, imm8". |
| 775 | class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 776 | Format f, dag outlist, list<dag> pattern> |
| 777 | : ITy<opcode, f, typeinfo, outlist, |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 778 | (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2), |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 779 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern> { |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 780 | let ImmT = Imm8; // Always 8-bit immediate. |
Chris Lattner | b2fc409 | 2010-10-06 05:55:42 +0000 | [diff] [blame] | 781 | } |
Chris Lattner | ff27af2 | 2010-10-06 00:30:49 +0000 | [diff] [blame] | 782 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 783 | // BinOpRI8_R - Instructions like "add reg, reg, imm8". |
| 784 | class BinOpRI8_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 785 | SDNode opnode, Format f> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 786 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 787 | [(set typeinfo.RegClass:$dst, |
| 788 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>; |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 789 | |
| 790 | // BinOpRI8_F - Instructions like "cmp reg, imm8". |
| 791 | class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 792 | SDNode opnode, Format f> |
| 793 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs), |
| 794 | [(set EFLAGS, |
| 795 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>; |
Chris Lattner | 3ab0b59 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 796 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 797 | // BinOpRI8_RF - Instructions like "add reg, reg, imm8". |
| 798 | class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 799 | SDNode opnode, Format f> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 800 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
Chris Lattner | 9e94000 | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 801 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 802 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>; |
Chris Lattner | 2b8d30d | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 803 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 804 | // BinOpRI8_RFF - Instructions like "adc reg, reg, imm8". |
| 805 | class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 806 | SDNode opnode, Format f> |
| 807 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
| 808 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 809 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2, |
| 810 | EFLAGS))]>; |
| 811 | |
Chris Lattner | 1bb9ada | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 812 | // BinOpMR - Instructions like "add [mem], reg". |
| 813 | class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 814 | list<dag> pattern> |
Chris Lattner | 1bb9ada | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 815 | : ITy<opcode, MRMDestMem, typeinfo, |
| 816 | (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 817 | mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM>; |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 818 | |
| 819 | // BinOpMR_RMW - Instructions like "add [mem], reg". |
| 820 | class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 821 | SDNode opnode> |
| 822 | : BinOpMR<opcode, mnemonic, typeinfo, |
| 823 | [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst), |
| 824 | (implicit EFLAGS)]>; |
| 825 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 826 | // BinOpMR_RMW_FF - Instructions like "adc [mem], reg". |
| 827 | class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 828 | SDNode opnode> |
| 829 | : BinOpMR<opcode, mnemonic, typeinfo, |
| 830 | [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS), |
| 831 | addr:$dst), |
| 832 | (implicit EFLAGS)]>; |
| 833 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 834 | // BinOpMR_F - Instructions like "cmp [mem], reg". |
| 835 | class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 836 | SDNode opnode> |
| 837 | : BinOpMR<opcode, mnemonic, typeinfo, |
| 838 | [(set EFLAGS, (opnode (load addr:$dst), typeinfo.RegClass:$src))]>; |
Chris Lattner | 1bb9ada | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 839 | |
| 840 | // BinOpMI - Instructions like "add [mem], imm". |
Chris Lattner | a2b8b16 | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 841 | class BinOpMI<string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 842 | Format f, list<dag> pattern, bits<8> opcode = 0x80> |
| 843 | : ITy<opcode, f, typeinfo, |
Chris Lattner | 1bb9ada | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 844 | (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 845 | mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM> { |
Chris Lattner | 1bb9ada | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 846 | let ImmT = typeinfo.ImmEncoding; |
| 847 | } |
| 848 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 849 | // BinOpMI_RMW - Instructions like "add [mem], imm". |
| 850 | class BinOpMI_RMW<string mnemonic, X86TypeInfo typeinfo, |
| 851 | SDNode opnode, Format f> |
| 852 | : BinOpMI<mnemonic, typeinfo, f, |
| 853 | [(store (opnode (typeinfo.VT (load addr:$dst)), |
| 854 | typeinfo.ImmOperator:$src), addr:$dst), |
| 855 | (implicit EFLAGS)]>; |
| 856 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 857 | // BinOpMI_RMW_FF - Instructions like "adc [mem], imm". |
| 858 | class BinOpMI_RMW_FF<string mnemonic, X86TypeInfo typeinfo, |
| 859 | SDNode opnode, Format f> |
| 860 | : BinOpMI<mnemonic, typeinfo, f, |
| 861 | [(store (opnode (typeinfo.VT (load addr:$dst)), |
| 862 | typeinfo.ImmOperator:$src, EFLAGS), addr:$dst), |
| 863 | (implicit EFLAGS)]>; |
| 864 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 865 | // BinOpMI_F - Instructions like "cmp [mem], imm". |
| 866 | class BinOpMI_F<string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 867 | SDPatternOperator opnode, Format f, bits<8> opcode = 0x80> |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 868 | : BinOpMI<mnemonic, typeinfo, f, |
| 869 | [(set EFLAGS, (opnode (typeinfo.VT (load addr:$dst)), |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 870 | typeinfo.ImmOperator:$src))], |
| 871 | opcode>; |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 872 | |
Chris Lattner | 1bb9ada | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 873 | // BinOpMI8 - Instructions like "add [mem], imm8". |
Chris Lattner | a2b8b16 | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 874 | class BinOpMI8<string mnemonic, X86TypeInfo typeinfo, |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 875 | Format f, list<dag> pattern> |
Chris Lattner | a2b8b16 | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 876 | : ITy<0x82, f, typeinfo, |
Chris Lattner | 1bb9ada | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 877 | (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 878 | mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM> { |
Chris Lattner | 1bb9ada | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 879 | let ImmT = Imm8; // Always 8-bit immediate. |
| 880 | } |
| 881 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 882 | // BinOpMI8_RMW - Instructions like "add [mem], imm8". |
| 883 | class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo, |
| 884 | SDNode opnode, Format f> |
| 885 | : BinOpMI8<mnemonic, typeinfo, f, |
| 886 | [(store (opnode (load addr:$dst), |
| 887 | typeinfo.Imm8Operator:$src), addr:$dst), |
| 888 | (implicit EFLAGS)]>; |
| 889 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 890 | // BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8". |
| 891 | class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo, |
| 892 | SDNode opnode, Format f> |
| 893 | : BinOpMI8<mnemonic, typeinfo, f, |
| 894 | [(store (opnode (load addr:$dst), |
| 895 | typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst), |
| 896 | (implicit EFLAGS)]>; |
| 897 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 898 | // BinOpMI8_F - Instructions like "cmp [mem], imm8". |
| 899 | class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo, |
| 900 | SDNode opnode, Format f> |
| 901 | : BinOpMI8<mnemonic, typeinfo, f, |
| 902 | [(set EFLAGS, (opnode (load addr:$dst), |
| 903 | typeinfo.Imm8Operator:$src))]>; |
| 904 | |
Chris Lattner | 511c686 | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 905 | // BinOpAI - Instructions like "add %eax, %eax, imm". |
| 906 | class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
Craig Topper | 82f131a | 2011-10-02 21:08:12 +0000 | [diff] [blame] | 907 | Register areg, string operands> |
Chris Lattner | 511c686 | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 908 | : ITy<opcode, RawFrm, typeinfo, |
| 909 | (outs), (ins typeinfo.ImmOperand:$src), |
Craig Topper | 82f131a | 2011-10-02 21:08:12 +0000 | [diff] [blame] | 910 | mnemonic, operands, []> { |
Chris Lattner | 511c686 | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 911 | let ImmT = typeinfo.ImmEncoding; |
| 912 | let Uses = [areg]; |
| 913 | let Defs = [areg]; |
| 914 | } |
Chris Lattner | 3ab0b59 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 915 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 916 | /// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is |
| 917 | /// defined with "(set GPR:$dst, EFLAGS, (...". |
| 918 | /// |
| 919 | /// It would be nice to get rid of the second and third argument here, but |
| 920 | /// tblgen can't handle dependent type references aggressively enough: PR8330 |
| 921 | multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4, |
| 922 | string mnemonic, Format RegMRM, Format MemMRM, |
| 923 | SDNode opnodeflag, SDNode opnode, |
| 924 | bit CommutableRR, bit ConvertibleToThreeAddress> { |
Chris Lattner | 4b181c8 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 925 | let Defs = [EFLAGS] in { |
| 926 | let Constraints = "$src1 = $dst" in { |
Chris Lattner | b046810 | 2010-10-07 01:37:01 +0000 | [diff] [blame] | 927 | let isCommutable = CommutableRR, |
| 928 | isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 929 | def #NAME#8rr : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>; |
| 930 | def #NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>; |
| 931 | def #NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>; |
| 932 | def #NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>; |
Chris Lattner | 4b181c8 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 933 | } // isCommutable |
| 934 | |
| 935 | def #NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>; |
| 936 | def #NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>; |
| 937 | def #NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>; |
| 938 | def #NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>; |
| 939 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 940 | def #NAME#8rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>; |
| 941 | def #NAME#16rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>; |
| 942 | def #NAME#32rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>; |
| 943 | def #NAME#64rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>; |
Chris Lattner | 4b181c8 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 944 | |
Chris Lattner | b046810 | 2010-10-07 01:37:01 +0000 | [diff] [blame] | 945 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
Chris Lattner | d043529 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 946 | // NOTE: These are order specific, we want the ri8 forms to be listed |
| 947 | // first so that they are slightly preferred to the ri forms. |
| 948 | def #NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>; |
| 949 | def #NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>; |
| 950 | def #NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>; |
| 951 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 952 | def #NAME#8ri : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>; |
| 953 | def #NAME#16ri : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>; |
| 954 | def #NAME#32ri : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>; |
| 955 | def #NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>; |
Chris Lattner | b046810 | 2010-10-07 01:37:01 +0000 | [diff] [blame] | 956 | } |
Chris Lattner | 4b181c8 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 957 | } // Constraints = "$src1 = $dst" |
| 958 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 959 | def #NAME#8mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>; |
| 960 | def #NAME#16mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>; |
| 961 | def #NAME#32mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>; |
| 962 | def #NAME#64mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>; |
Chris Lattner | 4b181c8 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 963 | |
Chris Lattner | d043529 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 964 | // NOTE: These are order specific, we want the mi8 forms to be listed |
| 965 | // first so that they are slightly preferred to the mi forms. |
| 966 | def #NAME#16mi8 : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>; |
| 967 | def #NAME#32mi8 : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>; |
| 968 | def #NAME#64mi8 : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>; |
| 969 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 970 | def #NAME#8mi : BinOpMI_RMW<mnemonic, Xi8 , opnode, MemMRM>; |
| 971 | def #NAME#16mi : BinOpMI_RMW<mnemonic, Xi16, opnode, MemMRM>; |
| 972 | def #NAME#32mi : BinOpMI_RMW<mnemonic, Xi32, opnode, MemMRM>; |
| 973 | def #NAME#64mi32 : BinOpMI_RMW<mnemonic, Xi64, opnode, MemMRM>; |
Chris Lattner | 4b181c8 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 974 | |
Craig Topper | 82f131a | 2011-10-02 21:08:12 +0000 | [diff] [blame] | 975 | def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL, |
| 976 | "{$src, %al|AL, $src}">; |
| 977 | def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX, |
| 978 | "{$src, %ax|AX, $src}">; |
| 979 | def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX, |
| 980 | "{$src, %eax|EAX, $src}">; |
| 981 | def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX, |
| 982 | "{$src, %rax|RAX, $src}">; |
Chris Lattner | 4b181c8 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 983 | } |
| 984 | } |
| 985 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 986 | /// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is |
| 987 | /// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and |
| 988 | /// SBB. |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 989 | /// |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 990 | /// It would be nice to get rid of the second and third argument here, but |
| 991 | /// tblgen can't handle dependent type references aggressively enough: PR8330 |
| 992 | multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4, |
| 993 | string mnemonic, Format RegMRM, Format MemMRM, |
| 994 | SDNode opnode, bit CommutableRR, |
| 995 | bit ConvertibleToThreeAddress> { |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 996 | let Defs = [EFLAGS] in { |
| 997 | let Constraints = "$src1 = $dst" in { |
| 998 | let isCommutable = CommutableRR, |
| 999 | isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1000 | def #NAME#8rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>; |
| 1001 | def #NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>; |
| 1002 | def #NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>; |
| 1003 | def #NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>; |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1004 | } // isCommutable |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1005 | |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1006 | def #NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>; |
| 1007 | def #NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>; |
| 1008 | def #NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>; |
| 1009 | def #NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>; |
| 1010 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1011 | def #NAME#8rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>; |
| 1012 | def #NAME#16rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>; |
| 1013 | def #NAME#32rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>; |
| 1014 | def #NAME#64rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>; |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1015 | |
| 1016 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
Chris Lattner | d043529 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1017 | // NOTE: These are order specific, we want the ri8 forms to be listed |
| 1018 | // first so that they are slightly preferred to the ri forms. |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1019 | def #NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>; |
| 1020 | def #NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>; |
| 1021 | def #NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>; |
Chris Lattner | d043529 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1022 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1023 | def #NAME#8ri : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>; |
| 1024 | def #NAME#16ri : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>; |
| 1025 | def #NAME#32ri : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>; |
| 1026 | def #NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>; |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1027 | } |
| 1028 | } // Constraints = "$src1 = $dst" |
| 1029 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1030 | def #NAME#8mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>; |
| 1031 | def #NAME#16mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>; |
| 1032 | def #NAME#32mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>; |
| 1033 | def #NAME#64mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>; |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1034 | |
Chris Lattner | d043529 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1035 | // NOTE: These are order specific, we want the mi8 forms to be listed |
| 1036 | // first so that they are slightly preferred to the mi forms. |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1037 | def #NAME#16mi8 : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>; |
| 1038 | def #NAME#32mi8 : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>; |
| 1039 | def #NAME#64mi8 : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>; |
Chris Lattner | d043529 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1040 | |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1041 | def #NAME#8mi : BinOpMI_RMW_FF<mnemonic, Xi8 , opnode, MemMRM>; |
| 1042 | def #NAME#16mi : BinOpMI_RMW_FF<mnemonic, Xi16, opnode, MemMRM>; |
| 1043 | def #NAME#32mi : BinOpMI_RMW_FF<mnemonic, Xi32, opnode, MemMRM>; |
| 1044 | def #NAME#64mi32 : BinOpMI_RMW_FF<mnemonic, Xi64, opnode, MemMRM>; |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1045 | |
Craig Topper | 82f131a | 2011-10-02 21:08:12 +0000 | [diff] [blame] | 1046 | def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL, |
| 1047 | "{$src, %al|AL, $src}">; |
| 1048 | def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX, |
| 1049 | "{$src, %ax|AX, $src}">; |
| 1050 | def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX, |
| 1051 | "{$src, %eax|EAX, $src}">; |
| 1052 | def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX, |
| 1053 | "{$src, %rax|RAX, $src}">; |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1054 | } |
| 1055 | } |
| 1056 | |
| 1057 | /// ArithBinOp_F - This is an arithmetic binary operator where the pattern is |
| 1058 | /// defined with "(set EFLAGS, (...". It would be really nice to find a way |
| 1059 | /// to factor this with the other ArithBinOp_*. |
| 1060 | /// |
| 1061 | multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4, |
| 1062 | string mnemonic, Format RegMRM, Format MemMRM, |
| 1063 | SDNode opnode, |
| 1064 | bit CommutableRR, bit ConvertibleToThreeAddress> { |
| 1065 | let Defs = [EFLAGS] in { |
| 1066 | let isCommutable = CommutableRR, |
| 1067 | isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
| 1068 | def #NAME#8rr : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>; |
| 1069 | def #NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>; |
| 1070 | def #NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>; |
| 1071 | def #NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>; |
| 1072 | } // isCommutable |
| 1073 | |
Craig Topper | 0381979 | 2011-09-11 21:41:45 +0000 | [diff] [blame] | 1074 | def #NAME#8rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>; |
| 1075 | def #NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>; |
| 1076 | def #NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>; |
| 1077 | def #NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>; |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1078 | |
| 1079 | def #NAME#8rm : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>; |
| 1080 | def #NAME#16rm : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>; |
| 1081 | def #NAME#32rm : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>; |
| 1082 | def #NAME#64rm : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>; |
| 1083 | |
| 1084 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
Chris Lattner | d043529 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1085 | // NOTE: These are order specific, we want the ri8 forms to be listed |
| 1086 | // first so that they are slightly preferred to the ri forms. |
| 1087 | def #NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>; |
| 1088 | def #NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>; |
| 1089 | def #NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>; |
| 1090 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1091 | def #NAME#8ri : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>; |
| 1092 | def #NAME#16ri : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>; |
| 1093 | def #NAME#32ri : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>; |
| 1094 | def #NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>; |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1095 | } |
| 1096 | |
| 1097 | def #NAME#8mr : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>; |
| 1098 | def #NAME#16mr : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>; |
| 1099 | def #NAME#32mr : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>; |
| 1100 | def #NAME#64mr : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>; |
| 1101 | |
Chris Lattner | d043529 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1102 | // NOTE: These are order specific, we want the mi8 forms to be listed |
| 1103 | // first so that they are slightly preferred to the mi forms. |
| 1104 | def #NAME#16mi8 : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>; |
| 1105 | def #NAME#32mi8 : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>; |
| 1106 | def #NAME#64mi8 : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>; |
| 1107 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1108 | def #NAME#8mi : BinOpMI_F<mnemonic, Xi8 , opnode, MemMRM>; |
| 1109 | def #NAME#16mi : BinOpMI_F<mnemonic, Xi16, opnode, MemMRM>; |
| 1110 | def #NAME#32mi : BinOpMI_F<mnemonic, Xi32, opnode, MemMRM>; |
| 1111 | def #NAME#64mi32 : BinOpMI_F<mnemonic, Xi64, opnode, MemMRM>; |
| 1112 | |
Craig Topper | 82f131a | 2011-10-02 21:08:12 +0000 | [diff] [blame] | 1113 | def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL, |
| 1114 | "{$src, %al|AL, $src}">; |
| 1115 | def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX, |
| 1116 | "{$src, %ax|AX, $src}">; |
| 1117 | def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX, |
| 1118 | "{$src, %eax|EAX, $src}">; |
| 1119 | def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX, |
| 1120 | "{$src, %rax|RAX, $src}">; |
Chris Lattner | a3208e1 | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1121 | } |
| 1122 | } |
| 1123 | |
| 1124 | |
| 1125 | defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m, |
| 1126 | X86and_flag, and, 1, 0>; |
| 1127 | defm OR : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m, |
| 1128 | X86or_flag, or, 1, 0>; |
| 1129 | defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m, |
| 1130 | X86xor_flag, xor, 1, 0>; |
| 1131 | defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m, |
| 1132 | X86add_flag, add, 1, 1>; |
| 1133 | defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m, |
| 1134 | X86sub_flag, sub, 0, 0>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1135 | |
| 1136 | // Arithmetic. |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1137 | let Uses = [EFLAGS] in { |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1138 | defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag, |
| 1139 | 1, 0>; |
| 1140 | defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag, |
| 1141 | 0, 0>; |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1142 | } |
| 1143 | |
Chris Lattner | 00e94ba | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1144 | defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>; |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1145 | |
| 1146 | |
| 1147 | //===----------------------------------------------------------------------===// |
| 1148 | // Semantically, test instructions are similar like AND, except they don't |
| 1149 | // generate a result. From an encoding perspective, they are very different: |
| 1150 | // they don't have all the usual imm8 and REV forms, and are encoded into a |
| 1151 | // different space. |
| 1152 | def X86testpat : PatFrag<(ops node:$lhs, node:$rhs), |
| 1153 | (X86cmp (and_su node:$lhs, node:$rhs), 0)>; |
| 1154 | |
| 1155 | let Defs = [EFLAGS] in { |
| 1156 | let isCommutable = 1 in { |
| 1157 | def TEST8rr : BinOpRR_F<0x84, "test", Xi8 , X86testpat, MRMSrcReg>; |
| 1158 | def TEST16rr : BinOpRR_F<0x84, "test", Xi16, X86testpat, MRMSrcReg>; |
| 1159 | def TEST32rr : BinOpRR_F<0x84, "test", Xi32, X86testpat, MRMSrcReg>; |
| 1160 | def TEST64rr : BinOpRR_F<0x84, "test", Xi64, X86testpat, MRMSrcReg>; |
| 1161 | } // isCommutable |
| 1162 | |
| 1163 | def TEST8rm : BinOpRM_F<0x84, "test", Xi8 , X86testpat>; |
| 1164 | def TEST16rm : BinOpRM_F<0x84, "test", Xi16, X86testpat>; |
| 1165 | def TEST32rm : BinOpRM_F<0x84, "test", Xi32, X86testpat>; |
| 1166 | def TEST64rm : BinOpRM_F<0x84, "test", Xi64, X86testpat>; |
| 1167 | |
| 1168 | def TEST8ri : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>; |
| 1169 | def TEST16ri : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>; |
| 1170 | def TEST32ri : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>; |
| 1171 | def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>; |
| 1172 | |
| 1173 | def TEST8mi : BinOpMI_F<"test", Xi8 , X86testpat, MRM0m, 0xF6>; |
| 1174 | def TEST16mi : BinOpMI_F<"test", Xi16, X86testpat, MRM0m, 0xF6>; |
| 1175 | def TEST32mi : BinOpMI_F<"test", Xi32, X86testpat, MRM0m, 0xF6>; |
| 1176 | def TEST64mi32 : BinOpMI_F<"test", Xi64, X86testpat, MRM0m, 0xF6>; |
| 1177 | |
Craig Topper | 82f131a | 2011-10-02 21:08:12 +0000 | [diff] [blame] | 1178 | def TEST8i8 : BinOpAI<0xA8, "test", Xi8 , AL, |
| 1179 | "{$src, %al|AL, $src}">; |
| 1180 | def TEST16i16 : BinOpAI<0xA8, "test", Xi16, AX, |
| 1181 | "{$src, %ax|AX, $src}">; |
| 1182 | def TEST32i32 : BinOpAI<0xA8, "test", Xi32, EAX, |
| 1183 | "{$src, %eax|EAX, $src}">; |
| 1184 | def TEST64i32 : BinOpAI<0xA8, "test", Xi64, RAX, |
| 1185 | "{$src, %rax|RAX, $src}">; |
Jakob Stoklund Olesen | ed74482 | 2011-10-08 18:28:28 +0000 | [diff] [blame] | 1186 | |
| 1187 | // When testing the result of EXTRACT_SUBREG sub_8bit_hi, make sure the |
| 1188 | // register class is constrained to GR8_NOREX. |
| 1189 | let isPseudo = 1 in |
| 1190 | def TEST8ri_NOREX : I<0, Pseudo, (outs), (ins GR8_NOREX:$src, i8imm:$mask), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 1191 | "", [], IIC_BIN_NONMEM>; |
Craig Topper | 54a1117 | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1192 | } |
Chris Lattner | 9649e9a | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1193 | |
Craig Topper | 54a1117 | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1194 | //===----------------------------------------------------------------------===// |
| 1195 | // ANDN Instruction |
| 1196 | // |
| 1197 | multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop, |
| 1198 | PatFrag ld_frag> { |
| 1199 | def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2), |
| 1200 | !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 1201 | [(set RC:$dst, EFLAGS, (X86andn_flag RC:$src1, RC:$src2))], |
| 1202 | IIC_BIN_NONMEM>; |
Craig Topper | 54a1117 | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1203 | def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2), |
| 1204 | !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1205 | [(set RC:$dst, EFLAGS, |
Andrew Trick | 922d314 | 2012-02-01 23:20:51 +0000 | [diff] [blame^] | 1206 | (X86andn_flag RC:$src1, (ld_frag addr:$src2)))], IIC_BIN_MEM>; |
Craig Topper | 54a1117 | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1207 | } |
| 1208 | |
| 1209 | let Predicates = [HasBMI], Defs = [EFLAGS] in { |
| 1210 | defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8, VEX_4V; |
| 1211 | defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8, VEX_4V, VEX_W; |
| 1212 | } |
Craig Topper | 4fea38f | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1213 | |
| 1214 | //===----------------------------------------------------------------------===// |
| 1215 | // MULX Instruction |
| 1216 | // |
| 1217 | multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop> { |
| 1218 | let neverHasSideEffects = 1 in { |
| 1219 | let isCommutable = 1 in |
| 1220 | def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src), |
| 1221 | !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"), |
| 1222 | []>, T8XD, VEX_4V; |
| 1223 | |
| 1224 | let mayLoad = 1 in |
| 1225 | def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src), |
| 1226 | !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"), |
| 1227 | []>, T8XD, VEX_4V; |
| 1228 | } |
| 1229 | } |
| 1230 | |
| 1231 | let Predicates = [HasBMI2] in { |
| 1232 | let Uses = [EDX] in |
| 1233 | defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem>; |
| 1234 | let Uses = [RDX] in |
| 1235 | defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem>, VEX_W; |
| 1236 | } |