blob: 1bf1b1aedb161d86266245da6f1a729e7b00a66a [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
22// 64-bits but only 8 bits are significant.
23def i64i8imm : Operand<i64>;
24
25def lea64mem : Operand<i64> {
26 let PrintMethod = "printi64mem";
27 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
28}
29
30def lea64_32mem : Operand<i32> {
31 let PrintMethod = "printlea64_32mem";
32 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
33}
34
35//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000036// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037//
38def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
39 [add, mul, shl, or, frameindex, X86Wrapper],
40 []>;
41
42//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000043// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044//
45
46def i64immSExt32 : PatLeaf<(i64 imm), [{
47 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
48 // sign extended field.
49 return (int64_t)N->getValue() == (int32_t)N->getValue();
50}]>;
51
52def i64immZExt32 : PatLeaf<(i64 imm), [{
53 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
54 // unsignedsign extended field.
55 return (uint64_t)N->getValue() == (uint32_t)N->getValue();
56}]>;
57
58def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
61 return (int64_t)N->getValue() == (int8_t)N->getValue();
62}]>;
63
Chris Lattner20be7d72008-02-27 05:47:54 +000064def i64immFFFFFFFF : PatLeaf<(i64 imm), [{
65 // i64immFFFFFFFF - True if this is a specific constant we can't write in
66 // tblgen files.
67 return N->getValue() == 0x00000000FFFFFFFFULL;
68}]>;
69
70
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
72def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
73def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
74
75def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
76def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
77def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
78def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
79
80def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
81def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
82def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
83def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
84
85//===----------------------------------------------------------------------===//
86// Instruction list...
87//
88
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089//===----------------------------------------------------------------------===//
90// Call Instructions...
91//
Evan Cheng37e7c752007-07-21 00:34:19 +000092let isCall = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 // All calls clobber the non-callee saved registers...
94 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +000095 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
97 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Evan Cheng6e8b8bd2007-09-27 19:01:55 +000098 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +000099 def CALL64pcrel32 : I<0xE8, RawFrm, (outs), (ins i64imm:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000100 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000101 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000102 "call\t{*}$dst", [(X86call GR64:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000103 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000104 "call\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 }
106
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000107
108
109let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000110def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000111 "#TC_RETURN $dst $offset",
112 []>;
113
114let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000115def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000116 "#TC_RETURN $dst $offset",
117 []>;
118
119
120let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
121 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst # TAILCALL",
122 []>;
123
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000125let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000126 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000128 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 [(brind (loadi64 addr:$dst))]>;
130}
131
132//===----------------------------------------------------------------------===//
133// Miscellaneous Instructions...
134//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000135let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000137 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000138let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
139let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000141 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000142let mayStore = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000144 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
145}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000147let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000148def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000149let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000150def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000151
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000153 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000154 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
156
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000157let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000158def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000159 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160 [(set GR64:$dst, lea64addr:$src)]>;
161
162let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000163def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000164 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166
Evan Cheng48679f42007-12-14 02:13:44 +0000167// Bit scan instructions.
168let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000169def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000170 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000171 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000172def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000173 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000174 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
175 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000176
Evan Cheng4e33de92007-12-14 18:49:43 +0000177def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000178 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000179 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000180def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000181 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000182 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
183 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000184} // Defs = [EFLAGS]
185
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000187let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000188def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000189 [(X86rep_movs i64)]>, REP;
190let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000191def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000192 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193
194//===----------------------------------------------------------------------===//
195// Move Instructions...
196//
197
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000198let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000199def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000200 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201
Chris Lattner17dab4a2008-01-10 05:45:39 +0000202let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000203def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000204 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000206def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000207 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000209}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210
Chris Lattner1a1932c2008-01-06 23:38:27 +0000211let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000212def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000213 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 [(set GR64:$dst, (load addr:$src))]>;
215
Evan Chengb783fa32007-07-19 01:14:50 +0000216def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000217 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000219def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000220 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 [(store i64immSExt32:$src, addr:$dst)]>;
222
223// Sign/Zero extenders
224
Evan Chengb783fa32007-07-19 01:14:50 +0000225def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000226 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000228def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000229 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000231def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000232 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000234def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000235 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000237def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000238 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000240def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000241 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
243
Evan Chengb783fa32007-07-19 01:14:50 +0000244def MOVZX64rr8 : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000245 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 [(set GR64:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000247def MOVZX64rm8 : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000248 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000250def MOVZX64rr16: RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000251 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 [(set GR64:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000253def MOVZX64rm16: RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000254 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
256
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000257let neverHasSideEffects = 1 in {
258 let Defs = [RAX], Uses = [EAX] in
259 def CDQE : RI<0x98, RawFrm, (outs), (ins),
260 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000262 let Defs = [RAX,RDX], Uses = [RAX] in
263 def CQO : RI<0x99, RawFrm, (outs), (ins),
264 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
265}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266
267//===----------------------------------------------------------------------===//
268// Arithmetic Instructions...
269//
270
Evan Cheng55687072007-09-14 21:48:26 +0000271let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272let isTwoAddress = 1 in {
273let isConvertibleToThreeAddress = 1 in {
274let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000275def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000276 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 [(set GR64:$dst, (add GR64:$src1, GR64:$src2))]>;
278
Evan Chengb783fa32007-07-19 01:14:50 +0000279def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000280 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000282def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000283 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2))]>;
285} // isConvertibleToThreeAddress
286
Evan Chengb783fa32007-07-19 01:14:50 +0000287def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000288 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2)))]>;
290} // isTwoAddress
291
Evan Chengb783fa32007-07-19 01:14:50 +0000292def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000293 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 [(store (add (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000295def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000296 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000298def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000299 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
301
Evan Cheng259471d2007-10-05 17:59:57 +0000302let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303let isTwoAddress = 1 in {
304let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000305def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000306 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
308
Evan Chengb783fa32007-07-19 01:14:50 +0000309def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000310 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
312
Evan Chengb783fa32007-07-19 01:14:50 +0000313def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000316def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
319} // isTwoAddress
320
Evan Chengb783fa32007-07-19 01:14:50 +0000321def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000322 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000324def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000325 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000327def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000330} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331
332let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000333def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
336
Evan Chengb783fa32007-07-19 01:14:50 +0000337def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000338 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2)))]>;
340
Evan Chengb783fa32007-07-19 01:14:50 +0000341def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2))]>;
347} // isTwoAddress
348
Evan Chengb783fa32007-07-19 01:14:50 +0000349def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000350 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000352def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000353 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 [(store (sub (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000355def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000356 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 [(store (sub (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
358
Evan Cheng259471d2007-10-05 17:59:57 +0000359let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000361def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000362 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
364
Evan Chengb783fa32007-07-19 01:14:50 +0000365def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000366 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
368
Evan Chengb783fa32007-07-19 01:14:50 +0000369def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000370 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000372def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000373 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
375} // isTwoAddress
376
Evan Chengb783fa32007-07-19 01:14:50 +0000377def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000378 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000380def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000381 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000383def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000384 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000386} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000387} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388
389// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000390let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000391def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000392 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000393let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000394def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000395 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396
397// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000398def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000399 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000400let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000401def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000402 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
403}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404
Evan Cheng55687072007-09-14 21:48:26 +0000405let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406let isTwoAddress = 1 in {
407let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000408def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000409 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>, TB;
411
Evan Chengb783fa32007-07-19 01:14:50 +0000412def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2)))]>, TB;
415} // isTwoAddress
416
417// Suprisingly enough, these are not two address instructions!
418def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000419 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000420 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>;
422def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000423 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000424 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2))]>;
426def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000427 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000428 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt32:$src2))]>;
430def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000431 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000432 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt8:$src2))]>;
Evan Cheng55687072007-09-14 21:48:26 +0000434} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435
436// Unsigned division / remainder
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000437let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000438let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000439def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000440 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000442def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000443 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000444let mayLoad = 1 in {
445def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
446 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000447def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000448 "idiv{q}\t$src", []>;
449}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000450}
451}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452
453// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000454let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000456def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457 [(set GR64:$dst, (ineg GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000458def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459 [(store (ineg (loadi64 addr:$dst)), addr:$dst)]>;
460
461let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000462def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 [(set GR64:$dst, (add GR64:$src, 1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000464def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 [(store (add (loadi64 addr:$dst), 1), addr:$dst)]>;
466
467let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000468def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 [(set GR64:$dst, (add GR64:$src, -1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000470def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471 [(store (add (loadi64 addr:$dst), -1), addr:$dst)]>;
472
473// In 64-bit mode, single byte INC and DEC cannot be encoded.
474let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
475// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000476def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 [(set GR16:$dst, (add GR16:$src, 1))]>,
478 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000479def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 [(set GR32:$dst, (add GR32:$src, 1))]>,
481 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000482def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483 [(set GR16:$dst, (add GR16:$src, -1))]>,
484 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000485def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 [(set GR32:$dst, (add GR32:$src, -1))]>,
487 Requires<[In64BitMode]>;
488} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000489
490// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
491// how to unfold them.
492let isTwoAddress = 0, CodeSize = 2 in {
493 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
494 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
495 OpSize, Requires<[In64BitMode]>;
496 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
497 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
498 Requires<[In64BitMode]>;
499 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
500 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
501 OpSize, Requires<[In64BitMode]>;
502 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
503 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
504 Requires<[In64BitMode]>;
505}
Evan Cheng55687072007-09-14 21:48:26 +0000506} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507
508
Evan Cheng55687072007-09-14 21:48:26 +0000509let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510// Shift instructions
511let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000512let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000513def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000514 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000515 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000516let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000517def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000518 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000520// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
521// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522} // isTwoAddress
523
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000524let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000525def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000526 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000527 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000528def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000529 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000531def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000532 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
534
535let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000536let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000537def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000538 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000539 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000540def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000541 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000543def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000544 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
546} // isTwoAddress
547
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000548let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000549def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000550 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000551 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000552def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000555def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000556 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
558
559let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000560let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000561def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000562 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000563 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000564def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000565 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000567def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000568 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
570} // isTwoAddress
571
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000572let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000573def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000574 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000575 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000576def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000577 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000579def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000580 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
582
583// Rotate instructions
584let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000585let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000586def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000587 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000588 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000589def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000590 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000592def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000593 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
595} // isTwoAddress
596
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000597let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000598def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000599 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000600 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000601def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000602 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000604def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000605 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
607
608let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000609let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000610def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000611 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000612 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000613def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000614 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000616def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
619} // isTwoAddress
620
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000621let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000622def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000623 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000624 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000625def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000626 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000628def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000629 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
631
632// Double shift instructions (generalizations of rotate)
633let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000634let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000635def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000636 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
637 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000638def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000639 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
640 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000641}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642
643let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
644def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000645 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000646 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
647 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
648 (i8 imm:$src3)))]>,
649 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000651 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000652 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
653 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
654 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655 TB;
656} // isCommutable
657} // isTwoAddress
658
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000659let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000660def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000661 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
662 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
663 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000664def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000665 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
666 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
667 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000668}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000669def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000670 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000671 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
672 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
673 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 TB;
675def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000676 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000677 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
678 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
679 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000681} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682
683//===----------------------------------------------------------------------===//
684// Logical Instructions...
685//
686
687let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000688def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000690def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
692
Evan Cheng55687072007-09-14 21:48:26 +0000693let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694let isTwoAddress = 1 in {
695let isCommutable = 1 in
696def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000697 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000698 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
700def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000701 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000702 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2)))]>;
704def AND64ri32 : RIi32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000705 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000706 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2))]>;
708def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000709 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000710 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2))]>;
712} // isTwoAddress
713
714def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000715 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000716 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 [(store (and (load addr:$dst), GR64:$src), addr:$dst)]>;
718def AND64mi32 : RIi32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000719 (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000720 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
722def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000723 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000724 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
726
727let isTwoAddress = 1 in {
728let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000729def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000730 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000732def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000733 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000735def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000736 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000738def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000739 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2))]>;
741} // isTwoAddress
742
Evan Chengb783fa32007-07-19 01:14:50 +0000743def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000744 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 [(store (or (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000746def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000747 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000749def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000750 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
752
753let isTwoAddress = 1 in {
754let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000755def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000756 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000758def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000759 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2)))]>;
761def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +0000762 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000763 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000765def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000766 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2))]>;
768} // isTwoAddress
769
Evan Chengb783fa32007-07-19 01:14:50 +0000770def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000771 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 [(store (xor (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000773def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000774 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000776def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000777 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000779} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780
781//===----------------------------------------------------------------------===//
782// Comparison Instructions...
783//
784
785// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +0000786let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000788def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000789 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000790 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
791 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000792def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000794 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
795 (implicit EFLAGS)]>;
796def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
797 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000798 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000799 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
800 (implicit EFLAGS)]>;
801def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
802 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000803 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000804 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
805 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806
Evan Chengb783fa32007-07-19 01:14:50 +0000807def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000808 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000809 [(X86cmp GR64:$src1, GR64:$src2),
810 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000811def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000812 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000813 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
814 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000815def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000816 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000817 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
818 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000819def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000820 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000821 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000822 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000823def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000824 (ins i64mem:$src1, i64i32imm:$src2),
825 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000826 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000827 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000828def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000829 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000830 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000831 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000832def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000833 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000834 [(X86cmp GR64:$src1, i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000835 (implicit EFLAGS)]>;
836} // Defs = [EFLAGS]
837
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000839let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +0000840let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000842 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000843 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000845 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000847 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000848 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000849 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000850 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000852 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000853 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000855 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000857 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000858 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000860 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000862 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000863 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000865 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000867 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000868 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000870 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000872 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000873 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000875 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000877 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000878 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000880 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000882 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000883 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000885 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000887 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000888 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000890 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000892 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000893 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000895 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000897 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000898 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000900 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000902 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000903 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000905 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000907 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000908 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000910 X86_COND_NP, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +0000911} // isCommutable = 1
912
913def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
914 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
915 "cmovb\t{$src2, $dst|$dst, $src2}",
916 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
917 X86_COND_B, EFLAGS))]>, TB;
918def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
919 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
920 "cmovae\t{$src2, $dst|$dst, $src2}",
921 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
922 X86_COND_AE, EFLAGS))]>, TB;
923def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
924 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
925 "cmove\t{$src2, $dst|$dst, $src2}",
926 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
927 X86_COND_E, EFLAGS))]>, TB;
928def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
929 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
930 "cmovne\t{$src2, $dst|$dst, $src2}",
931 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
932 X86_COND_NE, EFLAGS))]>, TB;
933def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
934 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
935 "cmovbe\t{$src2, $dst|$dst, $src2}",
936 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
937 X86_COND_BE, EFLAGS))]>, TB;
938def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
939 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
940 "cmova\t{$src2, $dst|$dst, $src2}",
941 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
942 X86_COND_A, EFLAGS))]>, TB;
943def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
944 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
945 "cmovl\t{$src2, $dst|$dst, $src2}",
946 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
947 X86_COND_L, EFLAGS))]>, TB;
948def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
949 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
950 "cmovge\t{$src2, $dst|$dst, $src2}",
951 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
952 X86_COND_GE, EFLAGS))]>, TB;
953def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
954 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
955 "cmovle\t{$src2, $dst|$dst, $src2}",
956 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
957 X86_COND_LE, EFLAGS))]>, TB;
958def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
959 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
960 "cmovg\t{$src2, $dst|$dst, $src2}",
961 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
962 X86_COND_G, EFLAGS))]>, TB;
963def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
964 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
965 "cmovs\t{$src2, $dst|$dst, $src2}",
966 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
967 X86_COND_S, EFLAGS))]>, TB;
968def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
969 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
970 "cmovns\t{$src2, $dst|$dst, $src2}",
971 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
972 X86_COND_NS, EFLAGS))]>, TB;
973def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
974 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
975 "cmovp\t{$src2, $dst|$dst, $src2}",
976 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
977 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +0000979 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000980 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000982 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983} // isTwoAddress
984
985//===----------------------------------------------------------------------===//
986// Conversion Instructions...
987//
988
989// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +0000990def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000991 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +0000992 [(set GR64:$dst,
993 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000994def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +0000996 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
997 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000998def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001001def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001002 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001004def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001005 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001006 [(set GR64:$dst,
1007 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001008def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001009 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001010 [(set GR64:$dst,
1011 (int_x86_sse2_cvttsd2si64
1012 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013
1014// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001015def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001016 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001018def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001019 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001021
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022let isTwoAddress = 1 in {
1023def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001024 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001025 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001026 [(set VR128:$dst,
1027 (int_x86_sse2_cvtsi642sd VR128:$src1,
1028 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001030 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001032 [(set VR128:$dst,
1033 (int_x86_sse2_cvtsi642sd VR128:$src1,
1034 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035} // isTwoAddress
1036
1037// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001038def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001039 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001041def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001044
1045let isTwoAddress = 1 in {
1046 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1047 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1048 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1049 [(set VR128:$dst,
1050 (int_x86_sse_cvtsi642ss VR128:$src1,
1051 GR64:$src2))]>;
1052 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1053 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1054 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1055 [(set VR128:$dst,
1056 (int_x86_sse_cvtsi642ss VR128:$src1,
1057 (loadi64 addr:$src2)))]>;
1058}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059
1060// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001061def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001062 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001063 [(set GR64:$dst,
1064 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001065def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001067 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1068 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001069def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001070 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001072def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001073 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001075def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001076 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001077 [(set GR64:$dst,
1078 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001079def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001080 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001081 [(set GR64:$dst,
1082 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1083
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084//===----------------------------------------------------------------------===//
1085// Alias Instructions
1086//===----------------------------------------------------------------------===//
1087
Dan Gohman027cd112007-09-17 14:55:08 +00001088// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1089// equivalent due to implicit zero-extending, and it sometimes has a smaller
1090// encoding.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
1092// FIXME: AddedComplexity gives MOV64r0 a higher priority than MOV64ri32. Remove
1093// when we have a better way to specify isel priority.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001094let Defs = [EFLAGS], AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001095def MOV64r0 : RI<0x31, MRMInitReg, (outs GR64:$dst), (ins),
Dan Gohman027cd112007-09-17 14:55:08 +00001096 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 [(set GR64:$dst, 0)]>;
1098
1099// Materialize i64 constant where top 32-bits are zero.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001100let AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001101def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001102 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 [(set GR64:$dst, i64immZExt32:$src)]>;
1104
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001105
1106//===----------------------------------------------------------------------===//
1107// Atomic Instructions
1108//===----------------------------------------------------------------------===//
1109
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001110let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00001111def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001112 "lock cmpxchgq $swap,$ptr",
1113 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1114}
1115
1116let Constraints = "$val = $dst", Defs = [EFLAGS] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00001117def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001118 "lock xadd $val, $ptr",
1119 [(set GR64:$dst, (atomic_las_64 addr:$ptr, GR64:$val))]>,
1120 TB, LOCK;
Evan Chenga1e80602008-04-19 02:05:42 +00001121def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
1122 "xchg $val, $ptr",
1123 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001124}
1125
1126
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127//===----------------------------------------------------------------------===//
1128// Non-Instruction Patterns
1129//===----------------------------------------------------------------------===//
1130
1131// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
1132def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1133 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1134def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1135 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1136def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1137 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1138def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1139 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1140
1141def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1142 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001143 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1145 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001146 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1148 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001149 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1151 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001152 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153
1154// Calls
1155// Direct PC relative function call for small code model. 32-bit displacement
1156// sign extended to 64-bit.
1157def : Pat<(X86call (i64 tglobaladdr:$dst)),
1158 (CALL64pcrel32 tglobaladdr:$dst)>;
1159def : Pat<(X86call (i64 texternalsym:$dst)),
1160 (CALL64pcrel32 texternalsym:$dst)>;
1161
1162def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1163 (CALL64pcrel32 tglobaladdr:$dst)>;
1164def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1165 (CALL64pcrel32 texternalsym:$dst)>;
1166
1167def : Pat<(X86tailcall GR64:$dst),
1168 (CALL64r GR64:$dst)>;
1169
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001170
1171// tailcall stuff
1172def : Pat<(X86tailcall GR32:$dst),
1173 (TAILCALL)>;
1174def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1175 (TAILCALL)>;
1176def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1177 (TAILCALL)>;
1178
1179def : Pat<(X86tcret GR64:$dst, imm:$off),
1180 (TCRETURNri64 GR64:$dst, imm:$off)>;
1181
1182def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1183 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1184
1185def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1186 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1187
Dan Gohmanec596042007-09-17 14:35:24 +00001188// Comparisons.
1189
1190// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001191def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001192 (TEST64rr GR64:$src1, GR64:$src1)>;
1193
Christopher Lambb371e032008-03-13 05:47:01 +00001194
1195
1196// Zero-extension
Christopher Lamb76d72da2008-03-16 03:12:01 +00001197def : Pat<(i64 (zext GR32:$src)),
1198 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001199
Duncan Sands082524c2008-01-23 20:39:46 +00001200// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1202
Christopher Lamb76d72da2008-03-16 03:12:01 +00001203def : Pat<(zextloadi64i32 addr:$src),
1204 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src), x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001205
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206// extload
1207def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1208def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1209def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001210def : Pat<(extloadi64i32 addr:$src),
1211 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1212 x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213
1214// anyext -> zext
1215def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1216def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16:$src)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001217def : Pat<(i64 (anyext GR32:$src)),
1218 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001219
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220def : Pat<(i64 (anyext (loadi8 addr:$src))), (MOVZX64rm8 addr:$src)>;
1221def : Pat<(i64 (anyext (loadi16 addr:$src))), (MOVZX64rm16 addr:$src)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001222def : Pat<(i64 (anyext (loadi32 addr:$src))),
1223 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1224 x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225
1226//===----------------------------------------------------------------------===//
1227// Some peepholes
1228//===----------------------------------------------------------------------===//
1229
Christopher Lambb371e032008-03-13 05:47:01 +00001230// r & (2^32-1) ==> mov32 + implicit zext
1231def : Pat<(and GR64:$src, i64immFFFFFFFF),
Christopher Lamb76d72da2008-03-16 03:12:01 +00001232 (SUBREG_TO_REG (i64 0),
1233 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)),
Christopher Lambb371e032008-03-13 05:47:01 +00001234 x86_subreg_32bit)>;
1235
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236// (shl x, 1) ==> (add x, x)
1237def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1238
1239// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1240def : Pat<(or (srl GR64:$src1, CL:$amt),
1241 (shl GR64:$src2, (sub 64, CL:$amt))),
1242 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1243
1244def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1245 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1246 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1247
1248// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1249def : Pat<(or (shl GR64:$src1, CL:$amt),
1250 (srl GR64:$src2, (sub 64, CL:$amt))),
1251 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1252
1253def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1254 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1255 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1256
1257// X86 specific add which produces a flag.
1258def : Pat<(addc GR64:$src1, GR64:$src2),
1259 (ADD64rr GR64:$src1, GR64:$src2)>;
1260def : Pat<(addc GR64:$src1, (load addr:$src2)),
1261 (ADD64rm GR64:$src1, addr:$src2)>;
1262def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1263 (ADD64ri32 GR64:$src1, imm:$src2)>;
1264def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1265 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1266
1267def : Pat<(subc GR64:$src1, GR64:$src2),
1268 (SUB64rr GR64:$src1, GR64:$src2)>;
1269def : Pat<(subc GR64:$src1, (load addr:$src2)),
1270 (SUB64rm GR64:$src1, addr:$src2)>;
1271def : Pat<(subc GR64:$src1, imm:$src2),
1272 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1273def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1274 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1275
1276
1277//===----------------------------------------------------------------------===//
1278// X86-64 SSE Instructions
1279//===----------------------------------------------------------------------===//
1280
1281// Move instructions...
1282
Evan Chengb783fa32007-07-19 01:14:50 +00001283def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001284 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 [(set VR128:$dst,
1286 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001287def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001288 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1290 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001291
Evan Chengb783fa32007-07-19 01:14:50 +00001292def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001293 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001295def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001296 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1298
Evan Chengb783fa32007-07-19 01:14:50 +00001299def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001300 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001302def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001303 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begemanb2975562008-02-03 07:18:54 +00001305
1306//===----------------------------------------------------------------------===//
1307// X86-64 SSE4.1 Instructions
1308//===----------------------------------------------------------------------===//
1309
Nate Begeman4294c1f2008-02-12 22:51:28 +00001310/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
1311multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001312 def rr : SS4AIi8<opc, MRMSrcReg, (outs GR64:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001313 (ins VR128:$src1, i32i8imm:$src2),
1314 !strconcat(OpcodeStr,
1315 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1316 [(set GR64:$dst,
1317 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001318 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001319 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
1320 !strconcat(OpcodeStr,
1321 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1322 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
1323 addr:$dst)]>, OpSize, REX_W;
1324}
1325
1326defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
1327
1328let isTwoAddress = 1 in {
1329 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001330 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001331 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
1332 !strconcat(OpcodeStr,
1333 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1334 [(set VR128:$dst,
1335 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
1336 OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001337 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001338 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
1339 !strconcat(OpcodeStr,
1340 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1341 [(set VR128:$dst,
1342 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
1343 imm:$src3)))]>, OpSize, REX_W;
1344 }
1345}
1346
1347defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;