blob: 99b479bc7762b84faae3eb8abe2cf38a80b715b6 [file] [log] [blame]
Bill Wendlingc61b5062010-10-12 22:08:41 +00001;RUN: llc -mtriple=armv7-apple-darwin -mcpu=cortex-a8 -mattr=-neonfp -show-mc-encoding < %s | FileCheck %s
2
3
4; FIXME: Once the ARM integrated assembler is up and going, these sorts of tests
5; should run on .s source files rather than using llc to generate the
6; assembly.
7
8
Bill Wendling34c2b092010-10-12 22:55:35 +00009define double @f1(double %a, double %b) nounwind readnone {
Bill Wendlingc61b5062010-10-12 22:08:41 +000010entry:
11; CHECK: f1
Bill Wendling53b5ced2010-10-13 20:58:46 +000012; CHECK: vadd.f64 d16, d17, d16 @ encoding: [0xa0,0x0b,0x71,0xee]
Bill Wendling34c2b092010-10-12 22:55:35 +000013 %add = fadd double %a, %b
14 ret double %add
15}
16
17define float @f2(float %a, float %b) nounwind readnone {
18entry:
19; CHECK: f2
Bill Wendling53b5ced2010-10-13 20:58:46 +000020; CHECK: vadd.f32 s0, s1, s0 @ encoding: [0x80,0x0a,0x30,0xee]
Bill Wendlingc61b5062010-10-12 22:08:41 +000021 %add = fadd float %a, %b
22 ret float %add
23}
24
Bill Wendling34c2b092010-10-12 22:55:35 +000025define double @f3(double %a, double %b) nounwind readnone {
Bill Wendlingc61b5062010-10-12 22:08:41 +000026entry:
Bill Wendling34c2b092010-10-12 22:55:35 +000027; CHECK: f3
Bill Wendling53b5ced2010-10-13 20:58:46 +000028; CHECK: vsub.f64 d16, d17, d16 @ encoding: [0xe0,0x0b,0x71,0xee]
Bill Wendling34c2b092010-10-12 22:55:35 +000029 %sub = fsub double %a, %b
30 ret double %sub
31}
32
33define float @f4(float %a, float %b) nounwind readnone {
34entry:
35; CHECK: f4
Bill Wendling53b5ced2010-10-13 20:58:46 +000036; CHECK: vsub.f32 s0, s1, s0 @ encoding: [0xc0,0x0a,0x30,0xee]
Bill Wendling34c2b092010-10-12 22:55:35 +000037 %sub = fsub float %a, %b
38 ret float %sub
39}
40
Bill Wendlingda32e822010-10-12 23:22:27 +000041define double @f5(double %a, double %b) nounwind readnone {
Bill Wendling34c2b092010-10-12 22:55:35 +000042entry:
43; CHECK: f5
Bill Wendling53b5ced2010-10-13 20:58:46 +000044; CHECK: vdiv.f64 d16, d17, d16 @ encoding: [0xa0,0x0b,0xc1,0xee]
Bill Wendlingda32e822010-10-12 23:22:27 +000045 %div = fdiv double %a, %b
46 ret double %div
47}
48
49define float @f6(float %a, float %b) nounwind readnone {
50entry:
51; CHECK: f6
Bill Wendling53b5ced2010-10-13 20:58:46 +000052; CHECK: vdiv.f32 s0, s1, s0 @ encoding: [0x80,0x0a,0x80,0xee]
Bill Wendlingda32e822010-10-12 23:22:27 +000053 %div = fdiv float %a, %b
54 ret float %div
55}
56
57define double @f7(double %a, double %b) nounwind readnone {
58entry:
59; CHECK: f7
Bill Wendling53b5ced2010-10-13 20:58:46 +000060; CHECK: vmul.f64 d16, d17, d16 @ encoding: [0xa0,0x0b,0x61,0xee]
Bill Wendlingda32e822010-10-12 23:22:27 +000061 %mul = fmul double %a, %b
62 ret double %mul
63}
64
65define float @f8(float %a, float %b) nounwind readnone {
66entry:
67; CHECK: f8
Bill Wendling53b5ced2010-10-13 20:58:46 +000068; CHECK: vmul.f32 s0, s1, s0 @ encoding: [0x80,0x0a,0x20,0xee]
Bill Wendlingda32e822010-10-12 23:22:27 +000069 %mul = fmul float %a, %b
70 ret float %mul
71}
72
Bill Wendling40fbeab2010-10-12 23:47:37 +000073define double @f9(double %a, double %b) nounwind readnone {
74entry:
75; CHECK: f9
Bill Wendling53b5ced2010-10-13 20:58:46 +000076; CHECK: vnmul.f64 d16, d17, d16 @ encoding: [0xe0,0x0b,0x61,0xee]
Bill Wendling40fbeab2010-10-12 23:47:37 +000077 %mul = fmul double %a, %b
78 %sub = fsub double -0.000000e+00, %mul
79 ret double %sub
80}
81
82define void @f10(float %a, float %b, float* %c) nounwind readnone {
83entry:
84; CHECK: f10
Bill Wendling53b5ced2010-10-13 20:58:46 +000085; CHECK: vnmul.f32 s0, s1, s0 @ encoding: [0xc0,0x0a,0x20,0xee]
Bill Wendling40fbeab2010-10-12 23:47:37 +000086 %mul = fmul float %a, %b
87 %sub = fsub float -0.000000e+00, %mul
88 store float %sub, float* %c, align 4
89 ret void
90}
91
Bill Wendlingc67e1a32010-10-13 00:04:29 +000092define i1 @f11(double %a, double %b) nounwind readnone {
Bill Wendlingda32e822010-10-12 23:22:27 +000093entry:
Bill Wendlingc67e1a32010-10-13 00:04:29 +000094; CHECK: f11
Bill Wendling53b5ced2010-10-13 20:58:46 +000095; CHECK: vcmpe.f64 d17, d16 @ encoding: [0xe0,0x1b,0xf4,0xee]
Bill Wendling34c2b092010-10-12 22:55:35 +000096 %cmp = fcmp oeq double %a, %b
97 ret i1 %cmp
98}
99
Bill Wendlingc67e1a32010-10-13 00:04:29 +0000100define i1 @f12(float %a, float %b) nounwind readnone {
Bill Wendling34c2b092010-10-12 22:55:35 +0000101entry:
Bill Wendlingc67e1a32010-10-13 00:04:29 +0000102; CHECK: f12
Bill Wendling53b5ced2010-10-13 20:58:46 +0000103; CHECK: vcmpe.f32 s1, s0 @ encoding: [0xc0,0x0a,0xf4,0xee]
Bill Wendling34c2b092010-10-12 22:55:35 +0000104 %cmp = fcmp oeq float %a, %b
105 ret i1 %cmp
Bill Wendlingc61b5062010-10-12 22:08:41 +0000106}
Bill Wendling97c79342010-10-13 00:38:07 +0000107
108define i1 @f13(double %a) nounwind readnone {
109entry:
110; CHECK: f13
Bill Wendling53b5ced2010-10-13 20:58:46 +0000111; CHECK: vcmpe.f64 d16, #0 @ encoding: [0xc0,0x0b,0xf5,0xee]
Bill Wendling97c79342010-10-13 00:38:07 +0000112 %cmp = fcmp oeq double %a, 0.000000e+00
113 ret i1 %cmp
114}
115
116define i1 @f14(float %a) nounwind readnone {
117entry:
118; CHECK: f14
Bill Wendling53b5ced2010-10-13 20:58:46 +0000119; CHECK: vcmpe.f32 s0, #0 @ encoding: [0xc0,0x0a,0xb5,0xee]
Bill Wendling97c79342010-10-13 00:38:07 +0000120 %cmp = fcmp oeq float %a, 0.000000e+00
121 ret i1 %cmp
122}
123
124define double @f15(double %a) nounwind {
125entry:
126; CHECK: f15
Bill Wendling53b5ced2010-10-13 20:58:46 +0000127; CHECK: vabs.f64 d16, d16 @ encoding: [0xe0,0x0b,0xf0,0xee]
Bill Wendling97c79342010-10-13 00:38:07 +0000128 %call = tail call double @fabsl(double %a)
129 ret double %call
130}
131
132declare double @fabsl(double)
133
134define float @f16(float %a) nounwind {
135entry:
136; CHECK: f16
Bill Wendling8f053b42010-10-13 01:17:33 +0000137; FIXME: This call generates a "bfc" instruction instead of "vabs.f32".
Bill Wendling97c79342010-10-13 00:38:07 +0000138 %call = tail call float @fabsf(float %a)
139 ret float %call
140}
141
142declare float @fabsf(float)
Bill Wendlinga56cbba2010-10-13 00:56:35 +0000143
144define float @f17(double %a) nounwind readnone {
145entry:
146; CHECK: f17
Bill Wendling53b5ced2010-10-13 20:58:46 +0000147; CHECK: vcvt.f32.f64 s0, d16 @ encoding: [0xe0,0x0b,0xb7,0xee]
Bill Wendlinga56cbba2010-10-13 00:56:35 +0000148 %conv = fptrunc double %a to float
149 ret float %conv
150}
151
152define double @f18(float %a) nounwind readnone {
153entry:
154; CHECK: f18
Bill Wendling53b5ced2010-10-13 20:58:46 +0000155; CHECK: vcvt.f64.f32 d16, s0 @ encoding: [0xc0,0x0a,0xf7,0xee]
Bill Wendlinga56cbba2010-10-13 00:56:35 +0000156 %conv = fpext float %a to double
157 ret double %conv
158}
Bill Wendling8f053b42010-10-13 01:17:33 +0000159
160define double @f19(double %a) nounwind readnone {
161entry:
162; CHECK: f19
Bill Wendling53b5ced2010-10-13 20:58:46 +0000163; CHECK: vneg.f64 d16, d16 @ encoding: [0x60,0x0b,0xf1,0xee]
Bill Wendling8f053b42010-10-13 01:17:33 +0000164 %sub = fsub double -0.000000e+00, %a
165 ret double %sub
166}
167
168define float @f20(float %a) nounwind readnone {
169entry:
170; CHECK: f20
171; FIXME: This produces an 'eor' instruction.
172 %sub = fsub float -0.000000e+00, %a
173 ret float %sub
174}
175
176define double @f21(double %a) nounwind readnone {
177entry:
178; CHECK: f21
Bill Wendling53b5ced2010-10-13 20:58:46 +0000179; CHECK: vsqrt.f64 d16, d16 @ encoding: [0xe0,0x0b,0xf1,0xee]
Bill Wendling8f053b42010-10-13 01:17:33 +0000180 %call = tail call double @sqrtl(double %a) nounwind
181 ret double %call
182}
183
184declare double @sqrtl(double) readnone
185
186define float @f22(float %a) nounwind readnone {
187entry:
188; CHECK: f22
Bill Wendling53b5ced2010-10-13 20:58:46 +0000189; CHECK: vsqrt.f32 s0, s0 @ encoding: [0xc0,0x0a,0xb1,0xee]
Bill Wendling8f053b42010-10-13 01:17:33 +0000190 %call = tail call float @sqrtf(float %a) nounwind
191 ret float %call
192}
193
194declare float @sqrtf(float) readnone
Bill Wendling53b5ced2010-10-13 20:58:46 +0000195
196define double @f23(i32 %a) nounwind readnone {
197entry:
198; CHECK: f23
199; CHECK: vcvt.f64.s32 d16, s0 @ encoding: [0xc0,0x0b,0xf8,0xee]
200 %conv = sitofp i32 %a to double
201 ret double %conv
202}
203
204define float @f24(i32 %a) nounwind readnone {
205entry:
206; CHECK: f24
207; CHECK: vcvt.f32.s32 s0, s0 @ encoding: [0xc0,0x0a,0xb8,0xee]
208 %conv = sitofp i32 %a to float
209 ret float %conv
210}
211
212define double @f25(i32 %a) nounwind readnone {
213entry:
214; CHECK: f25
215; CHECK: vcvt.f64.u32 d16, s0 @ encoding: [0x40,0x0b,0xf8,0xee]
216 %conv = uitofp i32 %a to double
217 ret double %conv
218}
219
220define float @f26(i32 %a) nounwind readnone {
221entry:
222; CHECK: f26
223; CHECK: vcvt.f32.u32 s0, s0 @ encoding: [0x40,0x0a,0xb8,0xee]
224 %conv = uitofp i32 %a to float
225 ret float %conv
226}
227
228define i32 @f27(double %a) nounwind readnone {
229entry:
230; CHECK: f27
231; CHECK: vcvt.s32.f64 s0, d16 @ encoding: [0xe0,0x0b,0xbd,0xee]
232 %conv = fptosi double %a to i32
233 ret i32 %conv
234}
235
236define i32 @f28(float %a) nounwind readnone {
237entry:
238; CHECK: f28
239; CHECK: vcvt.s32.f32 s0, s0 @ encoding: [0xc0,0x0a,0xbd,0xee]
240 %conv = fptosi float %a to i32
241 ret i32 %conv
242}
243
244define i32 @f29(double %a) nounwind readnone {
245entry:
246; CHECK: f29
247; CHECK: vcvt.u32.f64 s0, d16 @ encoding: [0xe0,0x0b,0xbc,0xee]
248 %conv = fptoui double %a to i32
249 ret i32 %conv
250}
251
252define i32 @f30(float %a) nounwind readnone {
253entry:
254; CHECK: f30
255; CHECK: vcvt.u32.f32 s0, s0 @ encoding: [0xc0,0x0a,0xbc,0xee]
256 %conv = fptoui float %a to i32
257 ret i32 %conv
258}
Bill Wendling8f812242010-10-14 01:02:08 +0000259
260define double @f90(double %a, double %b, double %c) nounwind readnone {
261entry:
262; CHECK: f90
263; FIXME: vmla.f64 d16, d18, d17 @ encoding: [0xa1,0x0b,0x42,0xee]
264 %mul = fmul double %a, %b
265 %add = fadd double %mul, %c
266 ret double %add
267}
268
269define float @f91(float %a, float %b, float %c) nounwind readnone {
270entry:
271; CHECK: f91
272; CHECK: vmla.f32 s2, s1, s0 @ encoding: [0x80,0x1a,0x00,0xee]
273 %mul = fmul float %a, %b
274 %add = fadd float %mul, %c
275 ret float %add
276}
277
278define double @f94(double %a, double %b, double %c) nounwind readnone {
279entry:
280; CHECK: f94
281; CHECK: vmls.f64 d16, d18, d17 @ encoding: [0xe1,0x0b,0x42,0xee]
282 %mul = fmul double %a, %b
283 %sub = fsub double %c, %mul
284 ret double %sub
285}
286
287define float @f95(float %a, float %b, float %c) nounwind readnone {
288entry:
289; CHECK: f95
290; CHECK: vmls.f32 s2, s1, s0 @ encoding: [0xc0,0x1a,0x00,0xee]
291 %mul = fmul float %a, %b
292 %sub = fsub float %c, %mul
293 ret float %sub
294}
295
296define double @f96(double %a, double %b, double %c) nounwind readnone {
297entry:
298; CHECK: f96
299; CHECK: vnmla.f64 d16, d18, d17 @ encoding: [0xe1,0x0b,0x52,0xee]
300 %mul = fmul double %a, %b
301 %sub = fsub double -0.000000e+00, %mul
302 %sub3 = fsub double %sub, %c
303 ret double %sub3
304}
305
306define float @f97(float %a, float %b, float %c) nounwind readnone {
307entry:
308; CHECK: f97
309; CHECK: vnmla.f32 s2, s1, s0 @ encoding: [0xc0,0x1a,0x10,0xee]
310 %mul = fmul float %a, %b
311 %sub = fsub float -0.000000e+00, %mul
312 %sub3 = fsub float %sub, %c
313 ret float %sub3
314}
315
316define double @f92(double %a, double %b, double %c) nounwind readnone {
317entry:
318; CHECK: f92
319; CHECK: vnmls.f64 d16, d18, d17 @ encoding: [0xa1,0x0b,0x52,0xee]
320 %mul = fmul double %a, %b
321 %sub = fsub double %mul, %c
322 ret double %sub
323}
324
325define float @f93(float %a, float %b, float %c) nounwind readnone {
326entry:
327; CHECK: f93
328; CHECK: vnmls.f32 s2, s1, s0 @ encoding: [0x80,0x1a,0x10,0xee]
329 %mul = fmul float %a, %b
330 %sub = fsub float %mul, %c
331 ret float %sub
332}
333
Bill Wendling4d2cc192010-10-14 01:19:34 +0000334; FIXME: Check for fmstat instruction.
335
Bill Wendling8f812242010-10-14 01:02:08 +0000336define i32 @f100() nounwind readnone {
337entry:
338; CHECK: f100
339; CHECK: vmrs r0, fpscr @ encoding: [0x10,0x0a,0xf1,0xee]
340 %0 = tail call i32 @llvm.arm.get.fpscr()
341 ret i32 %0
342}
343
344declare i32 @llvm.arm.get.fpscr() nounwind readnone
345
346define void @f101(i32 %a) nounwind {
347entry:
348; CHECK: f101
349; CHECK: vmsr fpscr, r0 @ encoding: [0x10,0x0a,0xe1,0xee]
350 tail call void @llvm.arm.set.fpscr(i32 %a)
351 ret void
352}
353
354declare void @llvm.arm.set.fpscr(i32) nounwind
Bill Wendlinga4776de2010-10-14 02:33:26 +0000355
356
357define double @f102() nounwind readnone {
358entry:
359; CHECK: f102
360; CHECK: vmov.f64 d16, #3.000000e+00 @ encoding: [0x08,0x0b,0xf0,0xee]
361 ret double 3.000000e+00
362}
363
364define float @f103(float %a) nounwind readnone {
365entry:
366; CHECK: f103
367; CHECK: vmov.f32 s0, #3.000000e+00 @ encoding: [0x08,0x0a,0xb0,0xee]
368 %add = fadd float %a, 3.000000e+00
369 ret float %add
370}