blob: b84d9d33398a32db416df8d7cecf85f94ac592c2 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- PhiElimination.cpp - Eliminate PHI nodes by inserting copies ------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerbc40e892003-01-13 20:01:16 +00009//
10// This pass eliminates machine instruction PHI nodes by inserting copy
11// instructions. This destroys SSA information, but is the desired input for
12// some register allocators.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattnercd3245a2006-12-19 22:41:21 +000016#define DEBUG_TYPE "phielim"
Chris Lattner0742b592004-02-23 18:38:20 +000017#include "llvm/CodeGen/Passes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "PHIEliminationUtils.h"
19#include "llvm/ADT/STLExtras.h"
20#include "llvm/ADT/SmallPtrSet.h"
21#include "llvm/ADT/Statistic.h"
Cameron Zwarichb7cfac32013-02-10 06:42:36 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +000024#include "llvm/CodeGen/MachineDominators.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Chengf870fbc2008-04-11 17:54:45 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng97b9b972010-08-17 01:20:36 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000029#include "llvm/IR/Function.h"
Cameron Zwarich6a951ac2011-03-10 05:59:17 +000030#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000031#include "llvm/Support/Compiler.h"
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000032#include "llvm/Support/Debug.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Chris Lattner6db07562005-10-03 07:22:07 +000035#include <algorithm>
Chris Lattner0742b592004-02-23 18:38:20 +000036using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000037
Cameron Zwarich6a951ac2011-03-10 05:59:17 +000038static cl::opt<bool>
39DisableEdgeSplitting("disable-phi-elim-edge-splitting", cl::init(false),
40 cl::Hidden, cl::desc("Disable critical edge splitting "
41 "during PHI elimination"));
42
Cameron Zwarich5758a712013-02-12 03:49:25 +000043static cl::opt<bool>
44SplitAllCriticalEdges("phi-elim-split-all-critical-edges", cl::init(false),
45 cl::Hidden, cl::desc("Split all critical edges during "
46 "PHI elimination"));
47
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000048namespace {
49 class PHIElimination : public MachineFunctionPass {
50 MachineRegisterInfo *MRI; // Machine register information
Cameron Zwarichfe0fd352013-02-10 06:42:30 +000051 LiveVariables *LV;
Cameron Zwarichb7cfac32013-02-10 06:42:36 +000052 LiveIntervals *LIS;
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000053
54 public:
55 static char ID; // Pass identification, replacement for typeid
56 PHIElimination() : MachineFunctionPass(ID) {
57 initializePHIEliminationPass(*PassRegistry::getPassRegistry());
58 }
59
60 virtual bool runOnMachineFunction(MachineFunction &Fn);
61 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
62
63 private:
64 /// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions
65 /// in predecessor basic blocks.
66 ///
67 bool EliminatePHINodes(MachineFunction &MF, MachineBasicBlock &MBB);
Cameron Zwarich02513c02013-02-10 06:42:32 +000068 void LowerPHINode(MachineBasicBlock &MBB,
69 MachineBasicBlock::iterator AfterPHIsIt);
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000070
71 /// analyzePHINodes - Gather information about the PHI nodes in
72 /// here. In particular, we want to map the number of uses of a virtual
73 /// register which is used in a PHI node. We map that to the BB the
74 /// vreg is coming from. This is used later to determine when the vreg
75 /// is killed in the BB.
76 ///
77 void analyzePHINodes(const MachineFunction& Fn);
78
79 /// Split critical edges where necessary for good coalescer performance.
80 bool SplitPHIEdges(MachineFunction &MF, MachineBasicBlock &MBB,
Cameron Zwarichfe0fd352013-02-10 06:42:30 +000081 MachineLoopInfo *MLI);
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000082
Cameron Zwarich36f54482013-02-10 23:29:49 +000083 // These functions are temporary abstractions around LiveVariables and
84 // LiveIntervals, so they can go away when LiveVariables does.
85 bool isLiveIn(unsigned Reg, MachineBasicBlock *MBB);
86 bool isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB);
87
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +000088 typedef std::pair<unsigned, unsigned> BBVRegPair;
89 typedef DenseMap<BBVRegPair, unsigned> VRegPHIUse;
90
91 VRegPHIUse VRegPHIUseCount;
92
93 // Defs of PHI sources which are implicit_def.
94 SmallPtrSet<MachineInstr*, 4> ImpDefs;
95
96 // Map reusable lowered PHI node -> incoming join register.
97 typedef DenseMap<MachineInstr*, unsigned,
98 MachineInstrExpressionTrait> LoweredPHIMap;
99 LoweredPHIMap LoweredPHIs;
100 };
101}
102
Cameron Zwarich02513c02013-02-10 06:42:32 +0000103STATISTIC(NumLowered, "Number of phis lowered");
Cameron Zwarich117be032011-02-14 02:09:11 +0000104STATISTIC(NumCriticalEdgesSplit, "Number of critical edges split");
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000105STATISTIC(NumReused, "Number of reused lowered phis");
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000106
Lang Hamesfae02a22009-07-21 23:47:33 +0000107char PHIElimination::ID = 0;
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000108char& llvm::PHIEliminationID = PHIElimination::ID;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000109
Andrew Trick8dd26252012-02-10 04:10:36 +0000110INITIALIZE_PASS_BEGIN(PHIElimination, "phi-node-elimination",
111 "Eliminate PHI nodes for register allocation",
112 false, false)
113INITIALIZE_PASS_DEPENDENCY(LiveVariables)
114INITIALIZE_PASS_END(PHIElimination, "phi-node-elimination",
115 "Eliminate PHI nodes for register allocation", false, false)
116
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000117void PHIElimination::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000118 AU.addPreserved<LiveVariables>();
Cameron Zwarich4f659ec2013-02-20 06:46:28 +0000119 AU.addPreserved<SlotIndexes>();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000120 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen9aebb612009-11-14 00:38:06 +0000121 AU.addPreserved<MachineDominatorTree>();
Evan Cheng148341c2010-08-17 21:00:37 +0000122 AU.addPreserved<MachineLoopInfo>();
Dan Gohman845012e2009-07-31 23:37:33 +0000123 MachineFunctionPass::getAnalysisUsage(AU);
124}
Lang Hamesfae02a22009-07-21 23:47:33 +0000125
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000126bool PHIElimination::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng28428cd2010-05-04 17:12:26 +0000127 MRI = &MF.getRegInfo();
Cameron Zwarichfe0fd352013-02-10 06:42:30 +0000128 LV = getAnalysisIfAvailable<LiveVariables>();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000129 LIS = getAnalysisIfAvailable<LiveIntervals>();
Evan Cheng576a2702008-04-03 16:38:20 +0000130
Evan Cheng576a2702008-04-03 16:38:20 +0000131 bool Changed = false;
132
Jakob Stoklund Olesen73e7dce2011-07-29 22:51:22 +0000133 // This pass takes the function out of SSA form.
134 MRI->leaveSSA();
135
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000136 // Split critical edges to help the coalescer. This does not yet support
137 // updating LiveIntervals, so we disable it.
Cameron Zwarich8597c142013-02-11 09:24:47 +0000138 if (!DisableEdgeSplitting && (LV || LIS)) {
Cameron Zwarichfe0fd352013-02-10 06:42:30 +0000139 MachineLoopInfo *MLI = getAnalysisIfAvailable<MachineLoopInfo>();
140 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
141 Changed |= SplitPHIEdges(MF, *I, MLI);
Evan Cheng148341c2010-08-17 21:00:37 +0000142 }
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000143
144 // Populate VRegPHIUseCount
Evan Cheng28428cd2010-05-04 17:12:26 +0000145 analyzePHINodes(MF);
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000146
Evan Cheng576a2702008-04-03 16:38:20 +0000147 // Eliminate PHI instructions by inserting copies into predecessor blocks.
Evan Cheng28428cd2010-05-04 17:12:26 +0000148 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
149 Changed |= EliminatePHINodes(MF, *I);
Evan Cheng576a2702008-04-03 16:38:20 +0000150
151 // Remove dead IMPLICIT_DEF instructions.
Bill Wendling3de82492009-12-17 23:42:32 +0000152 for (SmallPtrSet<MachineInstr*, 4>::iterator I = ImpDefs.begin(),
Evan Cheng576a2702008-04-03 16:38:20 +0000153 E = ImpDefs.end(); I != E; ++I) {
154 MachineInstr *DefMI = *I;
155 unsigned DefReg = DefMI->getOperand(0).getReg();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000156 if (MRI->use_nodbg_empty(DefReg)) {
157 if (LIS)
158 LIS->RemoveMachineInstrFromMaps(DefMI);
Evan Cheng576a2702008-04-03 16:38:20 +0000159 DefMI->eraseFromParent();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000160 }
Evan Cheng576a2702008-04-03 16:38:20 +0000161 }
162
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000163 // Clean up the lowered PHI instructions.
164 for (LoweredPHIMap::iterator I = LoweredPHIs.begin(), E = LoweredPHIs.end();
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000165 I != E; ++I) {
Cameron Zwarich8d491342013-02-12 05:48:56 +0000166 if (LIS)
167 LIS->RemoveMachineInstrFromMaps(I->first);
Evan Cheng28428cd2010-05-04 17:12:26 +0000168 MF.DeleteMachineInstr(I->first);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000169 }
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000170
Bill Wendling3de82492009-12-17 23:42:32 +0000171 LoweredPHIs.clear();
Evan Cheng576a2702008-04-03 16:38:20 +0000172 ImpDefs.clear();
173 VRegPHIUseCount.clear();
Evan Cheng28428cd2010-05-04 17:12:26 +0000174
Evan Cheng576a2702008-04-03 16:38:20 +0000175 return Changed;
176}
177
Chris Lattnerbc40e892003-01-13 20:01:16 +0000178/// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions in
179/// predecessor basic blocks.
180///
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000181bool PHIElimination::EliminatePHINodes(MachineFunction &MF,
Lang Hamesfae02a22009-07-21 23:47:33 +0000182 MachineBasicBlock &MBB) {
Chris Lattner518bb532010-02-09 19:54:29 +0000183 if (MBB.empty() || !MBB.front().isPHI())
Chris Lattner53a79aa2005-10-03 04:47:08 +0000184 return false; // Quick exit for basic blocks without PHIs.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000185
Chris Lattner791f8962004-05-10 18:47:18 +0000186 // Get an iterator to the first instruction after the last PHI node (this may
Chris Lattner53a79aa2005-10-03 04:47:08 +0000187 // also be the end of the basic block).
Cameron Zwarich2a794292010-12-04 20:40:15 +0000188 MachineBasicBlock::iterator AfterPHIsIt = MBB.SkipPHIsAndLabels(MBB.begin());
Chris Lattner791f8962004-05-10 18:47:18 +0000189
Chris Lattner518bb532010-02-09 19:54:29 +0000190 while (MBB.front().isPHI())
Cameron Zwarich02513c02013-02-10 06:42:32 +0000191 LowerPHINode(MBB, AfterPHIsIt);
Bill Wendlingca756d22006-09-28 07:10:24 +0000192
Chris Lattner53a79aa2005-10-03 04:47:08 +0000193 return true;
194}
Misha Brukmanedf128a2005-04-21 22:36:52 +0000195
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000196/// isImplicitlyDefined - Return true if all defs of VirtReg are implicit-defs.
197/// This includes registers with no defs.
198static bool isImplicitlyDefined(unsigned VirtReg,
199 const MachineRegisterInfo *MRI) {
200 for (MachineRegisterInfo::def_iterator DI = MRI->def_begin(VirtReg),
201 DE = MRI->def_end(); DI != DE; ++DI)
202 if (!DI->isImplicitDef())
203 return false;
204 return true;
205}
206
Evan Cheng1b38ec82008-06-19 01:21:26 +0000207/// isSourceDefinedByImplicitDef - Return true if all sources of the phi node
208/// are implicit_def's.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000209static bool isSourceDefinedByImplicitDef(const MachineInstr *MPhi,
Evan Cheng1b38ec82008-06-19 01:21:26 +0000210 const MachineRegisterInfo *MRI) {
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000211 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
212 if (!isImplicitlyDefined(MPhi->getOperand(i).getReg(), MRI))
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000213 return false;
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000214 return true;
Evan Chengf870fbc2008-04-11 17:54:45 +0000215}
216
Evan Chengfc0b80d2009-03-13 22:59:14 +0000217
Cameron Zwarich02513c02013-02-10 06:42:32 +0000218/// LowerPHINode - Lower the PHI node at the top of the specified block,
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000219///
Cameron Zwarich02513c02013-02-10 06:42:32 +0000220void PHIElimination::LowerPHINode(MachineBasicBlock &MBB,
221 MachineBasicBlock::iterator AfterPHIsIt) {
222 ++NumLowered;
Chris Lattner53a79aa2005-10-03 04:47:08 +0000223 // Unlink the PHI node from the basic block, but don't delete the PHI yet.
224 MachineInstr *MPhi = MBB.remove(MBB.begin());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000225
Evan Chengf870fbc2008-04-11 17:54:45 +0000226 unsigned NumSrcs = (MPhi->getNumOperands() - 1) / 2;
Chris Lattner53a79aa2005-10-03 04:47:08 +0000227 unsigned DestReg = MPhi->getOperand(0).getReg();
Jakob Stoklund Olesen9ac24882010-08-18 16:09:47 +0000228 assert(MPhi->getOperand(0).getSubReg() == 0 && "Can't handle sub-reg PHIs");
Evan Cheng9f1c8312008-07-03 09:09:37 +0000229 bool isDead = MPhi->getOperand(0).isDead();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000230
Bill Wendlingca756d22006-09-28 07:10:24 +0000231 // Create a new register for the incoming PHI arguments.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000232 MachineFunction &MF = *MBB.getParent();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000233 unsigned IncomingReg = 0;
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000234 bool reusedIncoming = false; // Is IncomingReg reused from an earlier PHI?
Chris Lattnerbc40e892003-01-13 20:01:16 +0000235
Bill Wendlingae94dda2008-05-12 22:15:05 +0000236 // Insert a register to register copy at the top of the current block (but
Chris Lattner53a79aa2005-10-03 04:47:08 +0000237 // after any remaining phi nodes) which copies the new incoming register
238 // into the phi node destination.
Owen Andersond10fd972007-12-31 06:32:00 +0000239 const TargetInstrInfo *TII = MF.getTarget().getInstrInfo();
Evan Chengb3e0a6d2008-05-10 00:17:50 +0000240 if (isSourceDefinedByImplicitDef(MPhi, MRI))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000241 // If all sources of a PHI node are implicit_def, just emit an
242 // implicit_def instead of a copy.
Bill Wendlingd62e06c2009-02-03 02:29:34 +0000243 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000244 TII->get(TargetOpcode::IMPLICIT_DEF), DestReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000245 else {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000246 // Can we reuse an earlier PHI node? This only happens for critical edges,
247 // typically those created by tail duplication.
248 unsigned &entry = LoweredPHIs[MPhi];
249 if (entry) {
250 // An identical PHI node was already lowered. Reuse the incoming register.
251 IncomingReg = entry;
252 reusedIncoming = true;
253 ++NumReused;
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000254 DEBUG(dbgs() << "Reusing " << PrintReg(IncomingReg) << " for " << *MPhi);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000255 } else {
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000256 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(DestReg);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000257 entry = IncomingReg = MF.getRegInfo().createVirtualRegister(RC);
258 }
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000259 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
260 TII->get(TargetOpcode::COPY), DestReg)
261 .addReg(IncomingReg);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000262 }
Chris Lattner53a79aa2005-10-03 04:47:08 +0000263
Bill Wendlingae94dda2008-05-12 22:15:05 +0000264 // Update live variable information if there is any.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000265 if (LV) {
266 MachineInstr *PHICopy = prior(AfterPHIsIt);
267
Evan Cheng9f1c8312008-07-03 09:09:37 +0000268 if (IncomingReg) {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000269 LiveVariables::VarInfo &VI = LV->getVarInfo(IncomingReg);
270
Evan Cheng9f1c8312008-07-03 09:09:37 +0000271 // Increment use count of the newly created virtual register.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000272 LV->setPHIJoin(IncomingReg);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000273
274 // When we are reusing the incoming register, it may already have been
275 // killed in this block. The old kill will also have been inserted at
276 // AfterPHIsIt, so it appears before the current PHICopy.
277 if (reusedIncoming)
278 if (MachineInstr *OldKill = VI.findKill(&MBB)) {
David Greenef7882972010-01-05 01:24:24 +0000279 DEBUG(dbgs() << "Remove old kill from " << *OldKill);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000280 LV->removeVirtualRegisterKilled(IncomingReg, OldKill);
281 DEBUG(MBB.dump());
282 }
Evan Cheng3fefc182007-04-18 00:36:11 +0000283
Evan Cheng9f1c8312008-07-03 09:09:37 +0000284 // Add information to LiveVariables to know that the incoming value is
285 // killed. Note that because the value is defined in several places (once
286 // each for each incoming block), the "def" block and instruction fields
287 // for the VarInfo is not filled in.
288 LV->addVirtualRegisterKilled(IncomingReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000289 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000290
Bill Wendlingae94dda2008-05-12 22:15:05 +0000291 // Since we are going to be deleting the PHI node, if it is the last use of
292 // any registers, or if the value itself is dead, we need to move this
Chris Lattner53a79aa2005-10-03 04:47:08 +0000293 // information over to the new copy we just inserted.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000294 LV->removeVirtualRegistersKilled(MPhi);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000295
Chris Lattner6db07562005-10-03 07:22:07 +0000296 // If the result is dead, update LV.
Evan Cheng9f1c8312008-07-03 09:09:37 +0000297 if (isDead) {
Chris Lattner6db07562005-10-03 07:22:07 +0000298 LV->addVirtualRegisterDead(DestReg, PHICopy);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000299 LV->removeVirtualRegisterDead(DestReg, MPhi);
Chris Lattner53a79aa2005-10-03 04:47:08 +0000300 }
301 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000302
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000303 // Update LiveIntervals for the new copy or implicit def.
304 if (LIS) {
305 MachineInstr *NewInstr = prior(AfterPHIsIt);
Cameron Zwarich2650a822013-02-20 06:46:32 +0000306 SlotIndex DestCopyIndex = LIS->InsertMachineInstrInMaps(NewInstr);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000307
308 SlotIndex MBBStartIndex = LIS->getMBBStartIdx(&MBB);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000309 if (IncomingReg) {
310 // Add the region from the beginning of MBB to the copy instruction to
311 // IncomingReg's live interval.
312 LiveInterval &IncomingLI = LIS->getOrCreateInterval(IncomingReg);
313 VNInfo *IncomingVNI = IncomingLI.getVNInfoAt(MBBStartIndex);
314 if (!IncomingVNI)
315 IncomingVNI = IncomingLI.getNextValue(MBBStartIndex,
316 LIS->getVNInfoAllocator());
317 IncomingLI.addRange(LiveRange(MBBStartIndex,
318 DestCopyIndex.getRegSlot(),
319 IncomingVNI));
320 }
321
Cameron Zwaricha566d632013-02-21 08:51:55 +0000322 LiveInterval &DestLI = LIS->getInterval(DestReg);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000323 if (NewInstr->getOperand(0).isDead()) {
324 // A dead PHI's live range begins and ends at the start of the MBB, but
325 // the lowered copy, which will still be dead, needs to begin and end at
326 // the copy instruction.
327 VNInfo *OrigDestVNI = DestLI.getVNInfoAt(MBBStartIndex);
328 assert(OrigDestVNI && "PHI destination should be live at block entry.");
329 DestLI.removeRange(MBBStartIndex, MBBStartIndex.getDeadSlot());
330 DestLI.createDeadDef(DestCopyIndex.getRegSlot(),
331 LIS->getVNInfoAllocator());
332 DestLI.removeValNo(OrigDestVNI);
333 } else {
334 // Otherwise, remove the region from the beginning of MBB to the copy
335 // instruction from DestReg's live interval.
336 DestLI.removeRange(MBBStartIndex, DestCopyIndex.getRegSlot());
337 VNInfo *DestVNI = DestLI.getVNInfoAt(DestCopyIndex.getRegSlot());
338 assert(DestVNI && "PHI destination should be live at its definition.");
339 DestVNI->def = DestCopyIndex.getRegSlot();
340 }
341 }
342
Bill Wendlingae94dda2008-05-12 22:15:05 +0000343 // Adjust the VRegPHIUseCount map to account for the removal of this PHI node.
Chris Lattner53a79aa2005-10-03 04:47:08 +0000344 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000345 --VRegPHIUseCount[BBVRegPair(MPhi->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner8aa797a2007-12-30 23:10:15 +0000346 MPhi->getOperand(i).getReg())];
Chris Lattner572c7702003-05-12 14:28:28 +0000347
Bill Wendlingae94dda2008-05-12 22:15:05 +0000348 // Now loop over all of the incoming arguments, changing them to copy into the
349 // IncomingReg register in the corresponding predecessor basic block.
Evan Cheng576a2702008-04-03 16:38:20 +0000350 SmallPtrSet<MachineBasicBlock*, 8> MBBsInsertedInto;
Evan Chengf870fbc2008-04-11 17:54:45 +0000351 for (int i = NumSrcs - 1; i >= 0; --i) {
352 unsigned SrcReg = MPhi->getOperand(i*2+1).getReg();
Jakob Stoklund Olesen9ac24882010-08-18 16:09:47 +0000353 unsigned SrcSubReg = MPhi->getOperand(i*2+1).getSubReg();
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000354 bool SrcUndef = MPhi->getOperand(i*2+1).isUndef() ||
355 isImplicitlyDefined(SrcReg, MRI);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000356 assert(TargetRegisterInfo::isVirtualRegister(SrcReg) &&
Chris Lattner6db07562005-10-03 07:22:07 +0000357 "Machine PHI Operands must all be virtual registers!");
Chris Lattner53a79aa2005-10-03 04:47:08 +0000358
Lang Hames287b8b02009-07-23 04:34:03 +0000359 // Get the MachineBasicBlock equivalent of the BasicBlock that is the source
360 // path the PHI.
361 MachineBasicBlock &opBlock = *MPhi->getOperand(i*2+2).getMBB();
362
Chris Lattner53a79aa2005-10-03 04:47:08 +0000363 // Check to make sure we haven't already emitted the copy for this block.
Bill Wendlingae94dda2008-05-12 22:15:05 +0000364 // This can happen because PHI nodes may have multiple entries for the same
365 // basic block.
Evan Cheng576a2702008-04-03 16:38:20 +0000366 if (!MBBsInsertedInto.insert(&opBlock))
Chris Lattner6db07562005-10-03 07:22:07 +0000367 continue; // If the copy has already been emitted, we're done.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000368
Bill Wendlingae94dda2008-05-12 22:15:05 +0000369 // Find a safe location to insert the copy, this may be the first terminator
370 // in the block (or end()).
Jakob Stoklund Olesen12222872009-11-13 21:56:15 +0000371 MachineBasicBlock::iterator InsertPos =
Cameron Zwaricha4746852010-12-05 19:51:05 +0000372 findPHICopyInsertPoint(&opBlock, &MBB, SrcReg);
Evan Chengfc0b80d2009-03-13 22:59:14 +0000373
Chris Lattner6db07562005-10-03 07:22:07 +0000374 // Insert the copy.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000375 MachineInstr *NewSrcInstr = 0;
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000376 if (!reusedIncoming && IncomingReg) {
377 if (SrcUndef) {
378 // The source register is undefined, so there is no need for a real
379 // COPY, but we still need to ensure joint dominance by defs.
380 // Insert an IMPLICIT_DEF instruction.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000381 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
382 TII->get(TargetOpcode::IMPLICIT_DEF),
383 IncomingReg);
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000384
385 // Clean up the old implicit-def, if there even was one.
386 if (MachineInstr *DefMI = MRI->getVRegDef(SrcReg))
387 if (DefMI->isImplicitDef())
388 ImpDefs.insert(DefMI);
389 } else {
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000390 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
391 TII->get(TargetOpcode::COPY), IncomingReg)
392 .addReg(SrcReg, 0, SrcSubReg);
Jakob Stoklund Olesen52137502012-06-25 03:36:12 +0000393 }
394 }
Chris Lattner53a79aa2005-10-03 04:47:08 +0000395
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000396 // We only need to update the LiveVariables kill of SrcReg if this was the
397 // last PHI use of SrcReg to be lowered on this CFG edge and it is not live
398 // out of the predecessor. We can also ignore undef sources.
399 if (LV && !SrcUndef &&
400 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)] &&
401 !LV->isLiveOut(SrcReg, opBlock)) {
402 // We want to be able to insert a kill of the register if this PHI (aka,
403 // the copy we just inserted) is the last use of the source value. Live
404 // variable analysis conservatively handles this by saying that the value
405 // is live until the end of the block the PHI entry lives in. If the value
406 // really is dead at the PHI copy, there will be no successor blocks which
407 // have the value live-in.
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000408
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000409 // Okay, if we now know that the value is not live out of the block, we
410 // can add a kill marker in this block saying that it kills the incoming
411 // value!
Chris Lattner6db07562005-10-03 07:22:07 +0000412
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000413 // In our final twist, we have to decide which instruction kills the
Jakob Stoklund Olesen9e51b142012-07-04 19:52:05 +0000414 // register. In most cases this is the copy, however, terminator
415 // instructions at the end of the block may also use the value. In this
416 // case, we should mark the last such terminator as being the killing
417 // block, not the copy.
418 MachineBasicBlock::iterator KillInst = opBlock.end();
419 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
420 for (MachineBasicBlock::iterator Term = FirstTerm;
421 Term != opBlock.end(); ++Term) {
422 if (Term->readsRegister(SrcReg))
423 KillInst = Term;
424 }
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000425
Jakob Stoklund Olesen9e51b142012-07-04 19:52:05 +0000426 if (KillInst == opBlock.end()) {
427 // No terminator uses the register.
428
429 if (reusedIncoming || !IncomingReg) {
430 // We may have to rewind a bit if we didn't insert a copy this time.
431 KillInst = FirstTerm;
432 while (KillInst != opBlock.begin()) {
433 --KillInst;
434 if (KillInst->isDebugValue())
435 continue;
436 if (KillInst->readsRegister(SrcReg))
437 break;
438 }
439 } else {
440 // We just inserted this copy.
441 KillInst = prior(InsertPos);
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000442 }
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000443 }
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000444 assert(KillInst->readsRegister(SrcReg) && "Cannot find kill instruction");
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000445
Chris Lattner2adfa7e2006-01-04 07:12:21 +0000446 // Finally, mark it killed.
447 LV->addVirtualRegisterKilled(SrcReg, KillInst);
Chris Lattner6db07562005-10-03 07:22:07 +0000448
449 // This vreg no longer lives all of the way through opBlock.
450 unsigned opBlockNum = opBlock.getNumber();
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000451 LV->getVarInfo(SrcReg).AliveBlocks.reset(opBlockNum);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000452 }
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000453
454 if (LIS) {
455 if (NewSrcInstr) {
456 LIS->InsertMachineInstrInMaps(NewSrcInstr);
457 LIS->addLiveRangeToEndOfBlock(IncomingReg, NewSrcInstr);
458 }
459
460 if (!SrcUndef &&
461 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)]) {
462 LiveInterval &SrcLI = LIS->getInterval(SrcReg);
463
464 bool isLiveOut = false;
465 for (MachineBasicBlock::succ_iterator SI = opBlock.succ_begin(),
466 SE = opBlock.succ_end(); SI != SE; ++SI) {
Cameron Zwarich4930e722013-02-12 05:48:58 +0000467 SlotIndex startIdx = LIS->getMBBStartIdx(*SI);
468 VNInfo *VNI = SrcLI.getVNInfoAt(startIdx);
469
470 // Definitions by other PHIs are not truly live-in for our purposes.
471 if (VNI && VNI->def != startIdx) {
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000472 isLiveOut = true;
473 break;
474 }
475 }
476
477 if (!isLiveOut) {
478 MachineBasicBlock::iterator KillInst = opBlock.end();
479 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
480 for (MachineBasicBlock::iterator Term = FirstTerm;
481 Term != opBlock.end(); ++Term) {
482 if (Term->readsRegister(SrcReg))
483 KillInst = Term;
484 }
485
486 if (KillInst == opBlock.end()) {
487 // No terminator uses the register.
488
489 if (reusedIncoming || !IncomingReg) {
490 // We may have to rewind a bit if we didn't just insert a copy.
491 KillInst = FirstTerm;
492 while (KillInst != opBlock.begin()) {
493 --KillInst;
494 if (KillInst->isDebugValue())
495 continue;
496 if (KillInst->readsRegister(SrcReg))
497 break;
498 }
499 } else {
500 // We just inserted this copy.
501 KillInst = prior(InsertPos);
502 }
503 }
504 assert(KillInst->readsRegister(SrcReg) &&
505 "Cannot find kill instruction");
506
507 SlotIndex LastUseIndex = LIS->getInstructionIndex(KillInst);
508 SrcLI.removeRange(LastUseIndex.getRegSlot(),
509 LIS->getMBBEndIdx(&opBlock));
510 }
511 }
512 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000513 }
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000514
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000515 // Really delete the PHI instruction now, if it is not in the LoweredPHIs map.
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000516 if (reusedIncoming || !IncomingReg) {
517 if (LIS)
518 LIS->RemoveMachineInstrFromMaps(MPhi);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000519 MF.DeleteMachineInstr(MPhi);
Cameron Zwarichb7cfac32013-02-10 06:42:36 +0000520 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000521}
Bill Wendlingca756d22006-09-28 07:10:24 +0000522
523/// analyzePHINodes - Gather information about the PHI nodes in here. In
524/// particular, we want to map the number of uses of a virtual register which is
525/// used in a PHI node. We map that to the BB the vreg is coming from. This is
526/// used later to determine when the vreg is killed in the BB.
527///
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000528void PHIElimination::analyzePHINodes(const MachineFunction& MF) {
Evan Cheng28428cd2010-05-04 17:12:26 +0000529 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
Bill Wendlingca756d22006-09-28 07:10:24 +0000530 I != E; ++I)
531 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000532 BBI != BBE && BBI->isPHI(); ++BBI)
Bill Wendlingca756d22006-09-28 07:10:24 +0000533 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000534 ++VRegPHIUseCount[BBVRegPair(BBI->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner8aa797a2007-12-30 23:10:15 +0000535 BBI->getOperand(i).getReg())];
Bill Wendlingca756d22006-09-28 07:10:24 +0000536}
Jakob Stoklund Olesene35e3c32009-11-10 22:00:56 +0000537
Cameron Zwarich0a3fdd62010-12-05 21:39:42 +0000538bool PHIElimination::SplitPHIEdges(MachineFunction &MF,
Cameron Zwarich61a73342011-02-17 06:13:46 +0000539 MachineBasicBlock &MBB,
Cameron Zwarich61a73342011-02-17 06:13:46 +0000540 MachineLoopInfo *MLI) {
Chris Lattner518bb532010-02-09 19:54:29 +0000541 if (MBB.empty() || !MBB.front().isPHI() || MBB.isLandingPad())
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000542 return false; // Quick exit for basic blocks without PHIs.
Jakob Stoklund Olesen0257dd32009-11-18 18:01:35 +0000543
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000544 const MachineLoop *CurLoop = MLI ? MLI->getLoopFor(&MBB) : 0;
545 bool IsLoopHeader = CurLoop && &MBB == CurLoop->getHeader();
546
Evan Cheng97b9b972010-08-17 01:20:36 +0000547 bool Changed = false;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000548 for (MachineBasicBlock::iterator BBI = MBB.begin(), BBE = MBB.end();
Chris Lattner518bb532010-02-09 19:54:29 +0000549 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000550 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
551 unsigned Reg = BBI->getOperand(i).getReg();
552 MachineBasicBlock *PreMBB = BBI->getOperand(i+1).getMBB();
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000553 // Is there a critical edge from PreMBB to MBB?
554 if (PreMBB->succ_size() == 1)
555 continue;
556
Evan Chenge0083842010-08-17 17:43:50 +0000557 // Avoid splitting backedges of loops. It would introduce small
558 // out-of-line blocks into the loop which is very bad for code placement.
Cameron Zwarich5758a712013-02-12 03:49:25 +0000559 if (PreMBB == &MBB && !SplitAllCriticalEdges)
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000560 continue;
561 const MachineLoop *PreLoop = MLI ? MLI->getLoopFor(PreMBB) : 0;
Cameron Zwarich5758a712013-02-12 03:49:25 +0000562 if (IsLoopHeader && PreLoop == CurLoop && !SplitAllCriticalEdges)
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000563 continue;
564
565 // LV doesn't consider a phi use live-out, so isLiveOut only returns true
566 // when the source register is live-out for some other reason than a phi
567 // use. That means the copy we will insert in PreMBB won't be a kill, and
568 // there is a risk it may not be coalesced away.
569 //
570 // If the copy would be a kill, there is no need to split the edge.
Cameron Zwarich5758a712013-02-12 03:49:25 +0000571 if (!isLiveOutPastPHIs(Reg, PreMBB) && !SplitAllCriticalEdges)
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000572 continue;
573
574 DEBUG(dbgs() << PrintReg(Reg) << " live-out before critical edge BB#"
575 << PreMBB->getNumber() << " -> BB#" << MBB.getNumber()
576 << ": " << *BBI);
577
578 // If Reg is not live-in to MBB, it means it must be live-in to some
579 // other PreMBB successor, and we can avoid the interference by splitting
580 // the edge.
581 //
582 // If Reg *is* live-in to MBB, the interference is inevitable and a copy
583 // is likely to be left after coalescing. If we are looking at a loop
584 // exiting edge, split it so we won't insert code in the loop, otherwise
585 // don't bother.
Cameron Zwarich5758a712013-02-12 03:49:25 +0000586 bool ShouldSplit = !isLiveIn(Reg, &MBB) || SplitAllCriticalEdges;
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000587
588 // Check for a loop exiting edge.
589 if (!ShouldSplit && CurLoop != PreLoop) {
590 DEBUG({
591 dbgs() << "Split wouldn't help, maybe avoid loop copies?\n";
592 if (PreLoop) dbgs() << "PreLoop: " << *PreLoop;
593 if (CurLoop) dbgs() << "CurLoop: " << *CurLoop;
594 });
595 // This edge could be entering a loop, exiting a loop, or it could be
596 // both: Jumping directly form one loop to the header of a sibling
597 // loop.
598 // Split unless this edge is entering CurLoop from an outer loop.
599 ShouldSplit = PreLoop && !PreLoop->contains(CurLoop);
Evan Chenge0083842010-08-17 17:43:50 +0000600 }
Jakob Stoklund Olesenc321a202012-07-20 20:49:53 +0000601 if (!ShouldSplit)
602 continue;
603 if (!PreMBB->SplitCriticalEdge(&MBB, this)) {
604 DEBUG(dbgs() << "Failed to split ciritcal edge.\n");
605 continue;
606 }
607 Changed = true;
608 ++NumCriticalEdgesSplit;
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000609 }
610 }
Cameron Zwarich688521c2011-02-17 06:13:43 +0000611 return Changed;
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000612}
Cameron Zwarich36f54482013-02-10 23:29:49 +0000613
614bool PHIElimination::isLiveIn(unsigned Reg, MachineBasicBlock *MBB) {
615 assert((LV || LIS) &&
616 "isLiveIn() requires either LiveVariables or LiveIntervals");
617 if (LIS)
618 return LIS->isLiveInToMBB(LIS->getInterval(Reg), MBB);
619 else
620 return LV->isLiveIn(Reg, *MBB);
621}
622
623bool PHIElimination::isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB) {
624 assert((LV || LIS) &&
625 "isLiveOutPastPHIs() requires either LiveVariables or LiveIntervals");
626 // LiveVariables considers uses in PHIs to be in the predecessor basic block,
627 // so that a register used only in a PHI is not live out of the block. In
628 // contrast, LiveIntervals considers uses in PHIs to be on the edge rather than
629 // in the predecessor basic block, so that a register used only in a PHI is live
630 // out of the block.
631 if (LIS) {
632 const LiveInterval &LI = LIS->getInterval(Reg);
633 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
634 SE = MBB->succ_end(); SI != SE; ++SI) {
635 if (LI.liveAt(LIS->getMBBStartIdx(*SI)))
636 return true;
637 }
638 return false;
639 } else {
640 return LV->isLiveOut(Reg, *MBB);
641 }
642}