blob: 708ecbe84afadccc98339fc618fead38ae7b83ef [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000036#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000038#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000039#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000040#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000041#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000042#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000043#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000044
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000045using namespace llvm;
46
Chris Lattnercd3245a2006-12-19 22:41:21 +000047STATISTIC(NumIters , "Number of iterations performed");
48STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000049STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000050STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000051
Evan Cheng3e172252008-06-20 21:45:16 +000052static cl::opt<bool>
53NewHeuristic("new-spilling-heuristic",
54 cl::desc("Use new spilling heuristic"),
55 cl::init(false), cl::Hidden);
56
Evan Chengf5cd4f02008-10-23 20:43:13 +000057static cl::opt<bool>
58PreSplitIntervals("pre-alloc-split",
59 cl::desc("Pre-register allocation live interval splitting"),
60 cl::init(false), cl::Hidden);
61
Chris Lattnercd3245a2006-12-19 22:41:21 +000062static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000063linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000064 createLinearScanRegisterAllocator);
65
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000066namespace {
David Greene7cfd3362009-11-19 15:55:49 +000067 // When we allocate a register, add it to a fixed-size queue of
68 // registers to skip in subsequent allocations. This trades a small
69 // amount of register pressure and increased spills for flexibility in
70 // the post-pass scheduler.
71 //
72 // Note that in a the number of registers used for reloading spills
73 // will be one greater than the value of this option.
74 //
75 // One big limitation of this is that it doesn't differentiate between
76 // different register classes. So on x86-64, if there is xmm register
77 // pressure, it can caused fewer GPRs to be held in the queue.
78 static cl::opt<unsigned>
79 NumRecentlyUsedRegs("linearscan-skip-count",
80 cl::desc("Number of registers for linearscan to remember to skip."),
81 cl::init(0),
82 cl::Hidden);
83
Nick Lewycky6726b6d2009-10-25 06:33:48 +000084 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000085 static char ID;
David Greene7cfd3362009-11-19 15:55:49 +000086 RALinScan() : MachineFunctionPass(&ID) {
87 // Initialize the queue to record recently-used registers.
88 if (NumRecentlyUsedRegs > 0)
89 RecentRegs.resize(NumRecentlyUsedRegs, 0);
90 }
Devang Patel794fd752007-05-01 21:15:47 +000091
Chris Lattnercbb56252004-11-18 02:42:27 +000092 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +000093 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +000094 private:
Chris Lattnerb9805782005-08-23 22:27:31 +000095 /// RelatedRegClasses - This structure is built the first time a function is
96 /// compiled, and keeps track of which register classes have registers that
97 /// belong to multiple classes or have aliases that are in other classes.
98 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +000099 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000100
Evan Cheng206d1852009-04-20 08:01:12 +0000101 // NextReloadMap - For each register in the map, it maps to the another
102 // register which is defined by a reload from the same stack slot and
103 // both reloads are in the same basic block.
104 DenseMap<unsigned, unsigned> NextReloadMap;
105
106 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
107 // un-favored for allocation.
108 SmallSet<unsigned, 8> DowngradedRegs;
109
110 // DowngradeMap - A map from virtual registers to physical registers being
111 // downgraded for the virtual registers.
112 DenseMap<unsigned, unsigned> DowngradeMap;
113
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000114 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000115 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000116 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000117 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000118 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000119 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000121 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000122 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000123
124 /// handled_ - Intervals are added to the handled_ set in the order of their
125 /// start value. This is uses for backtracking.
126 std::vector<LiveInterval*> handled_;
127
128 /// fixed_ - Intervals that correspond to machine registers.
129 ///
130 IntervalPtrs fixed_;
131
132 /// active_ - Intervals that are currently being processed, and which have a
133 /// live range active for the current point.
134 IntervalPtrs active_;
135
136 /// inactive_ - Intervals that are currently being processed, but which have
137 /// a hold at the current point.
138 IntervalPtrs inactive_;
139
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000140 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000141 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000142 greater_ptr<LiveInterval> > IntervalHeap;
143 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000144
145 /// regUse_ - Tracks register usage.
146 SmallVector<unsigned, 32> regUse_;
147 SmallVector<unsigned, 32> regUseBackUp_;
148
149 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000150 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000151
Lang Hames87e3bca2009-05-06 02:36:21 +0000152 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000153
Lang Hamese2b201b2009-05-18 19:03:16 +0000154 std::auto_ptr<Spiller> spiller_;
155
David Greene7cfd3362009-11-19 15:55:49 +0000156 // The queue of recently-used registers.
157 SmallVector<unsigned, 3> RecentRegs;
158
159 // Record that we just picked this register.
160 void recordRecentlyUsed(unsigned reg) {
161 assert(reg != 0 && "Recently used register is NOREG!");
162 if (!RecentRegs.empty()) {
163 std::copy(RecentRegs.begin() + 1, RecentRegs.end(), RecentRegs.begin());
164 RecentRegs.back() = reg;
165 }
166 }
167
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000168 public:
169 virtual const char* getPassName() const {
170 return "Linear Scan Register Allocator";
171 }
172
173 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000174 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000175 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000176 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000177 if (StrongPHIElim)
178 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000179 // Make sure PassManager knows which analyses to make available
180 // to coalescing and which analyses coalescing invalidates.
181 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000182 if (PreSplitIntervals)
183 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000184 AU.addRequired<LiveStacks>();
185 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000186 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000187 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000188 AU.addRequired<VirtRegMap>();
189 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000190 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000191 MachineFunctionPass::getAnalysisUsage(AU);
192 }
193
194 /// runOnMachineFunction - register allocate the whole function
195 bool runOnMachineFunction(MachineFunction&);
196
David Greene7cfd3362009-11-19 15:55:49 +0000197 // Determine if we skip this register due to its being recently used.
198 bool isRecentlyUsed(unsigned reg) const {
199 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
200 RecentRegs.end();
201 }
202
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000203 private:
204 /// linearScan - the linear scan algorithm
205 void linearScan();
206
Chris Lattnercbb56252004-11-18 02:42:27 +0000207 /// initIntervalSets - initialize the interval sets.
208 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000209 void initIntervalSets();
210
Chris Lattnercbb56252004-11-18 02:42:27 +0000211 /// processActiveIntervals - expire old intervals and move non-overlapping
212 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000213 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000214
Chris Lattnercbb56252004-11-18 02:42:27 +0000215 /// processInactiveIntervals - expire old intervals and move overlapping
216 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000217 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000218
Evan Cheng206d1852009-04-20 08:01:12 +0000219 /// hasNextReloadInterval - Return the next liveinterval that's being
220 /// defined by a reload from the same SS as the specified one.
221 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
222
223 /// DowngradeRegister - Downgrade a register for allocation.
224 void DowngradeRegister(LiveInterval *li, unsigned Reg);
225
226 /// UpgradeRegister - Upgrade a register for allocation.
227 void UpgradeRegister(unsigned Reg);
228
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 /// assignRegOrStackSlotAtInterval - assign a register if one
230 /// is available, or spill.
231 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
232
Evan Cheng5d088fe2009-03-23 22:57:19 +0000233 void updateSpillWeights(std::vector<float> &Weights,
234 unsigned reg, float weight,
235 const TargetRegisterClass *RC);
236
Evan Cheng3e172252008-06-20 21:45:16 +0000237 /// findIntervalsToSpill - Determine the intervals to spill for the
238 /// specified interval. It's passed the physical registers whose spill
239 /// weight is the lowest among all the registers whose live intervals
240 /// conflict with the interval.
241 void findIntervalsToSpill(LiveInterval *cur,
242 std::vector<std::pair<unsigned,float> > &Candidates,
243 unsigned NumCands,
244 SmallVector<LiveInterval*, 8> &SpillIntervals);
245
Evan Chengc92da382007-11-03 07:20:12 +0000246 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
247 /// try allocate the definition the same register as the source register
248 /// if the register is not defined during live time of the interval. This
249 /// eliminate a copy. This is used to coalesce copies which were not
250 /// coalesced away before allocation either due to dest and src being in
251 /// different register classes or because the coalescer was overly
252 /// conservative.
253 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
254
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000255 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000256 /// Register usage / availability tracking helpers.
257 ///
258
259 void initRegUses() {
260 regUse_.resize(tri_->getNumRegs(), 0);
261 regUseBackUp_.resize(tri_->getNumRegs(), 0);
262 }
263
264 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000265#ifndef NDEBUG
266 // Verify all the registers are "freed".
267 bool Error = false;
268 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
269 if (regUse_[i] != 0) {
Benjamin Kramercfa6ec92009-08-23 11:37:21 +0000270 errs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000271 Error = true;
272 }
273 }
274 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000275 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000276#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000277 regUse_.clear();
278 regUseBackUp_.clear();
279 }
280
281 void addRegUse(unsigned physReg) {
282 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
283 "should be physical register!");
284 ++regUse_[physReg];
285 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
286 ++regUse_[*as];
287 }
288
289 void delRegUse(unsigned physReg) {
290 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
291 "should be physical register!");
292 assert(regUse_[physReg] != 0);
293 --regUse_[physReg];
294 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
295 assert(regUse_[*as] != 0);
296 --regUse_[*as];
297 }
298 }
299
300 bool isRegAvail(unsigned physReg) const {
301 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
302 "should be physical register!");
303 return regUse_[physReg] == 0;
304 }
305
306 void backUpRegUses() {
307 regUseBackUp_ = regUse_;
308 }
309
310 void restoreRegUses() {
311 regUse_ = regUseBackUp_;
312 }
313
314 ///
315 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 ///
317
Chris Lattnercbb56252004-11-18 02:42:27 +0000318 /// getFreePhysReg - return a free physical register for this virtual
319 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000321 unsigned getFreePhysReg(LiveInterval* cur,
322 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000323 unsigned MaxInactiveCount,
324 SmallVector<unsigned, 256> &inactiveCounts,
325 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000326
327 /// assignVirt2StackSlot - assigns this virtual register to a
328 /// stack slot. returns the stack slot
329 int assignVirt2StackSlot(unsigned virtReg);
330
Chris Lattnerb9805782005-08-23 22:27:31 +0000331 void ComputeRelatedRegClasses();
332
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000333 template <typename ItTy>
334 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000335 DEBUG({
336 if (str)
337 errs() << str << " intervals:\n";
338
339 for (; i != e; ++i) {
340 errs() << "\t" << *i->first << " -> ";
341
342 unsigned reg = i->first->reg;
343 if (TargetRegisterInfo::isVirtualRegister(reg))
344 reg = vrm_->getPhys(reg);
345
346 errs() << tri_->getName(reg) << '\n';
347 }
348 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 }
350 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000351 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000352}
353
Evan Cheng3f32d652008-06-04 09:18:41 +0000354static RegisterPass<RALinScan>
355X("linearscan-regalloc", "Linear Scan Register Allocator");
356
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000357void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000358 // First pass, add all reg classes to the union, and determine at least one
359 // reg class that each register is in.
360 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000361 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
362 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000363 RelatedRegClasses.insert(*RCI);
364 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
365 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000366 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000367
368 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
369 if (PRC) {
370 // Already processed this register. Just make sure we know that
371 // multiple register classes share a register.
372 RelatedRegClasses.unionSets(PRC, *RCI);
373 } else {
374 PRC = *RCI;
375 }
376 }
377 }
378
379 // Second pass, now that we know conservatively what register classes each reg
380 // belongs to, add info about aliases. We don't need to do this for targets
381 // without register aliases.
382 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000383 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000384 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
385 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000386 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000387 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
388}
389
Evan Chengc92da382007-11-03 07:20:12 +0000390/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
391/// try allocate the definition the same register as the source register
392/// if the register is not defined during live time of the interval. This
393/// eliminate a copy. This is used to coalesce copies which were not
394/// coalesced away before allocation either due to dest and src being in
395/// different register classes or because the coalescer was overly
396/// conservative.
397unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000398 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
399 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000400 return Reg;
401
Evan Chengd0deec22009-01-20 00:16:18 +0000402 VNInfo *vni = cur.begin()->valno;
Lang Hames233a60e2009-11-03 23:52:08 +0000403 if ((vni->def == SlotIndex()) ||
Lang Hames86511252009-09-04 20:41:11 +0000404 vni->isUnused() || !vni->isDefAccurate())
Evan Chengc92da382007-11-03 07:20:12 +0000405 return Reg;
406 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengeca24fb2009-05-12 23:07:00 +0000407 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000408 if (!CopyMI ||
409 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc92da382007-11-03 07:20:12 +0000410 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000411 PhysReg = SrcReg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000412 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000413 if (!vrm_->isAssignedReg(SrcReg))
414 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000415 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000416 }
Evan Chengeca24fb2009-05-12 23:07:00 +0000417 if (Reg == PhysReg)
Evan Chengc92da382007-11-03 07:20:12 +0000418 return Reg;
419
Evan Cheng841ee1a2008-09-18 22:38:47 +0000420 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000421 if (!RC->contains(PhysReg))
Evan Chengc92da382007-11-03 07:20:12 +0000422 return Reg;
423
424 // Try to coalesce.
Evan Chengeca24fb2009-05-12 23:07:00 +0000425 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000426 DEBUG(errs() << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
427 << '\n');
Evan Chengc92da382007-11-03 07:20:12 +0000428 vrm_->clearVirt(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000429 vrm_->assignVirt2Phys(cur.reg, PhysReg);
430
431 // Remove unnecessary kills since a copy does not clobber the register.
432 if (li_->hasInterval(SrcReg)) {
433 LiveInterval &SrcLI = li_->getInterval(SrcReg);
Dan Gohman2bf06492009-09-25 22:26:13 +0000434 for (MachineRegisterInfo::use_iterator I = mri_->use_begin(cur.reg),
435 E = mri_->use_end(); I != E; ++I) {
Evan Chengeca24fb2009-05-12 23:07:00 +0000436 MachineOperand &O = I.getOperand();
Dan Gohman2bf06492009-09-25 22:26:13 +0000437 if (!O.isKill())
Evan Chengeca24fb2009-05-12 23:07:00 +0000438 continue;
439 MachineInstr *MI = &*I;
Lang Hames233a60e2009-11-03 23:52:08 +0000440 if (SrcLI.liveAt(li_->getInstructionIndex(MI).getDefIndex()))
Evan Chengeca24fb2009-05-12 23:07:00 +0000441 O.setIsKill(false);
442 }
443 }
444
Evan Chengc92da382007-11-03 07:20:12 +0000445 ++NumCoalesce;
Evan Cheng073e7e52009-06-04 20:53:36 +0000446 return PhysReg;
Evan Chengc92da382007-11-03 07:20:12 +0000447 }
448
449 return Reg;
450}
451
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000452bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000453 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000454 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000455 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000456 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000457 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000458 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000459 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000460 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000461 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000462
David Greene2c17c4d2007-09-06 16:18:45 +0000463 // We don't run the coalescer here because we have no reason to
464 // interact with it. If the coalescer requires interaction, it
465 // won't do anything. If it doesn't require interaction, we assume
466 // it was run as a separate pass.
467
Chris Lattnerb9805782005-08-23 22:27:31 +0000468 // If this is the first function compiled, compute the related reg classes.
469 if (RelatedRegClasses.empty())
470 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000471
472 // Also resize register usage trackers.
473 initRegUses();
474
Owen Anderson49c8aa02009-03-13 05:55:11 +0000475 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000476 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000477
Lang Hames8783e402009-11-20 00:53:30 +0000478 spiller_.reset(createSpiller(mf_, li_, loopInfo, vrm_));
Lang Hamesf41538d2009-06-02 16:53:25 +0000479
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000480 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000481
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000482 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000483
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000484 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000485 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000486
Dan Gohman51cd9d62008-06-23 23:51:16 +0000487 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000488
489 finalizeRegUses();
490
Chris Lattnercbb56252004-11-18 02:42:27 +0000491 fixed_.clear();
492 active_.clear();
493 inactive_.clear();
494 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000495 NextReloadMap.clear();
496 DowngradedRegs.clear();
497 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000498 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000499
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000500 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000501}
502
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000503/// initIntervalSets - initialize the interval sets.
504///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000505void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000506{
507 assert(unhandled_.empty() && fixed_.empty() &&
508 active_.empty() && inactive_.empty() &&
509 "interval sets should be empty on initialization");
510
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000511 handled_.reserve(li_->getNumIntervals());
512
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000513 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000514 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000515 if (!i->second->empty()) {
516 mri_->setPhysRegUsed(i->second->reg);
517 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
518 }
519 } else {
520 if (i->second->empty()) {
521 assignRegOrStackSlotAtInterval(i->second);
522 }
523 else
524 unhandled_.push(i->second);
525 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000526 }
527}
528
Bill Wendlingc3115a02009-08-22 20:30:53 +0000529void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000530 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000531 DEBUG({
532 errs() << "********** LINEAR SCAN **********\n"
533 << "********** Function: "
534 << mf_->getFunction()->getName() << '\n';
535 printIntervals("fixed", fixed_.begin(), fixed_.end());
536 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000537
538 while (!unhandled_.empty()) {
539 // pick the interval with the earliest start point
540 LiveInterval* cur = unhandled_.top();
541 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000542 ++NumIters;
Bill Wendlingc3115a02009-08-22 20:30:53 +0000543 DEBUG(errs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000544
Lang Hames233a60e2009-11-03 23:52:08 +0000545 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000546
Lang Hames233a60e2009-11-03 23:52:08 +0000547 processActiveIntervals(cur->beginIndex());
548 processInactiveIntervals(cur->beginIndex());
549
550 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
551 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000552
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000553 // Allocating a virtual register. try to find a free
554 // physical register or spill an interval (possibly this one) in order to
555 // assign it one.
556 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000557
Bill Wendlingc3115a02009-08-22 20:30:53 +0000558 DEBUG({
559 printIntervals("active", active_.begin(), active_.end());
560 printIntervals("inactive", inactive_.begin(), inactive_.end());
561 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000562 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000563
Evan Cheng5b16cd22009-05-01 01:03:49 +0000564 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000565 while (!active_.empty()) {
566 IntervalPtr &IP = active_.back();
567 unsigned reg = IP.first->reg;
Bill Wendlingc3115a02009-08-22 20:30:53 +0000568 DEBUG(errs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000569 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000570 "Can only allocate virtual registers!");
571 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000572 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000573 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000574 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000575
Evan Cheng5b16cd22009-05-01 01:03:49 +0000576 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000577 DEBUG({
578 for (IntervalPtrs::reverse_iterator
579 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
580 errs() << "\tinterval " << *i->first << " expired\n";
581 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000582 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000583
Evan Cheng81a03822007-11-17 00:40:40 +0000584 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000585 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000586 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000587 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000588 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000589 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000590 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000591 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000592 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000593 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000594 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000595 if (!Reg)
596 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000597 // Ignore splited live intervals.
598 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
599 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000600
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000601 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
602 I != E; ++I) {
603 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000604 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000605 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000606 if (LiveInMBBs[i] != EntryMBB) {
607 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
608 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000609 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000610 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000611 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000612 }
613 }
614 }
615
Bill Wendlingc3115a02009-08-22 20:30:53 +0000616 DEBUG(errs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000617
618 // Look for physical registers that end up not being allocated even though
619 // register allocator had to spill other registers in its register class.
620 if (ls_->getNumIntervals() == 0)
621 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000622 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000623 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000624}
625
Chris Lattnercbb56252004-11-18 02:42:27 +0000626/// processActiveIntervals - expire old intervals and move non-overlapping ones
627/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000628void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000629{
Bill Wendlingc3115a02009-08-22 20:30:53 +0000630 DEBUG(errs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000631
Chris Lattnercbb56252004-11-18 02:42:27 +0000632 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
633 LiveInterval *Interval = active_[i].first;
634 LiveInterval::iterator IntervalPos = active_[i].second;
635 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000636
Chris Lattnercbb56252004-11-18 02:42:27 +0000637 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
638
639 if (IntervalPos == Interval->end()) { // Remove expired intervals.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000640 DEBUG(errs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000641 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000642 "Can only allocate virtual registers!");
643 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000644 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000645
646 // Pop off the end of the list.
647 active_[i] = active_.back();
648 active_.pop_back();
649 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000650
Chris Lattnercbb56252004-11-18 02:42:27 +0000651 } else if (IntervalPos->start > CurPoint) {
652 // Move inactive intervals to inactive list.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000653 DEBUG(errs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000654 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000655 "Can only allocate virtual registers!");
656 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000657 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000658 // add to inactive.
659 inactive_.push_back(std::make_pair(Interval, IntervalPos));
660
661 // Pop off the end of the list.
662 active_[i] = active_.back();
663 active_.pop_back();
664 --i; --e;
665 } else {
666 // Otherwise, just update the iterator position.
667 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000668 }
669 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000670}
671
Chris Lattnercbb56252004-11-18 02:42:27 +0000672/// processInactiveIntervals - expire old intervals and move overlapping
673/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000674void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000675{
Bill Wendlingc3115a02009-08-22 20:30:53 +0000676 DEBUG(errs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000677
Chris Lattnercbb56252004-11-18 02:42:27 +0000678 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
679 LiveInterval *Interval = inactive_[i].first;
680 LiveInterval::iterator IntervalPos = inactive_[i].second;
681 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000682
Chris Lattnercbb56252004-11-18 02:42:27 +0000683 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000684
Chris Lattnercbb56252004-11-18 02:42:27 +0000685 if (IntervalPos == Interval->end()) { // remove expired intervals.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000686 DEBUG(errs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000687
Chris Lattnercbb56252004-11-18 02:42:27 +0000688 // Pop off the end of the list.
689 inactive_[i] = inactive_.back();
690 inactive_.pop_back();
691 --i; --e;
692 } else if (IntervalPos->start <= CurPoint) {
693 // move re-activated intervals in active list
Bill Wendlingc3115a02009-08-22 20:30:53 +0000694 DEBUG(errs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000695 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000696 "Can only allocate virtual registers!");
697 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000698 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000699 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000700 active_.push_back(std::make_pair(Interval, IntervalPos));
701
702 // Pop off the end of the list.
703 inactive_[i] = inactive_.back();
704 inactive_.pop_back();
705 --i; --e;
706 } else {
707 // Otherwise, just update the iterator position.
708 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000709 }
710 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000711}
712
Chris Lattnercbb56252004-11-18 02:42:27 +0000713/// updateSpillWeights - updates the spill weights of the specifed physical
714/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000715void RALinScan::updateSpillWeights(std::vector<float> &Weights,
716 unsigned reg, float weight,
717 const TargetRegisterClass *RC) {
718 SmallSet<unsigned, 4> Processed;
719 SmallSet<unsigned, 4> SuperAdded;
720 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000721 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000722 Processed.insert(reg);
723 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000724 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000725 Processed.insert(*as);
726 if (tri_->isSubRegister(*as, reg) &&
727 SuperAdded.insert(*as) &&
728 RC->contains(*as)) {
729 Supers.push_back(*as);
730 }
731 }
732
733 // If the alias is a super-register, and the super-register is in the
734 // register class we are trying to allocate. Then add the weight to all
735 // sub-registers of the super-register even if they are not aliases.
736 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
737 // bl should get the same spill weight otherwise it will be choosen
738 // as a spill candidate since spilling bh doesn't make ebx available.
739 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000740 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
741 if (!Processed.count(*sr))
742 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000743 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000744}
745
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000746static
747RALinScan::IntervalPtrs::iterator
748FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
749 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
750 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000751 if (I->first == LI) return I;
752 return IP.end();
753}
754
Lang Hames233a60e2009-11-03 23:52:08 +0000755static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000756 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000757 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000758 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
759 IP.second, Point);
760 if (I != IP.first->begin()) --I;
761 IP.second = I;
762 }
763}
Chris Lattnercbb56252004-11-18 02:42:27 +0000764
Evan Cheng3f32d652008-06-04 09:18:41 +0000765/// addStackInterval - Create a LiveInterval for stack if the specified live
766/// interval has been spilled.
767static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000768 LiveIntervals *li_,
769 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000770 int SS = vrm_.getStackSlot(cur->reg);
771 if (SS == VirtRegMap::NO_STACK_SLOT)
772 return;
Evan Chengc781a242009-05-03 18:32:42 +0000773
774 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
775 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000776
Evan Cheng3f32d652008-06-04 09:18:41 +0000777 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000778 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000779 VNI = SI.getValNumInfo(0);
780 else
Lang Hames233a60e2009-11-03 23:52:08 +0000781 VNI = SI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +0000782 ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000783
784 LiveInterval &RI = li_->getInterval(cur->reg);
785 // FIXME: This may be overly conservative.
786 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000787}
788
Evan Cheng3e172252008-06-20 21:45:16 +0000789/// getConflictWeight - Return the number of conflicts between cur
790/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000791static
792float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
793 MachineRegisterInfo *mri_,
794 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000795 float Conflicts = 0;
796 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
797 E = mri_->reg_end(); I != E; ++I) {
798 MachineInstr *MI = &*I;
799 if (cur->liveAt(li_->getInstructionIndex(MI))) {
800 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
801 Conflicts += powf(10.0f, (float)loopDepth);
802 }
803 }
804 return Conflicts;
805}
806
807/// findIntervalsToSpill - Determine the intervals to spill for the
808/// specified interval. It's passed the physical registers whose spill
809/// weight is the lowest among all the registers whose live intervals
810/// conflict with the interval.
811void RALinScan::findIntervalsToSpill(LiveInterval *cur,
812 std::vector<std::pair<unsigned,float> > &Candidates,
813 unsigned NumCands,
814 SmallVector<LiveInterval*, 8> &SpillIntervals) {
815 // We have figured out the *best* register to spill. But there are other
816 // registers that are pretty good as well (spill weight within 3%). Spill
817 // the one that has fewest defs and uses that conflict with cur.
818 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
819 SmallVector<LiveInterval*, 8> SLIs[3];
820
Bill Wendlingc3115a02009-08-22 20:30:53 +0000821 DEBUG({
822 errs() << "\tConsidering " << NumCands << " candidates: ";
823 for (unsigned i = 0; i != NumCands; ++i)
824 errs() << tri_->getName(Candidates[i].first) << " ";
825 errs() << "\n";
826 });
Evan Cheng3e172252008-06-20 21:45:16 +0000827
828 // Calculate the number of conflicts of each candidate.
829 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
830 unsigned Reg = i->first->reg;
831 unsigned PhysReg = vrm_->getPhys(Reg);
832 if (!cur->overlapsFrom(*i->first, i->second))
833 continue;
834 for (unsigned j = 0; j < NumCands; ++j) {
835 unsigned Candidate = Candidates[j].first;
836 if (tri_->regsOverlap(PhysReg, Candidate)) {
837 if (NumCands > 1)
838 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
839 SLIs[j].push_back(i->first);
840 }
841 }
842 }
843
844 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
845 unsigned Reg = i->first->reg;
846 unsigned PhysReg = vrm_->getPhys(Reg);
847 if (!cur->overlapsFrom(*i->first, i->second-1))
848 continue;
849 for (unsigned j = 0; j < NumCands; ++j) {
850 unsigned Candidate = Candidates[j].first;
851 if (tri_->regsOverlap(PhysReg, Candidate)) {
852 if (NumCands > 1)
853 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
854 SLIs[j].push_back(i->first);
855 }
856 }
857 }
858
859 // Which is the best candidate?
860 unsigned BestCandidate = 0;
861 float MinConflicts = Conflicts[0];
862 for (unsigned i = 1; i != NumCands; ++i) {
863 if (Conflicts[i] < MinConflicts) {
864 BestCandidate = i;
865 MinConflicts = Conflicts[i];
866 }
867 }
868
869 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
870 std::back_inserter(SpillIntervals));
871}
872
873namespace {
874 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000875 private:
876 const RALinScan &Allocator;
877
878 public:
879 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {};
880
Evan Cheng3e172252008-06-20 21:45:16 +0000881 typedef std::pair<unsigned, float> RegWeightPair;
882 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000883 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000884 }
885 };
886}
887
888static bool weightsAreClose(float w1, float w2) {
889 if (!NewHeuristic)
890 return false;
891
892 float diff = w1 - w2;
893 if (diff <= 0.02f) // Within 0.02f
894 return true;
895 return (diff / w2) <= 0.05f; // Within 5%.
896}
897
Evan Cheng206d1852009-04-20 08:01:12 +0000898LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
899 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
900 if (I == NextReloadMap.end())
901 return 0;
902 return &li_->getInterval(I->second);
903}
904
905void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
906 bool isNew = DowngradedRegs.insert(Reg);
907 isNew = isNew; // Silence compiler warning.
908 assert(isNew && "Multiple reloads holding the same register?");
909 DowngradeMap.insert(std::make_pair(li->reg, Reg));
910 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
911 isNew = DowngradedRegs.insert(*AS);
912 isNew = isNew; // Silence compiler warning.
913 assert(isNew && "Multiple reloads holding the same register?");
914 DowngradeMap.insert(std::make_pair(li->reg, *AS));
915 }
916 ++NumDowngrade;
917}
918
919void RALinScan::UpgradeRegister(unsigned Reg) {
920 if (Reg) {
921 DowngradedRegs.erase(Reg);
922 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
923 DowngradedRegs.erase(*AS);
924 }
925}
926
927namespace {
928 struct LISorter {
929 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000930 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000931 }
932 };
933}
934
Chris Lattnercbb56252004-11-18 02:42:27 +0000935/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
936/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000937void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
938 DEBUG(errs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000939
Evan Chengf30a49d2008-04-03 16:40:27 +0000940 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000941 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000942 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000943 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000944 if (!physReg)
945 physReg = *RC->allocation_order_begin(*mf_);
Bill Wendlingc3115a02009-08-22 20:30:53 +0000946 DEBUG(errs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000947 // Note the register is not really in use.
948 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000949 return;
950 }
951
Evan Cheng5b16cd22009-05-01 01:03:49 +0000952 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000953
Chris Lattnera6c17502005-08-22 20:20:42 +0000954 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000955 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000956 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000957
Evan Chengd0deec22009-01-20 00:16:18 +0000958 // If start of this live interval is defined by a move instruction and its
959 // source is assigned a physical register that is compatible with the target
960 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000961 // This can happen when the move is from a larger register class to a smaller
962 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000963 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000964 VNInfo *vni = cur->begin()->valno;
Lang Hames233a60e2009-11-03 23:52:08 +0000965 if ((vni->def != SlotIndex()) && !vni->isUnused() &&
Lang Hames86511252009-09-04 20:41:11 +0000966 vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000967 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000968 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
969 if (CopyMI &&
970 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000971 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000972 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000973 Reg = SrcReg;
974 else if (vrm_->isAssignedReg(SrcReg))
975 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000976 if (Reg) {
977 if (SrcSubReg)
978 Reg = tri_->getSubReg(Reg, SrcSubReg);
979 if (DstSubReg)
980 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
981 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng358dec52009-06-15 08:28:29 +0000982 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000983 }
Evan Chengc92da382007-11-03 07:20:12 +0000984 }
985 }
986 }
987
Evan Cheng5b16cd22009-05-01 01:03:49 +0000988 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +0000989 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000990 for (IntervalPtrs::const_iterator i = inactive_.begin(),
991 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000992 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000993 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +0000994 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +0000995 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000996 // If this is not in a related reg class to the register we're allocating,
997 // don't check it.
998 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
999 cur->overlapsFrom(*i->first, i->second-1)) {
1000 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001001 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001002 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001003 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001004 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001005
1006 // Speculatively check to see if we can get a register right now. If not,
1007 // we know we won't be able to by adding more constraints. If so, we can
1008 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1009 // is very bad (it contains all callee clobbered registers for any functions
1010 // with a call), so we want to avoid doing that if possible.
1011 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001012 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001013 if (physReg) {
1014 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001015 // conflict with it. Check to see if we conflict with it or any of its
1016 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001017 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001018 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001019 RegAliases.insert(*AS);
1020
Chris Lattnera411cbc2005-08-22 20:59:30 +00001021 bool ConflictsWithFixed = false;
1022 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001023 IntervalPtr &IP = fixed_[i];
1024 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001025 // Okay, this reg is on the fixed list. Check to see if we actually
1026 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001027 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001028 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001029 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1030 IP.second = II;
1031 if (II != I->begin() && II->start > StartPosition)
1032 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001033 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001034 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001035 break;
1036 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001037 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001038 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001039 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001040
1041 // Okay, the register picked by our speculative getFreePhysReg call turned
1042 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001043 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001044 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001045 // For every interval in fixed we overlap with, mark the register as not
1046 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001047 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1048 IntervalPtr &IP = fixed_[i];
1049 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001050
1051 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1052 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001053 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001054 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1055 IP.second = II;
1056 if (II != I->begin() && II->start > StartPosition)
1057 --II;
1058 if (cur->overlapsFrom(*I, II)) {
1059 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001060 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001061 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1062 }
1063 }
1064 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001065
Evan Cheng5b16cd22009-05-01 01:03:49 +00001066 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001067 // future, see if there are any registers available.
1068 physReg = getFreePhysReg(cur);
1069 }
1070 }
1071
Chris Lattnera6c17502005-08-22 20:20:42 +00001072 // Restore the physical register tracker, removing information about the
1073 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001074 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001075
Evan Cheng5b16cd22009-05-01 01:03:49 +00001076 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001077 // the free physical register and add this interval to the active
1078 // list.
1079 if (physReg) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001080 DEBUG(errs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001081 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001082 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001083 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001084 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001085
1086 // "Upgrade" the physical register since it has been allocated.
1087 UpgradeRegister(physReg);
1088 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1089 // "Downgrade" physReg to try to keep physReg from being allocated until
1090 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001091 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001092 DowngradeRegister(cur, physReg);
1093 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001094 return;
1095 }
Bill Wendlingc3115a02009-08-22 20:30:53 +00001096 DEBUG(errs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001097
Chris Lattnera6c17502005-08-22 20:20:42 +00001098 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001099 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001100 for (std::vector<std::pair<unsigned, float> >::iterator
1101 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001102 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001103
1104 // for each interval in active, update spill weights.
1105 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1106 i != e; ++i) {
1107 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001108 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001109 "Can only allocate virtual registers!");
1110 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001111 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001112 }
1113
Bill Wendlingc3115a02009-08-22 20:30:53 +00001114 DEBUG(errs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001115
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001116 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001117 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001118 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001119
1120 bool Found = false;
1121 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001122 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1123 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1124 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1125 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001126 float regWeight = SpillWeights[reg];
David Greene7cfd3362009-11-19 15:55:49 +00001127 // Skip recently allocated registers.
1128 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001129 Found = true;
1130 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001131 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001132
1133 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001134 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001135 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1136 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1137 unsigned reg = *i;
1138 // No need to worry about if the alias register size < regsize of RC.
1139 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001140 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1141 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001142 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001143 }
Evan Cheng3e172252008-06-20 21:45:16 +00001144
1145 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001146 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001147 minReg = RegsWeights[0].first;
1148 minWeight = RegsWeights[0].second;
1149 if (minWeight == HUGE_VALF) {
1150 // All registers must have inf weight. Just grab one!
1151 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001152 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001153 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001154 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001155 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001156 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1157 // in fixed_. Reset them.
1158 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1159 IntervalPtr &IP = fixed_[i];
1160 LiveInterval *I = IP.first;
1161 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1162 IP.second = I->advanceTo(I->begin(), StartPosition);
1163 }
1164
Evan Cheng206d1852009-04-20 08:01:12 +00001165 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001166 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001167 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001168 assert(false && "Ran out of registers during register allocation!");
Torok Edwin7d696d82009-07-11 13:10:19 +00001169 llvm_report_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001170 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001171 return;
1172 }
Evan Cheng3e172252008-06-20 21:45:16 +00001173 }
1174
1175 // Find up to 3 registers to consider as spill candidates.
1176 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1177 while (LastCandidate > 1) {
1178 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1179 break;
1180 --LastCandidate;
1181 }
1182
Bill Wendlingc3115a02009-08-22 20:30:53 +00001183 DEBUG({
1184 errs() << "\t\tregister(s) with min weight(s): ";
1185
1186 for (unsigned i = 0; i != LastCandidate; ++i)
1187 errs() << tri_->getName(RegsWeights[i].first)
1188 << " (" << RegsWeights[i].second << ")\n";
1189 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001190
Evan Cheng206d1852009-04-20 08:01:12 +00001191 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001192 // add any added intervals back to unhandled, and restart
1193 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001194 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001195 DEBUG(errs() << "\t\t\tspilling(c): " << *cur << '\n');
Evan Chengdc377862008-09-30 15:44:16 +00001196 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001197 std::vector<LiveInterval*> added;
1198
Lang Hames835ca072009-11-19 04:15:33 +00001199 added = spiller_->spill(cur, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001200
Evan Cheng206d1852009-04-20 08:01:12 +00001201 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001202 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001203 if (added.empty())
1204 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001205
Evan Cheng206d1852009-04-20 08:01:12 +00001206 // Merge added with unhandled. Note that we have already sorted
1207 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001208 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001209 // This also update the NextReloadMap. That is, it adds mapping from a
1210 // register defined by a reload from SS to the next reload from SS in the
1211 // same basic block.
1212 MachineBasicBlock *LastReloadMBB = 0;
1213 LiveInterval *LastReload = 0;
1214 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1215 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1216 LiveInterval *ReloadLi = added[i];
1217 if (ReloadLi->weight == HUGE_VALF &&
1218 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001219 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001220 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1221 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1222 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1223 // Last reload of same SS is in the same MBB. We want to try to
1224 // allocate both reloads the same register and make sure the reg
1225 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001226 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001227 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1228 }
1229 LastReloadMBB = ReloadMBB;
1230 LastReload = ReloadLi;
1231 LastReloadSS = ReloadSS;
1232 }
1233 unhandled_.push(ReloadLi);
1234 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001235 return;
1236 }
1237
Chris Lattner19828d42004-11-18 03:49:30 +00001238 ++NumBacktracks;
1239
Evan Cheng206d1852009-04-20 08:01:12 +00001240 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001241 // to re-run at least this iteration. Since we didn't modify it it
1242 // should go back right in the front of the list
1243 unhandled_.push(cur);
1244
Dan Gohman6f0d0242008-02-10 18:45:23 +00001245 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001246 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001247
Evan Cheng3e172252008-06-20 21:45:16 +00001248 // We spill all intervals aliasing the register with
1249 // minimum weight, rollback to the interval with the earliest
1250 // start point and let the linear scan algorithm run again
1251 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001252
Evan Cheng3e172252008-06-20 21:45:16 +00001253 // Determine which intervals have to be spilled.
1254 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1255
1256 // Set of spilled vregs (used later to rollback properly)
1257 SmallSet<unsigned, 8> spilled;
1258
1259 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001260 // in handled we need to roll back
Lang Hamesf41538d2009-06-02 16:53:25 +00001261
Lang Hamesf41538d2009-06-02 16:53:25 +00001262 LiveInterval *earliestStartInterval = cur;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001263
Evan Cheng3e172252008-06-20 21:45:16 +00001264 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001265 // want to clear (and its aliases). We only spill those that overlap with the
1266 // current interval as the rest do not affect its allocation. we also keep
1267 // track of the earliest start of all spilled live intervals since this will
1268 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001269 std::vector<LiveInterval*> added;
1270 while (!spillIs.empty()) {
1271 LiveInterval *sli = spillIs.back();
1272 spillIs.pop_back();
Bill Wendlingc3115a02009-08-22 20:30:53 +00001273 DEBUG(errs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hamesf41538d2009-06-02 16:53:25 +00001274 earliestStartInterval =
Lang Hames86511252009-09-04 20:41:11 +00001275 (earliestStartInterval->beginIndex() < sli->beginIndex()) ?
Lang Hamesf41538d2009-06-02 16:53:25 +00001276 earliestStartInterval : sli;
Lang Hamesfcad1722009-06-04 01:04:22 +00001277
Lang Hamesf41538d2009-06-02 16:53:25 +00001278 std::vector<LiveInterval*> newIs;
Lang Hames835ca072009-11-19 04:15:33 +00001279 newIs = spiller_->spill(sli, spillIs);
Evan Chengc781a242009-05-03 18:32:42 +00001280 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001281 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1282 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001283 }
1284
Lang Hames233a60e2009-11-03 23:52:08 +00001285 SlotIndex earliestStart = earliestStartInterval->beginIndex();
Lang Hamesf41538d2009-06-02 16:53:25 +00001286
Bill Wendlingc3115a02009-08-22 20:30:53 +00001287 DEBUG(errs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001288
1289 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001290 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001291 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001292 while (!handled_.empty()) {
1293 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001294 // If this interval starts before t we are done.
Lang Hames86511252009-09-04 20:41:11 +00001295 if (i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001296 break;
Bill Wendlingc3115a02009-08-22 20:30:53 +00001297 DEBUG(errs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001298 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001299
1300 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001301 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001302 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001303 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001304 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001305 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001306 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001307 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001308 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001309 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001310 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001311 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001312 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001313 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001314 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001315 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001316 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001317 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001318 "Can only allocate virtual registers!");
1319 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001320 unhandled_.push(i);
1321 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001322
Evan Cheng206d1852009-04-20 08:01:12 +00001323 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1324 if (ii == DowngradeMap.end())
1325 // It interval has a preference, it must be defined by a copy. Clear the
1326 // preference now since the source interval allocation may have been
1327 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001328 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001329 else {
1330 UpgradeRegister(ii->second);
1331 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001332 }
1333
Chris Lattner19828d42004-11-18 03:49:30 +00001334 // Rewind the iterators in the active, inactive, and fixed lists back to the
1335 // point we reverted to.
1336 RevertVectorIteratorsTo(active_, earliestStart);
1337 RevertVectorIteratorsTo(inactive_, earliestStart);
1338 RevertVectorIteratorsTo(fixed_, earliestStart);
1339
Evan Cheng206d1852009-04-20 08:01:12 +00001340 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001341 // insert it in active (the next iteration of the algorithm will
1342 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001343 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1344 LiveInterval *HI = handled_[i];
1345 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001346 HI->expiredAt(cur->beginIndex())) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001347 DEBUG(errs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001348 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001349 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001350 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001351 }
1352 }
1353
Evan Cheng206d1852009-04-20 08:01:12 +00001354 // Merge added with unhandled.
1355 // This also update the NextReloadMap. That is, it adds mapping from a
1356 // register defined by a reload from SS to the next reload from SS in the
1357 // same basic block.
1358 MachineBasicBlock *LastReloadMBB = 0;
1359 LiveInterval *LastReload = 0;
1360 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1361 std::sort(added.begin(), added.end(), LISorter());
1362 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1363 LiveInterval *ReloadLi = added[i];
1364 if (ReloadLi->weight == HUGE_VALF &&
1365 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001366 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001367 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1368 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1369 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1370 // Last reload of same SS is in the same MBB. We want to try to
1371 // allocate both reloads the same register and make sure the reg
1372 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001373 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001374 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1375 }
1376 LastReloadMBB = ReloadMBB;
1377 LastReload = ReloadLi;
1378 LastReloadSS = ReloadSS;
1379 }
1380 unhandled_.push(ReloadLi);
1381 }
1382}
1383
Evan Cheng358dec52009-06-15 08:28:29 +00001384unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1385 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001386 unsigned MaxInactiveCount,
1387 SmallVector<unsigned, 256> &inactiveCounts,
1388 bool SkipDGRegs) {
1389 unsigned FreeReg = 0;
1390 unsigned FreeRegInactiveCount = 0;
1391
Evan Chengf9f1da12009-06-18 02:04:01 +00001392 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1393 // Resolve second part of the hint (if possible) given the current allocation.
1394 unsigned physReg = Hint.second;
1395 if (physReg &&
1396 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1397 physReg = vrm_->getPhys(physReg);
1398
Evan Cheng358dec52009-06-15 08:28:29 +00001399 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001400 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001401 assert(I != E && "No allocatable register in this register class!");
1402
1403 // Scan for the first available register.
1404 for (; I != E; ++I) {
1405 unsigned Reg = *I;
1406 // Ignore "downgraded" registers.
1407 if (SkipDGRegs && DowngradedRegs.count(Reg))
1408 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001409 // Skip recently allocated registers.
1410 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001411 FreeReg = Reg;
1412 if (FreeReg < inactiveCounts.size())
1413 FreeRegInactiveCount = inactiveCounts[FreeReg];
1414 else
1415 FreeRegInactiveCount = 0;
1416 break;
1417 }
1418 }
1419
1420 // If there are no free regs, or if this reg has the max inactive count,
1421 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001422 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1423 // Remember what register we picked so we can skip it next time.
1424 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001425 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001426 }
1427
Evan Cheng206d1852009-04-20 08:01:12 +00001428 // Continue scanning the registers, looking for the one with the highest
1429 // inactive count. Alkis found that this reduced register pressure very
1430 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1431 // reevaluated now.
1432 for (; I != E; ++I) {
1433 unsigned Reg = *I;
1434 // Ignore "downgraded" registers.
1435 if (SkipDGRegs && DowngradedRegs.count(Reg))
1436 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001437 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001438 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001439 FreeReg = Reg;
1440 FreeRegInactiveCount = inactiveCounts[Reg];
1441 if (FreeRegInactiveCount == MaxInactiveCount)
1442 break; // We found the one with the max inactive count.
1443 }
1444 }
1445
David Greene7cfd3362009-11-19 15:55:49 +00001446 // Remember what register we picked so we can skip it next time.
1447 recordRecentlyUsed(FreeReg);
1448
Evan Cheng206d1852009-04-20 08:01:12 +00001449 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001450}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001451
Chris Lattnercbb56252004-11-18 02:42:27 +00001452/// getFreePhysReg - return a free physical register for this virtual register
1453/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001454unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001455 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001456 unsigned MaxInactiveCount = 0;
1457
Evan Cheng841ee1a2008-09-18 22:38:47 +00001458 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001459 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1460
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001461 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1462 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001463 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001464 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001465 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001466
1467 // If this is not in a related reg class to the register we're allocating,
1468 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001469 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001470 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1471 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001472 if (inactiveCounts.size() <= reg)
1473 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001474 ++inactiveCounts[reg];
1475 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1476 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001477 }
1478
Evan Cheng20b0abc2007-04-17 20:32:26 +00001479 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001480 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001481 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1482 if (Preference) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001483 DEBUG(errs() << "(preferred: " << tri_->getName(Preference) << ") ");
Evan Cheng90f95f82009-06-14 20:22:55 +00001484 if (isRegAvail(Preference) &&
1485 RC->contains(Preference))
1486 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001487 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001488
Evan Cheng206d1852009-04-20 08:01:12 +00001489 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001490 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001491 true);
1492 if (FreeReg)
1493 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001494 }
Evan Cheng358dec52009-06-15 08:28:29 +00001495 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001496}
1497
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001498FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001499 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001500}