blob: 0121f153678e6c84d1d45dc7065f7d36a6d2e4a1 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000036#include "llvm/Support/Compiler.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000037#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000039#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000040#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000041#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000042#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000043#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000044#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000045
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Chris Lattnercd3245a2006-12-19 22:41:21 +000048STATISTIC(NumIters , "Number of iterations performed");
49STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000050STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000051STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000052
Evan Cheng3e172252008-06-20 21:45:16 +000053static cl::opt<bool>
54NewHeuristic("new-spilling-heuristic",
55 cl::desc("Use new spilling heuristic"),
56 cl::init(false), cl::Hidden);
57
Evan Chengf5cd4f02008-10-23 20:43:13 +000058static cl::opt<bool>
59PreSplitIntervals("pre-alloc-split",
60 cl::desc("Pre-register allocation live interval splitting"),
61 cl::init(false), cl::Hidden);
62
Lang Hamese2b201b2009-05-18 19:03:16 +000063static cl::opt<bool>
64NewSpillFramework("new-spill-framework",
65 cl::desc("New spilling framework"),
66 cl::init(false), cl::Hidden);
67
Chris Lattnercd3245a2006-12-19 22:41:21 +000068static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000069linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000070 createLinearScanRegisterAllocator);
71
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000072namespace {
Bill Wendlinge23e00d2007-05-08 19:02:46 +000073 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000074 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000075 RALinScan() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000076
Chris Lattnercbb56252004-11-18 02:42:27 +000077 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +000078 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +000079 private:
Chris Lattnerb9805782005-08-23 22:27:31 +000080 /// RelatedRegClasses - This structure is built the first time a function is
81 /// compiled, and keeps track of which register classes have registers that
82 /// belong to multiple classes or have aliases that are in other classes.
83 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +000084 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +000085
Evan Cheng206d1852009-04-20 08:01:12 +000086 // NextReloadMap - For each register in the map, it maps to the another
87 // register which is defined by a reload from the same stack slot and
88 // both reloads are in the same basic block.
89 DenseMap<unsigned, unsigned> NextReloadMap;
90
91 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
92 // un-favored for allocation.
93 SmallSet<unsigned, 8> DowngradedRegs;
94
95 // DowngradeMap - A map from virtual registers to physical registers being
96 // downgraded for the virtual registers.
97 DenseMap<unsigned, unsigned> DowngradeMap;
98
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000099 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000100 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000101 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000102 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000103 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000104 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000105 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000106 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000107 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000108
109 /// handled_ - Intervals are added to the handled_ set in the order of their
110 /// start value. This is uses for backtracking.
111 std::vector<LiveInterval*> handled_;
112
113 /// fixed_ - Intervals that correspond to machine registers.
114 ///
115 IntervalPtrs fixed_;
116
117 /// active_ - Intervals that are currently being processed, and which have a
118 /// live range active for the current point.
119 IntervalPtrs active_;
120
121 /// inactive_ - Intervals that are currently being processed, but which have
122 /// a hold at the current point.
123 IntervalPtrs inactive_;
124
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000125 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000126 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000127 greater_ptr<LiveInterval> > IntervalHeap;
128 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000129
130 /// regUse_ - Tracks register usage.
131 SmallVector<unsigned, 32> regUse_;
132 SmallVector<unsigned, 32> regUseBackUp_;
133
134 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000135 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000136
Lang Hames87e3bca2009-05-06 02:36:21 +0000137 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000138
Lang Hamese2b201b2009-05-18 19:03:16 +0000139 std::auto_ptr<Spiller> spiller_;
140
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000141 public:
142 virtual const char* getPassName() const {
143 return "Linear Scan Register Allocator";
144 }
145
146 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000147 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000148 AU.addRequired<LiveIntervals>();
Owen Anderson95dad832008-10-07 20:22:28 +0000149 if (StrongPHIElim)
150 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000151 // Make sure PassManager knows which analyses to make available
152 // to coalescing and which analyses coalescing invalidates.
153 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000154 if (PreSplitIntervals)
155 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000156 AU.addRequired<LiveStacks>();
157 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000158 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000159 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000160 AU.addRequired<VirtRegMap>();
161 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000162 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000163 MachineFunctionPass::getAnalysisUsage(AU);
164 }
165
166 /// runOnMachineFunction - register allocate the whole function
167 bool runOnMachineFunction(MachineFunction&);
168
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000169 private:
170 /// linearScan - the linear scan algorithm
171 void linearScan();
172
Chris Lattnercbb56252004-11-18 02:42:27 +0000173 /// initIntervalSets - initialize the interval sets.
174 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000175 void initIntervalSets();
176
Chris Lattnercbb56252004-11-18 02:42:27 +0000177 /// processActiveIntervals - expire old intervals and move non-overlapping
178 /// ones to the inactive list.
179 void processActiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000180
Chris Lattnercbb56252004-11-18 02:42:27 +0000181 /// processInactiveIntervals - expire old intervals and move overlapping
182 /// ones to the active list.
183 void processInactiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000184
Evan Cheng206d1852009-04-20 08:01:12 +0000185 /// hasNextReloadInterval - Return the next liveinterval that's being
186 /// defined by a reload from the same SS as the specified one.
187 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
188
189 /// DowngradeRegister - Downgrade a register for allocation.
190 void DowngradeRegister(LiveInterval *li, unsigned Reg);
191
192 /// UpgradeRegister - Upgrade a register for allocation.
193 void UpgradeRegister(unsigned Reg);
194
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000195 /// assignRegOrStackSlotAtInterval - assign a register if one
196 /// is available, or spill.
197 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
198
Evan Cheng5d088fe2009-03-23 22:57:19 +0000199 void updateSpillWeights(std::vector<float> &Weights,
200 unsigned reg, float weight,
201 const TargetRegisterClass *RC);
202
Evan Cheng3e172252008-06-20 21:45:16 +0000203 /// findIntervalsToSpill - Determine the intervals to spill for the
204 /// specified interval. It's passed the physical registers whose spill
205 /// weight is the lowest among all the registers whose live intervals
206 /// conflict with the interval.
207 void findIntervalsToSpill(LiveInterval *cur,
208 std::vector<std::pair<unsigned,float> > &Candidates,
209 unsigned NumCands,
210 SmallVector<LiveInterval*, 8> &SpillIntervals);
211
Evan Chengc92da382007-11-03 07:20:12 +0000212 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
213 /// try allocate the definition the same register as the source register
214 /// if the register is not defined during live time of the interval. This
215 /// eliminate a copy. This is used to coalesce copies which were not
216 /// coalesced away before allocation either due to dest and src being in
217 /// different register classes or because the coalescer was overly
218 /// conservative.
219 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
220
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000222 /// Register usage / availability tracking helpers.
223 ///
224
225 void initRegUses() {
226 regUse_.resize(tri_->getNumRegs(), 0);
227 regUseBackUp_.resize(tri_->getNumRegs(), 0);
228 }
229
230 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000231#ifndef NDEBUG
232 // Verify all the registers are "freed".
233 bool Error = false;
234 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
235 if (regUse_[i] != 0) {
236 cerr << tri_->getName(i) << " is still in use!\n";
237 Error = true;
238 }
239 }
240 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000241 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000242#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000243 regUse_.clear();
244 regUseBackUp_.clear();
245 }
246
247 void addRegUse(unsigned physReg) {
248 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
249 "should be physical register!");
250 ++regUse_[physReg];
251 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
252 ++regUse_[*as];
253 }
254
255 void delRegUse(unsigned physReg) {
256 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
257 "should be physical register!");
258 assert(regUse_[physReg] != 0);
259 --regUse_[physReg];
260 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
261 assert(regUse_[*as] != 0);
262 --regUse_[*as];
263 }
264 }
265
266 bool isRegAvail(unsigned physReg) const {
267 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
268 "should be physical register!");
269 return regUse_[physReg] == 0;
270 }
271
272 void backUpRegUses() {
273 regUseBackUp_ = regUse_;
274 }
275
276 void restoreRegUses() {
277 regUse_ = regUseBackUp_;
278 }
279
280 ///
281 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000282 ///
283
Chris Lattnercbb56252004-11-18 02:42:27 +0000284 /// getFreePhysReg - return a free physical register for this virtual
285 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000286 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000287 unsigned getFreePhysReg(LiveInterval* cur,
288 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000289 unsigned MaxInactiveCount,
290 SmallVector<unsigned, 256> &inactiveCounts,
291 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292
293 /// assignVirt2StackSlot - assigns this virtual register to a
294 /// stack slot. returns the stack slot
295 int assignVirt2StackSlot(unsigned virtReg);
296
Chris Lattnerb9805782005-08-23 22:27:31 +0000297 void ComputeRelatedRegClasses();
298
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 template <typename ItTy>
300 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000301 DEBUG({
302 if (str)
303 errs() << str << " intervals:\n";
304
305 for (; i != e; ++i) {
306 errs() << "\t" << *i->first << " -> ";
307
308 unsigned reg = i->first->reg;
309 if (TargetRegisterInfo::isVirtualRegister(reg))
310 reg = vrm_->getPhys(reg);
311
312 errs() << tri_->getName(reg) << '\n';
313 }
314 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000315 }
316 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000317 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000318}
319
Evan Cheng3f32d652008-06-04 09:18:41 +0000320static RegisterPass<RALinScan>
321X("linearscan-regalloc", "Linear Scan Register Allocator");
322
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000323void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000324 // First pass, add all reg classes to the union, and determine at least one
325 // reg class that each register is in.
326 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000327 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
328 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000329 RelatedRegClasses.insert(*RCI);
330 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
331 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000332 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000333
334 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
335 if (PRC) {
336 // Already processed this register. Just make sure we know that
337 // multiple register classes share a register.
338 RelatedRegClasses.unionSets(PRC, *RCI);
339 } else {
340 PRC = *RCI;
341 }
342 }
343 }
344
345 // Second pass, now that we know conservatively what register classes each reg
346 // belongs to, add info about aliases. We don't need to do this for targets
347 // without register aliases.
348 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000349 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000350 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
351 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000352 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000353 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
354}
355
Evan Chengc92da382007-11-03 07:20:12 +0000356/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
357/// try allocate the definition the same register as the source register
358/// if the register is not defined during live time of the interval. This
359/// eliminate a copy. This is used to coalesce copies which were not
360/// coalesced away before allocation either due to dest and src being in
361/// different register classes or because the coalescer was overly
362/// conservative.
363unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000364 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
365 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000366 return Reg;
367
Evan Chengd0deec22009-01-20 00:16:18 +0000368 VNInfo *vni = cur.begin()->valno;
Lang Hames857c4e02009-06-17 21:01:20 +0000369 if (!vni->def || vni->isUnused() || !vni->isDefAccurate())
Evan Chengc92da382007-11-03 07:20:12 +0000370 return Reg;
371 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengeca24fb2009-05-12 23:07:00 +0000372 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000373 if (!CopyMI ||
374 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc92da382007-11-03 07:20:12 +0000375 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000376 PhysReg = SrcReg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000377 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000378 if (!vrm_->isAssignedReg(SrcReg))
379 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000380 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000381 }
Evan Chengeca24fb2009-05-12 23:07:00 +0000382 if (Reg == PhysReg)
Evan Chengc92da382007-11-03 07:20:12 +0000383 return Reg;
384
Evan Cheng841ee1a2008-09-18 22:38:47 +0000385 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000386 if (!RC->contains(PhysReg))
Evan Chengc92da382007-11-03 07:20:12 +0000387 return Reg;
388
389 // Try to coalesce.
Evan Chengeca24fb2009-05-12 23:07:00 +0000390 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000391 DEBUG(errs() << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
392 << '\n');
Evan Chengc92da382007-11-03 07:20:12 +0000393 vrm_->clearVirt(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000394 vrm_->assignVirt2Phys(cur.reg, PhysReg);
395
396 // Remove unnecessary kills since a copy does not clobber the register.
397 if (li_->hasInterval(SrcReg)) {
398 LiveInterval &SrcLI = li_->getInterval(SrcReg);
399 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(cur.reg),
400 E = mri_->reg_end(); I != E; ++I) {
401 MachineOperand &O = I.getOperand();
402 if (!O.isUse() || !O.isKill())
403 continue;
404 MachineInstr *MI = &*I;
405 if (SrcLI.liveAt(li_->getDefIndex(li_->getInstructionIndex(MI))))
406 O.setIsKill(false);
407 }
408 }
409
Evan Chengc92da382007-11-03 07:20:12 +0000410 ++NumCoalesce;
Evan Cheng073e7e52009-06-04 20:53:36 +0000411 return PhysReg;
Evan Chengc92da382007-11-03 07:20:12 +0000412 }
413
414 return Reg;
415}
416
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000417bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000418 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000419 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000420 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000421 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000422 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000423 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000424 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000425 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000426 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000427
David Greene2c17c4d2007-09-06 16:18:45 +0000428 // We don't run the coalescer here because we have no reason to
429 // interact with it. If the coalescer requires interaction, it
430 // won't do anything. If it doesn't require interaction, we assume
431 // it was run as a separate pass.
432
Chris Lattnerb9805782005-08-23 22:27:31 +0000433 // If this is the first function compiled, compute the related reg classes.
434 if (RelatedRegClasses.empty())
435 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000436
437 // Also resize register usage trackers.
438 initRegUses();
439
Owen Anderson49c8aa02009-03-13 05:55:11 +0000440 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000441 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000442
443 if (NewSpillFramework) {
Lang Hamesf41538d2009-06-02 16:53:25 +0000444 spiller_.reset(createSpiller(mf_, li_, ls_, vrm_));
Lang Hamese2b201b2009-05-18 19:03:16 +0000445 }
Lang Hamesf41538d2009-06-02 16:53:25 +0000446
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000447 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000448
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000449 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000450
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000451 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000452 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000453
Dan Gohman51cd9d62008-06-23 23:51:16 +0000454 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000455
456 finalizeRegUses();
457
Chris Lattnercbb56252004-11-18 02:42:27 +0000458 fixed_.clear();
459 active_.clear();
460 inactive_.clear();
461 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000462 NextReloadMap.clear();
463 DowngradedRegs.clear();
464 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000465 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000466
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000467 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000468}
469
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000470/// initIntervalSets - initialize the interval sets.
471///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000472void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000473{
474 assert(unhandled_.empty() && fixed_.empty() &&
475 active_.empty() && inactive_.empty() &&
476 "interval sets should be empty on initialization");
477
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000478 handled_.reserve(li_->getNumIntervals());
479
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000480 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000481 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng841ee1a2008-09-18 22:38:47 +0000482 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson03857b22008-08-13 21:49:13 +0000483 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000484 } else
Owen Anderson03857b22008-08-13 21:49:13 +0000485 unhandled_.push(i->second);
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000486 }
487}
488
Bill Wendlingc3115a02009-08-22 20:30:53 +0000489void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000490 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000491 DEBUG({
492 errs() << "********** LINEAR SCAN **********\n"
493 << "********** Function: "
494 << mf_->getFunction()->getName() << '\n';
495 printIntervals("fixed", fixed_.begin(), fixed_.end());
496 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000497
498 while (!unhandled_.empty()) {
499 // pick the interval with the earliest start point
500 LiveInterval* cur = unhandled_.top();
501 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000502 ++NumIters;
Bill Wendlingc3115a02009-08-22 20:30:53 +0000503 DEBUG(errs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000504
Evan Chengf30a49d2008-04-03 16:40:27 +0000505 if (!cur->empty()) {
506 processActiveIntervals(cur->beginNumber());
507 processInactiveIntervals(cur->beginNumber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000508
Evan Chengf30a49d2008-04-03 16:40:27 +0000509 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
510 "Can only allocate virtual registers!");
511 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000512
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000513 // Allocating a virtual register. try to find a free
514 // physical register or spill an interval (possibly this one) in order to
515 // assign it one.
516 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000517
Bill Wendlingc3115a02009-08-22 20:30:53 +0000518 DEBUG({
519 printIntervals("active", active_.begin(), active_.end());
520 printIntervals("inactive", inactive_.begin(), inactive_.end());
521 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000522 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000523
Evan Cheng5b16cd22009-05-01 01:03:49 +0000524 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000525 while (!active_.empty()) {
526 IntervalPtr &IP = active_.back();
527 unsigned reg = IP.first->reg;
Bill Wendlingc3115a02009-08-22 20:30:53 +0000528 DEBUG(errs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000529 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000530 "Can only allocate virtual registers!");
531 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000532 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000533 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000534 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000535
Evan Cheng5b16cd22009-05-01 01:03:49 +0000536 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000537 DEBUG({
538 for (IntervalPtrs::reverse_iterator
539 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
540 errs() << "\tinterval " << *i->first << " expired\n";
541 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000542 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000543
Evan Cheng81a03822007-11-17 00:40:40 +0000544 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000545 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000546 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000547 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000548 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000549 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000550 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000551 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000552 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000553 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000554 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000555 if (!Reg)
556 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000557 // Ignore splited live intervals.
558 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
559 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000560
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000561 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
562 I != E; ++I) {
563 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000564 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000565 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000566 if (LiveInMBBs[i] != EntryMBB) {
567 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
568 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000569 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000570 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000571 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000572 }
573 }
574 }
575
Bill Wendlingc3115a02009-08-22 20:30:53 +0000576 DEBUG(errs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000577
578 // Look for physical registers that end up not being allocated even though
579 // register allocator had to spill other registers in its register class.
580 if (ls_->getNumIntervals() == 0)
581 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000582 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000583 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000584}
585
Chris Lattnercbb56252004-11-18 02:42:27 +0000586/// processActiveIntervals - expire old intervals and move non-overlapping ones
587/// to the inactive list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000588void RALinScan::processActiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000589{
Bill Wendlingc3115a02009-08-22 20:30:53 +0000590 DEBUG(errs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000591
Chris Lattnercbb56252004-11-18 02:42:27 +0000592 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
593 LiveInterval *Interval = active_[i].first;
594 LiveInterval::iterator IntervalPos = active_[i].second;
595 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000596
Chris Lattnercbb56252004-11-18 02:42:27 +0000597 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
598
599 if (IntervalPos == Interval->end()) { // Remove expired intervals.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000600 DEBUG(errs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000601 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000602 "Can only allocate virtual registers!");
603 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000604 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000605
606 // Pop off the end of the list.
607 active_[i] = active_.back();
608 active_.pop_back();
609 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000610
Chris Lattnercbb56252004-11-18 02:42:27 +0000611 } else if (IntervalPos->start > CurPoint) {
612 // Move inactive intervals to inactive list.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000613 DEBUG(errs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000614 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000615 "Can only allocate virtual registers!");
616 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000617 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000618 // add to inactive.
619 inactive_.push_back(std::make_pair(Interval, IntervalPos));
620
621 // Pop off the end of the list.
622 active_[i] = active_.back();
623 active_.pop_back();
624 --i; --e;
625 } else {
626 // Otherwise, just update the iterator position.
627 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000628 }
629 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000630}
631
Chris Lattnercbb56252004-11-18 02:42:27 +0000632/// processInactiveIntervals - expire old intervals and move overlapping
633/// ones to the active list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000634void RALinScan::processInactiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000635{
Bill Wendlingc3115a02009-08-22 20:30:53 +0000636 DEBUG(errs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000637
Chris Lattnercbb56252004-11-18 02:42:27 +0000638 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
639 LiveInterval *Interval = inactive_[i].first;
640 LiveInterval::iterator IntervalPos = inactive_[i].second;
641 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000642
Chris Lattnercbb56252004-11-18 02:42:27 +0000643 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000644
Chris Lattnercbb56252004-11-18 02:42:27 +0000645 if (IntervalPos == Interval->end()) { // remove expired intervals.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000646 DEBUG(errs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000647
Chris Lattnercbb56252004-11-18 02:42:27 +0000648 // Pop off the end of the list.
649 inactive_[i] = inactive_.back();
650 inactive_.pop_back();
651 --i; --e;
652 } else if (IntervalPos->start <= CurPoint) {
653 // move re-activated intervals in active list
Bill Wendlingc3115a02009-08-22 20:30:53 +0000654 DEBUG(errs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000655 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000656 "Can only allocate virtual registers!");
657 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000658 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000659 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000660 active_.push_back(std::make_pair(Interval, IntervalPos));
661
662 // Pop off the end of the list.
663 inactive_[i] = inactive_.back();
664 inactive_.pop_back();
665 --i; --e;
666 } else {
667 // Otherwise, just update the iterator position.
668 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000669 }
670 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000671}
672
Chris Lattnercbb56252004-11-18 02:42:27 +0000673/// updateSpillWeights - updates the spill weights of the specifed physical
674/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000675void RALinScan::updateSpillWeights(std::vector<float> &Weights,
676 unsigned reg, float weight,
677 const TargetRegisterClass *RC) {
678 SmallSet<unsigned, 4> Processed;
679 SmallSet<unsigned, 4> SuperAdded;
680 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000681 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000682 Processed.insert(reg);
683 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000684 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000685 Processed.insert(*as);
686 if (tri_->isSubRegister(*as, reg) &&
687 SuperAdded.insert(*as) &&
688 RC->contains(*as)) {
689 Supers.push_back(*as);
690 }
691 }
692
693 // If the alias is a super-register, and the super-register is in the
694 // register class we are trying to allocate. Then add the weight to all
695 // sub-registers of the super-register even if they are not aliases.
696 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
697 // bl should get the same spill weight otherwise it will be choosen
698 // as a spill candidate since spilling bh doesn't make ebx available.
699 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000700 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
701 if (!Processed.count(*sr))
702 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000703 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000704}
705
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000706static
707RALinScan::IntervalPtrs::iterator
708FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
709 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
710 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000711 if (I->first == LI) return I;
712 return IP.end();
713}
714
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000715static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000716 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000717 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000718 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
719 IP.second, Point);
720 if (I != IP.first->begin()) --I;
721 IP.second = I;
722 }
723}
Chris Lattnercbb56252004-11-18 02:42:27 +0000724
Evan Cheng3f32d652008-06-04 09:18:41 +0000725/// addStackInterval - Create a LiveInterval for stack if the specified live
726/// interval has been spilled.
727static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000728 LiveIntervals *li_,
729 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000730 int SS = vrm_.getStackSlot(cur->reg);
731 if (SS == VirtRegMap::NO_STACK_SLOT)
732 return;
Evan Chengc781a242009-05-03 18:32:42 +0000733
734 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
735 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000736
Evan Cheng3f32d652008-06-04 09:18:41 +0000737 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000738 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000739 VNI = SI.getValNumInfo(0);
740 else
Lang Hames857c4e02009-06-17 21:01:20 +0000741 VNI = SI.getNextValue(0, 0, false, ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000742
743 LiveInterval &RI = li_->getInterval(cur->reg);
744 // FIXME: This may be overly conservative.
745 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000746}
747
Evan Cheng3e172252008-06-20 21:45:16 +0000748/// getConflictWeight - Return the number of conflicts between cur
749/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000750static
751float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
752 MachineRegisterInfo *mri_,
753 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000754 float Conflicts = 0;
755 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
756 E = mri_->reg_end(); I != E; ++I) {
757 MachineInstr *MI = &*I;
758 if (cur->liveAt(li_->getInstructionIndex(MI))) {
759 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
760 Conflicts += powf(10.0f, (float)loopDepth);
761 }
762 }
763 return Conflicts;
764}
765
766/// findIntervalsToSpill - Determine the intervals to spill for the
767/// specified interval. It's passed the physical registers whose spill
768/// weight is the lowest among all the registers whose live intervals
769/// conflict with the interval.
770void RALinScan::findIntervalsToSpill(LiveInterval *cur,
771 std::vector<std::pair<unsigned,float> > &Candidates,
772 unsigned NumCands,
773 SmallVector<LiveInterval*, 8> &SpillIntervals) {
774 // We have figured out the *best* register to spill. But there are other
775 // registers that are pretty good as well (spill weight within 3%). Spill
776 // the one that has fewest defs and uses that conflict with cur.
777 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
778 SmallVector<LiveInterval*, 8> SLIs[3];
779
Bill Wendlingc3115a02009-08-22 20:30:53 +0000780 DEBUG({
781 errs() << "\tConsidering " << NumCands << " candidates: ";
782 for (unsigned i = 0; i != NumCands; ++i)
783 errs() << tri_->getName(Candidates[i].first) << " ";
784 errs() << "\n";
785 });
Evan Cheng3e172252008-06-20 21:45:16 +0000786
787 // Calculate the number of conflicts of each candidate.
788 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
789 unsigned Reg = i->first->reg;
790 unsigned PhysReg = vrm_->getPhys(Reg);
791 if (!cur->overlapsFrom(*i->first, i->second))
792 continue;
793 for (unsigned j = 0; j < NumCands; ++j) {
794 unsigned Candidate = Candidates[j].first;
795 if (tri_->regsOverlap(PhysReg, Candidate)) {
796 if (NumCands > 1)
797 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
798 SLIs[j].push_back(i->first);
799 }
800 }
801 }
802
803 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
804 unsigned Reg = i->first->reg;
805 unsigned PhysReg = vrm_->getPhys(Reg);
806 if (!cur->overlapsFrom(*i->first, i->second-1))
807 continue;
808 for (unsigned j = 0; j < NumCands; ++j) {
809 unsigned Candidate = Candidates[j].first;
810 if (tri_->regsOverlap(PhysReg, Candidate)) {
811 if (NumCands > 1)
812 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
813 SLIs[j].push_back(i->first);
814 }
815 }
816 }
817
818 // Which is the best candidate?
819 unsigned BestCandidate = 0;
820 float MinConflicts = Conflicts[0];
821 for (unsigned i = 1; i != NumCands; ++i) {
822 if (Conflicts[i] < MinConflicts) {
823 BestCandidate = i;
824 MinConflicts = Conflicts[i];
825 }
826 }
827
828 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
829 std::back_inserter(SpillIntervals));
830}
831
832namespace {
833 struct WeightCompare {
834 typedef std::pair<unsigned, float> RegWeightPair;
835 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
836 return LHS.second < RHS.second;
837 }
838 };
839}
840
841static bool weightsAreClose(float w1, float w2) {
842 if (!NewHeuristic)
843 return false;
844
845 float diff = w1 - w2;
846 if (diff <= 0.02f) // Within 0.02f
847 return true;
848 return (diff / w2) <= 0.05f; // Within 5%.
849}
850
Evan Cheng206d1852009-04-20 08:01:12 +0000851LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
852 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
853 if (I == NextReloadMap.end())
854 return 0;
855 return &li_->getInterval(I->second);
856}
857
858void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
859 bool isNew = DowngradedRegs.insert(Reg);
860 isNew = isNew; // Silence compiler warning.
861 assert(isNew && "Multiple reloads holding the same register?");
862 DowngradeMap.insert(std::make_pair(li->reg, Reg));
863 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
864 isNew = DowngradedRegs.insert(*AS);
865 isNew = isNew; // Silence compiler warning.
866 assert(isNew && "Multiple reloads holding the same register?");
867 DowngradeMap.insert(std::make_pair(li->reg, *AS));
868 }
869 ++NumDowngrade;
870}
871
872void RALinScan::UpgradeRegister(unsigned Reg) {
873 if (Reg) {
874 DowngradedRegs.erase(Reg);
875 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
876 DowngradedRegs.erase(*AS);
877 }
878}
879
880namespace {
881 struct LISorter {
882 bool operator()(LiveInterval* A, LiveInterval* B) {
883 return A->beginNumber() < B->beginNumber();
884 }
885 };
886}
887
Chris Lattnercbb56252004-11-18 02:42:27 +0000888/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
889/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000890void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
891 DEBUG(errs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000892
Evan Chengf30a49d2008-04-03 16:40:27 +0000893 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000894 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000895 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000896 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000897 if (!physReg)
898 physReg = *RC->allocation_order_begin(*mf_);
Bill Wendlingc3115a02009-08-22 20:30:53 +0000899 DEBUG(errs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000900 // Note the register is not really in use.
901 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000902 return;
903 }
904
Evan Cheng5b16cd22009-05-01 01:03:49 +0000905 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000906
Chris Lattnera6c17502005-08-22 20:20:42 +0000907 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Chris Lattner365b95f2004-11-18 04:13:02 +0000908 unsigned StartPosition = cur->beginNumber();
Chris Lattnerb9805782005-08-23 22:27:31 +0000909 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000910
Evan Chengd0deec22009-01-20 00:16:18 +0000911 // If start of this live interval is defined by a move instruction and its
912 // source is assigned a physical register that is compatible with the target
913 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000914 // This can happen when the move is from a larger register class to a smaller
915 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000916 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000917 VNInfo *vni = cur->begin()->valno;
Lang Hames857c4e02009-06-17 21:01:20 +0000918 if (vni->def && !vni->isUnused() && vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000919 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000920 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
921 if (CopyMI &&
922 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000923 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000924 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000925 Reg = SrcReg;
926 else if (vrm_->isAssignedReg(SrcReg))
927 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000928 if (Reg) {
929 if (SrcSubReg)
930 Reg = tri_->getSubReg(Reg, SrcSubReg);
931 if (DstSubReg)
932 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
933 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng358dec52009-06-15 08:28:29 +0000934 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000935 }
Evan Chengc92da382007-11-03 07:20:12 +0000936 }
937 }
938 }
939
Evan Cheng5b16cd22009-05-01 01:03:49 +0000940 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +0000941 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000942 for (IntervalPtrs::const_iterator i = inactive_.begin(),
943 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000944 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000945 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +0000946 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +0000947 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000948 // If this is not in a related reg class to the register we're allocating,
949 // don't check it.
950 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
951 cur->overlapsFrom(*i->first, i->second-1)) {
952 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000953 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000954 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000955 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000956 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000957
958 // Speculatively check to see if we can get a register right now. If not,
959 // we know we won't be able to by adding more constraints. If so, we can
960 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
961 // is very bad (it contains all callee clobbered registers for any functions
962 // with a call), so we want to avoid doing that if possible.
963 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000964 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +0000965 if (physReg) {
966 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +0000967 // conflict with it. Check to see if we conflict with it or any of its
968 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +0000969 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000970 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +0000971 RegAliases.insert(*AS);
972
Chris Lattnera411cbc2005-08-22 20:59:30 +0000973 bool ConflictsWithFixed = false;
974 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +0000975 IntervalPtr &IP = fixed_[i];
976 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000977 // Okay, this reg is on the fixed list. Check to see if we actually
978 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000979 LiveInterval *I = IP.first;
980 if (I->endNumber() > StartPosition) {
981 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
982 IP.second = II;
983 if (II != I->begin() && II->start > StartPosition)
984 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +0000985 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000986 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +0000987 break;
988 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000989 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000990 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000991 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000992
993 // Okay, the register picked by our speculative getFreePhysReg call turned
994 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +0000995 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000996 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000997 // For every interval in fixed we overlap with, mark the register as not
998 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000999 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1000 IntervalPtr &IP = fixed_[i];
1001 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001002
1003 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1004 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1005 I->endNumber() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001006 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1007 IP.second = II;
1008 if (II != I->begin() && II->start > StartPosition)
1009 --II;
1010 if (cur->overlapsFrom(*I, II)) {
1011 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001012 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001013 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1014 }
1015 }
1016 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001017
Evan Cheng5b16cd22009-05-01 01:03:49 +00001018 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001019 // future, see if there are any registers available.
1020 physReg = getFreePhysReg(cur);
1021 }
1022 }
1023
Chris Lattnera6c17502005-08-22 20:20:42 +00001024 // Restore the physical register tracker, removing information about the
1025 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001026 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001027
Evan Cheng5b16cd22009-05-01 01:03:49 +00001028 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001029 // the free physical register and add this interval to the active
1030 // list.
1031 if (physReg) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001032 DEBUG(errs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001033 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001034 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001035 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001036 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001037
1038 // "Upgrade" the physical register since it has been allocated.
1039 UpgradeRegister(physReg);
1040 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1041 // "Downgrade" physReg to try to keep physReg from being allocated until
1042 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001043 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001044 DowngradeRegister(cur, physReg);
1045 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001046 return;
1047 }
Bill Wendlingc3115a02009-08-22 20:30:53 +00001048 DEBUG(errs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001049
Chris Lattnera6c17502005-08-22 20:20:42 +00001050 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001051 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001052 for (std::vector<std::pair<unsigned, float> >::iterator
1053 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001054 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001055
1056 // for each interval in active, update spill weights.
1057 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1058 i != e; ++i) {
1059 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001060 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001061 "Can only allocate virtual registers!");
1062 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001063 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001064 }
1065
Bill Wendlingc3115a02009-08-22 20:30:53 +00001066 DEBUG(errs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001067
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001068 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001069 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001070 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001071
1072 bool Found = false;
1073 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001074 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1075 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1076 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1077 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001078 float regWeight = SpillWeights[reg];
1079 if (minWeight > regWeight)
1080 Found = true;
1081 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001082 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001083
1084 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001085 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001086 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1087 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1088 unsigned reg = *i;
1089 // No need to worry about if the alias register size < regsize of RC.
1090 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001091 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1092 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001093 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001094 }
Evan Cheng3e172252008-06-20 21:45:16 +00001095
1096 // Sort all potential spill candidates by weight.
1097 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
1098 minReg = RegsWeights[0].first;
1099 minWeight = RegsWeights[0].second;
1100 if (minWeight == HUGE_VALF) {
1101 // All registers must have inf weight. Just grab one!
1102 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001103 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001104 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001105 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001106 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001107 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1108 // in fixed_. Reset them.
1109 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1110 IntervalPtr &IP = fixed_[i];
1111 LiveInterval *I = IP.first;
1112 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1113 IP.second = I->advanceTo(I->begin(), StartPosition);
1114 }
1115
Evan Cheng206d1852009-04-20 08:01:12 +00001116 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001117 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001118 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00001119 llvm_report_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001120 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001121 return;
1122 }
Evan Cheng3e172252008-06-20 21:45:16 +00001123 }
1124
1125 // Find up to 3 registers to consider as spill candidates.
1126 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1127 while (LastCandidate > 1) {
1128 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1129 break;
1130 --LastCandidate;
1131 }
1132
Bill Wendlingc3115a02009-08-22 20:30:53 +00001133 DEBUG({
1134 errs() << "\t\tregister(s) with min weight(s): ";
1135
1136 for (unsigned i = 0; i != LastCandidate; ++i)
1137 errs() << tri_->getName(RegsWeights[i].first)
1138 << " (" << RegsWeights[i].second << ")\n";
1139 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001140
Evan Cheng206d1852009-04-20 08:01:12 +00001141 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001142 // add any added intervals back to unhandled, and restart
1143 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001144 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001145 DEBUG(errs() << "\t\t\tspilling(c): " << *cur << '\n');
Evan Chengdc377862008-09-30 15:44:16 +00001146 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001147 std::vector<LiveInterval*> added;
1148
1149 if (!NewSpillFramework) {
1150 added = li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_);
Lang Hamesf41538d2009-06-02 16:53:25 +00001151 } else {
Lang Hamese2b201b2009-05-18 19:03:16 +00001152 added = spiller_->spill(cur);
1153 }
1154
Evan Cheng206d1852009-04-20 08:01:12 +00001155 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001156 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001157 if (added.empty())
1158 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001159
Evan Cheng206d1852009-04-20 08:01:12 +00001160 // Merge added with unhandled. Note that we have already sorted
1161 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001162 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001163 // This also update the NextReloadMap. That is, it adds mapping from a
1164 // register defined by a reload from SS to the next reload from SS in the
1165 // same basic block.
1166 MachineBasicBlock *LastReloadMBB = 0;
1167 LiveInterval *LastReload = 0;
1168 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1169 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1170 LiveInterval *ReloadLi = added[i];
1171 if (ReloadLi->weight == HUGE_VALF &&
1172 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1173 unsigned ReloadIdx = ReloadLi->beginNumber();
1174 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1175 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1176 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1177 // Last reload of same SS is in the same MBB. We want to try to
1178 // allocate both reloads the same register and make sure the reg
1179 // isn't clobbered in between if at all possible.
1180 assert(LastReload->beginNumber() < ReloadIdx);
1181 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1182 }
1183 LastReloadMBB = ReloadMBB;
1184 LastReload = ReloadLi;
1185 LastReloadSS = ReloadSS;
1186 }
1187 unhandled_.push(ReloadLi);
1188 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001189 return;
1190 }
1191
Chris Lattner19828d42004-11-18 03:49:30 +00001192 ++NumBacktracks;
1193
Evan Cheng206d1852009-04-20 08:01:12 +00001194 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001195 // to re-run at least this iteration. Since we didn't modify it it
1196 // should go back right in the front of the list
1197 unhandled_.push(cur);
1198
Dan Gohman6f0d0242008-02-10 18:45:23 +00001199 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001200 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001201
Evan Cheng3e172252008-06-20 21:45:16 +00001202 // We spill all intervals aliasing the register with
1203 // minimum weight, rollback to the interval with the earliest
1204 // start point and let the linear scan algorithm run again
1205 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001206
Evan Cheng3e172252008-06-20 21:45:16 +00001207 // Determine which intervals have to be spilled.
1208 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1209
1210 // Set of spilled vregs (used later to rollback properly)
1211 SmallSet<unsigned, 8> spilled;
1212
1213 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001214 // in handled we need to roll back
Lang Hamesf41538d2009-06-02 16:53:25 +00001215
Lang Hamesf41538d2009-06-02 16:53:25 +00001216 LiveInterval *earliestStartInterval = cur;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001217
Evan Cheng3e172252008-06-20 21:45:16 +00001218 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001219 // want to clear (and its aliases). We only spill those that overlap with the
1220 // current interval as the rest do not affect its allocation. we also keep
1221 // track of the earliest start of all spilled live intervals since this will
1222 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001223 std::vector<LiveInterval*> added;
1224 while (!spillIs.empty()) {
1225 LiveInterval *sli = spillIs.back();
1226 spillIs.pop_back();
Bill Wendlingc3115a02009-08-22 20:30:53 +00001227 DEBUG(errs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hamesf41538d2009-06-02 16:53:25 +00001228 earliestStartInterval =
1229 (earliestStartInterval->beginNumber() < sli->beginNumber()) ?
1230 earliestStartInterval : sli;
Lang Hamesfcad1722009-06-04 01:04:22 +00001231
Lang Hamesf41538d2009-06-02 16:53:25 +00001232 std::vector<LiveInterval*> newIs;
1233 if (!NewSpillFramework) {
1234 newIs = li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_);
1235 } else {
1236 newIs = spiller_->spill(sli);
1237 }
Evan Chengc781a242009-05-03 18:32:42 +00001238 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001239 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1240 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001241 }
1242
Lang Hamesfcad1722009-06-04 01:04:22 +00001243 unsigned earliestStart = earliestStartInterval->beginNumber();
Lang Hamesf41538d2009-06-02 16:53:25 +00001244
Bill Wendlingc3115a02009-08-22 20:30:53 +00001245 DEBUG(errs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001246
1247 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001248 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001249 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001250 while (!handled_.empty()) {
1251 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001252 // If this interval starts before t we are done.
Chris Lattner23b71c12004-11-18 01:29:39 +00001253 if (i->beginNumber() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001254 break;
Bill Wendlingc3115a02009-08-22 20:30:53 +00001255 DEBUG(errs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001256 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001257
1258 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001259 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001260 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001261 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001262 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001263 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001264 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001265 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001266 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001267 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001268 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001269 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001270 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001271 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001272 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001273 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001274 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001275 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001276 "Can only allocate virtual registers!");
1277 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001278 unhandled_.push(i);
1279 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001280
Evan Cheng206d1852009-04-20 08:01:12 +00001281 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1282 if (ii == DowngradeMap.end())
1283 // It interval has a preference, it must be defined by a copy. Clear the
1284 // preference now since the source interval allocation may have been
1285 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001286 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001287 else {
1288 UpgradeRegister(ii->second);
1289 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001290 }
1291
Chris Lattner19828d42004-11-18 03:49:30 +00001292 // Rewind the iterators in the active, inactive, and fixed lists back to the
1293 // point we reverted to.
1294 RevertVectorIteratorsTo(active_, earliestStart);
1295 RevertVectorIteratorsTo(inactive_, earliestStart);
1296 RevertVectorIteratorsTo(fixed_, earliestStart);
1297
Evan Cheng206d1852009-04-20 08:01:12 +00001298 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001299 // insert it in active (the next iteration of the algorithm will
1300 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001301 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1302 LiveInterval *HI = handled_[i];
1303 if (!HI->expiredAt(earliestStart) &&
1304 HI->expiredAt(cur->beginNumber())) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001305 DEBUG(errs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001306 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001307 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001308 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001309 }
1310 }
1311
Evan Cheng206d1852009-04-20 08:01:12 +00001312 // Merge added with unhandled.
1313 // This also update the NextReloadMap. That is, it adds mapping from a
1314 // register defined by a reload from SS to the next reload from SS in the
1315 // same basic block.
1316 MachineBasicBlock *LastReloadMBB = 0;
1317 LiveInterval *LastReload = 0;
1318 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1319 std::sort(added.begin(), added.end(), LISorter());
1320 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1321 LiveInterval *ReloadLi = added[i];
1322 if (ReloadLi->weight == HUGE_VALF &&
1323 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1324 unsigned ReloadIdx = ReloadLi->beginNumber();
1325 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1326 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1327 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1328 // Last reload of same SS is in the same MBB. We want to try to
1329 // allocate both reloads the same register and make sure the reg
1330 // isn't clobbered in between if at all possible.
1331 assert(LastReload->beginNumber() < ReloadIdx);
1332 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1333 }
1334 LastReloadMBB = ReloadMBB;
1335 LastReload = ReloadLi;
1336 LastReloadSS = ReloadSS;
1337 }
1338 unhandled_.push(ReloadLi);
1339 }
1340}
1341
Evan Cheng358dec52009-06-15 08:28:29 +00001342unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1343 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001344 unsigned MaxInactiveCount,
1345 SmallVector<unsigned, 256> &inactiveCounts,
1346 bool SkipDGRegs) {
1347 unsigned FreeReg = 0;
1348 unsigned FreeRegInactiveCount = 0;
1349
Evan Chengf9f1da12009-06-18 02:04:01 +00001350 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1351 // Resolve second part of the hint (if possible) given the current allocation.
1352 unsigned physReg = Hint.second;
1353 if (physReg &&
1354 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1355 physReg = vrm_->getPhys(physReg);
1356
Evan Cheng358dec52009-06-15 08:28:29 +00001357 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001358 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001359 assert(I != E && "No allocatable register in this register class!");
1360
1361 // Scan for the first available register.
1362 for (; I != E; ++I) {
1363 unsigned Reg = *I;
1364 // Ignore "downgraded" registers.
1365 if (SkipDGRegs && DowngradedRegs.count(Reg))
1366 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001367 if (isRegAvail(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001368 FreeReg = Reg;
1369 if (FreeReg < inactiveCounts.size())
1370 FreeRegInactiveCount = inactiveCounts[FreeReg];
1371 else
1372 FreeRegInactiveCount = 0;
1373 break;
1374 }
1375 }
1376
1377 // If there are no free regs, or if this reg has the max inactive count,
1378 // return this register.
1379 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount)
1380 return FreeReg;
Evan Cheng358dec52009-06-15 08:28:29 +00001381
Evan Cheng206d1852009-04-20 08:01:12 +00001382 // Continue scanning the registers, looking for the one with the highest
1383 // inactive count. Alkis found that this reduced register pressure very
1384 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1385 // reevaluated now.
1386 for (; I != E; ++I) {
1387 unsigned Reg = *I;
1388 // Ignore "downgraded" registers.
1389 if (SkipDGRegs && DowngradedRegs.count(Reg))
1390 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001391 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Evan Cheng206d1852009-04-20 08:01:12 +00001392 FreeRegInactiveCount < inactiveCounts[Reg]) {
1393 FreeReg = Reg;
1394 FreeRegInactiveCount = inactiveCounts[Reg];
1395 if (FreeRegInactiveCount == MaxInactiveCount)
1396 break; // We found the one with the max inactive count.
1397 }
1398 }
1399
1400 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001401}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001402
Chris Lattnercbb56252004-11-18 02:42:27 +00001403/// getFreePhysReg - return a free physical register for this virtual register
1404/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001405unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001406 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001407 unsigned MaxInactiveCount = 0;
1408
Evan Cheng841ee1a2008-09-18 22:38:47 +00001409 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001410 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1411
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001412 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1413 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001414 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001415 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001416 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001417
1418 // If this is not in a related reg class to the register we're allocating,
1419 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001420 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001421 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1422 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001423 if (inactiveCounts.size() <= reg)
1424 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001425 ++inactiveCounts[reg];
1426 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1427 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001428 }
1429
Evan Cheng20b0abc2007-04-17 20:32:26 +00001430 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001431 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001432 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1433 if (Preference) {
Bill Wendlingc3115a02009-08-22 20:30:53 +00001434 DEBUG(errs() << "(preferred: " << tri_->getName(Preference) << ") ");
Evan Cheng90f95f82009-06-14 20:22:55 +00001435 if (isRegAvail(Preference) &&
1436 RC->contains(Preference))
1437 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001438 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001439
Evan Cheng206d1852009-04-20 08:01:12 +00001440 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001441 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001442 true);
1443 if (FreeReg)
1444 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001445 }
Evan Cheng358dec52009-06-15 08:28:29 +00001446 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001447}
1448
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001449FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001450 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001451}