blob: abbec1ace81a9f787d9d86d8751243a7f13578fa [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "regalloc"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "VirtRegMap.h"
Lang Hames7cf0bfd2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hames8d4e3032009-05-18 19:03:16 +000017#include "Spiller.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "llvm/Function.h"
Evan Cheng14f8a502008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene1d80f1b2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Target/TargetMachine.h"
Owen Andersonbac9ae22008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc4c75f52007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/Support/Debug.h"
Edwin Törökced9ff82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Support/Compiler.h"
Edwin Törökced9ff82009-07-11 13:10:19 +000039#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include <algorithm>
41#include <set>
42#include <queue>
43#include <memory>
44#include <cmath>
Lang Hames86f6afb2009-06-02 16:53:25 +000045
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046using namespace llvm;
47
48STATISTIC(NumIters , "Number of iterations performed");
49STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc4c75f52007-11-03 07:20:12 +000050STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng29b4cf62009-04-20 08:01:12 +000051STATISTIC(NumDowngrade, "Number of registers downgraded");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Evan Chengc5952452008-06-20 21:45:16 +000053static cl::opt<bool>
54NewHeuristic("new-spilling-heuristic",
55 cl::desc("Use new spilling heuristic"),
56 cl::init(false), cl::Hidden);
57
Evan Cheng99dcc172008-10-23 20:43:13 +000058static cl::opt<bool>
59PreSplitIntervals("pre-alloc-split",
60 cl::desc("Pre-register allocation live interval splitting"),
61 cl::init(false), cl::Hidden);
62
Lang Hames8d4e3032009-05-18 19:03:16 +000063static cl::opt<bool>
64NewSpillFramework("new-spill-framework",
65 cl::desc("New spilling framework"),
66 cl::init(false), cl::Hidden);
67
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000069linearscanRegAlloc("linearscan", "linear scan register allocator",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 createLinearScanRegisterAllocator);
71
72namespace {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
74 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000075 RALinScan() : MachineFunctionPass(&ID) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076
77 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersonba926a32008-08-15 18:49:41 +000078 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079 private:
80 /// RelatedRegClasses - This structure is built the first time a function is
81 /// compiled, and keeps track of which register classes have registers that
82 /// belong to multiple classes or have aliases that are in other classes.
83 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson4a472712008-08-13 23:36:23 +000084 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085
Evan Cheng29b4cf62009-04-20 08:01:12 +000086 // NextReloadMap - For each register in the map, it maps to the another
87 // register which is defined by a reload from the same stack slot and
88 // both reloads are in the same basic block.
89 DenseMap<unsigned, unsigned> NextReloadMap;
90
91 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
92 // un-favored for allocation.
93 SmallSet<unsigned, 8> DowngradedRegs;
94
95 // DowngradeMap - A map from virtual registers to physical registers being
96 // downgraded for the virtual registers.
97 DenseMap<unsigned, unsigned> DowngradeMap;
98
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 MachineFunction* mf_;
Evan Chengc5952452008-06-20 21:45:16 +0000100 MachineRegisterInfo* mri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101 const TargetMachine* tm_;
Dan Gohman1e57df32008-02-10 18:45:23 +0000102 const TargetRegisterInfo* tri_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000103 const TargetInstrInfo* tii_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000104 BitVector allocatableRegs_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 LiveIntervals* li_;
Evan Cheng14f8a502008-06-04 09:18:41 +0000106 LiveStacks* ls_;
Evan Cheng26d17df2007-12-11 02:09:15 +0000107 const MachineLoopInfo *loopInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
109 /// handled_ - Intervals are added to the handled_ set in the order of their
110 /// start value. This is uses for backtracking.
111 std::vector<LiveInterval*> handled_;
112
113 /// fixed_ - Intervals that correspond to machine registers.
114 ///
115 IntervalPtrs fixed_;
116
117 /// active_ - Intervals that are currently being processed, and which have a
118 /// live range active for the current point.
119 IntervalPtrs active_;
120
121 /// inactive_ - Intervals that are currently being processed, but which have
122 /// a hold at the current point.
123 IntervalPtrs inactive_;
124
125 typedef std::priority_queue<LiveInterval*,
Owen Andersonba926a32008-08-15 18:49:41 +0000126 SmallVector<LiveInterval*, 64>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 greater_ptr<LiveInterval> > IntervalHeap;
128 IntervalHeap unhandled_;
Evan Cheng99aece72009-05-01 01:03:49 +0000129
130 /// regUse_ - Tracks register usage.
131 SmallVector<unsigned, 32> regUse_;
132 SmallVector<unsigned, 32> regUseBackUp_;
133
134 /// vrm_ - Tracks register assignments.
Owen Andersondd56ab72009-03-13 05:55:11 +0000135 VirtRegMap* vrm_;
Evan Cheng99aece72009-05-01 01:03:49 +0000136
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000137 std::auto_ptr<VirtRegRewriter> rewriter_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138
Lang Hames8d4e3032009-05-18 19:03:16 +0000139 std::auto_ptr<Spiller> spiller_;
140
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141 public:
142 virtual const char* getPassName() const {
143 return "Linear Scan Register Allocator";
144 }
145
146 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
147 AU.addRequired<LiveIntervals>();
Owen Andersonbac9ae22008-10-07 20:22:28 +0000148 if (StrongPHIElim)
149 AU.addRequiredID(StrongPHIEliminationID);
David Greene1d80f1b2007-09-06 16:18:45 +0000150 // Make sure PassManager knows which analyses to make available
151 // to coalescing and which analyses coalescing invalidates.
152 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Cheng99dcc172008-10-23 20:43:13 +0000153 if (PreSplitIntervals)
154 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng14f8a502008-06-04 09:18:41 +0000155 AU.addRequired<LiveStacks>();
156 AU.addPreserved<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000157 AU.addRequired<MachineLoopInfo>();
Bill Wendling62264362008-01-04 20:54:55 +0000158 AU.addPreserved<MachineLoopInfo>();
Owen Andersondd56ab72009-03-13 05:55:11 +0000159 AU.addRequired<VirtRegMap>();
160 AU.addPreserved<VirtRegMap>();
Bill Wendling62264362008-01-04 20:54:55 +0000161 AU.addPreservedID(MachineDominatorsID);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 MachineFunctionPass::getAnalysisUsage(AU);
163 }
164
165 /// runOnMachineFunction - register allocate the whole function
166 bool runOnMachineFunction(MachineFunction&);
167
168 private:
169 /// linearScan - the linear scan algorithm
170 void linearScan();
171
172 /// initIntervalSets - initialize the interval sets.
173 ///
174 void initIntervalSets();
175
176 /// processActiveIntervals - expire old intervals and move non-overlapping
177 /// ones to the inactive list.
178 void processActiveIntervals(unsigned CurPoint);
179
180 /// processInactiveIntervals - expire old intervals and move overlapping
181 /// ones to the active list.
182 void processInactiveIntervals(unsigned CurPoint);
183
Evan Cheng29b4cf62009-04-20 08:01:12 +0000184 /// hasNextReloadInterval - Return the next liveinterval that's being
185 /// defined by a reload from the same SS as the specified one.
186 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
187
188 /// DowngradeRegister - Downgrade a register for allocation.
189 void DowngradeRegister(LiveInterval *li, unsigned Reg);
190
191 /// UpgradeRegister - Upgrade a register for allocation.
192 void UpgradeRegister(unsigned Reg);
193
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 /// assignRegOrStackSlotAtInterval - assign a register if one
195 /// is available, or spill.
196 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
197
Evan Chengc8a4a882009-03-23 22:57:19 +0000198 void updateSpillWeights(std::vector<float> &Weights,
199 unsigned reg, float weight,
200 const TargetRegisterClass *RC);
201
Evan Chengc5952452008-06-20 21:45:16 +0000202 /// findIntervalsToSpill - Determine the intervals to spill for the
203 /// specified interval. It's passed the physical registers whose spill
204 /// weight is the lowest among all the registers whose live intervals
205 /// conflict with the interval.
206 void findIntervalsToSpill(LiveInterval *cur,
207 std::vector<std::pair<unsigned,float> > &Candidates,
208 unsigned NumCands,
209 SmallVector<LiveInterval*, 8> &SpillIntervals);
210
Evan Chengc4c75f52007-11-03 07:20:12 +0000211 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
212 /// try allocate the definition the same register as the source register
213 /// if the register is not defined during live time of the interval. This
214 /// eliminate a copy. This is used to coalesce copies which were not
215 /// coalesced away before allocation either due to dest and src being in
216 /// different register classes or because the coalescer was overly
217 /// conservative.
218 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
219
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 ///
Evan Cheng99aece72009-05-01 01:03:49 +0000221 /// Register usage / availability tracking helpers.
222 ///
223
224 void initRegUses() {
225 regUse_.resize(tri_->getNumRegs(), 0);
226 regUseBackUp_.resize(tri_->getNumRegs(), 0);
227 }
228
229 void finalizeRegUses() {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000230#ifndef NDEBUG
231 // Verify all the registers are "freed".
232 bool Error = false;
233 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
234 if (regUse_[i] != 0) {
235 cerr << tri_->getName(i) << " is still in use!\n";
236 Error = true;
237 }
238 }
239 if (Error)
Edwin Törökced9ff82009-07-11 13:10:19 +0000240 llvm_unreachable();
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000241#endif
Evan Cheng99aece72009-05-01 01:03:49 +0000242 regUse_.clear();
243 regUseBackUp_.clear();
244 }
245
246 void addRegUse(unsigned physReg) {
247 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
248 "should be physical register!");
249 ++regUse_[physReg];
250 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
251 ++regUse_[*as];
252 }
253
254 void delRegUse(unsigned physReg) {
255 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
256 "should be physical register!");
257 assert(regUse_[physReg] != 0);
258 --regUse_[physReg];
259 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
260 assert(regUse_[*as] != 0);
261 --regUse_[*as];
262 }
263 }
264
265 bool isRegAvail(unsigned physReg) const {
266 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
267 "should be physical register!");
268 return regUse_[physReg] == 0;
269 }
270
271 void backUpRegUses() {
272 regUseBackUp_ = regUse_;
273 }
274
275 void restoreRegUses() {
276 regUse_ = regUseBackUp_;
277 }
278
279 ///
280 /// Register handling helpers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 ///
282
283 /// getFreePhysReg - return a free physical register for this virtual
284 /// register interval if we have one, otherwise return 0.
285 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng41169552009-06-15 08:28:29 +0000286 unsigned getFreePhysReg(LiveInterval* cur,
287 const TargetRegisterClass *RC,
Evan Cheng29b4cf62009-04-20 08:01:12 +0000288 unsigned MaxInactiveCount,
289 SmallVector<unsigned, 256> &inactiveCounts,
290 bool SkipDGRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291
292 /// assignVirt2StackSlot - assigns this virtual register to a
293 /// stack slot. returns the stack slot
294 int assignVirt2StackSlot(unsigned virtReg);
295
296 void ComputeRelatedRegClasses();
297
298 template <typename ItTy>
299 void printIntervals(const char* const str, ItTy i, ItTy e) const {
300 if (str) DOUT << str << " intervals:\n";
301 for (; i != e; ++i) {
302 DOUT << "\t" << *i->first << " -> ";
303 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000304 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 reg = vrm_->getPhys(reg);
306 }
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000307 DOUT << tri_->getName(reg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 }
309 }
310 };
311 char RALinScan::ID = 0;
312}
313
Evan Cheng14f8a502008-06-04 09:18:41 +0000314static RegisterPass<RALinScan>
315X("linearscan-regalloc", "Linear Scan Register Allocator");
316
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317void RALinScan::ComputeRelatedRegClasses() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 // First pass, add all reg classes to the union, and determine at least one
319 // reg class that each register is in.
320 bool HasAliases = false;
Evan Cheng29b4cf62009-04-20 08:01:12 +0000321 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
322 E = tri_->regclass_end(); RCI != E; ++RCI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 RelatedRegClasses.insert(*RCI);
324 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
325 I != E; ++I) {
Evan Cheng29b4cf62009-04-20 08:01:12 +0000326 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327
328 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
329 if (PRC) {
330 // Already processed this register. Just make sure we know that
331 // multiple register classes share a register.
332 RelatedRegClasses.unionSets(PRC, *RCI);
333 } else {
334 PRC = *RCI;
335 }
336 }
337 }
338
339 // Second pass, now that we know conservatively what register classes each reg
340 // belongs to, add info about aliases. We don't need to do this for targets
341 // without register aliases.
342 if (HasAliases)
Owen Anderson4a472712008-08-13 23:36:23 +0000343 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
345 I != E; ++I)
Evan Cheng29b4cf62009-04-20 08:01:12 +0000346 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
348}
349
Evan Chengc4c75f52007-11-03 07:20:12 +0000350/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
351/// try allocate the definition the same register as the source register
352/// if the register is not defined during live time of the interval. This
353/// eliminate a copy. This is used to coalesce copies which were not
354/// coalesced away before allocation either due to dest and src being in
355/// different register classes or because the coalescer was overly
356/// conservative.
357unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Chengd78907d2009-06-14 20:22:55 +0000358 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
359 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc4c75f52007-11-03 07:20:12 +0000360 return Reg;
361
Evan Chengdb4b2602009-01-20 00:16:18 +0000362 VNInfo *vni = cur.begin()->valno;
Lang Hames4eb8fc82009-06-17 21:01:20 +0000363 if (!vni->def || vni->isUnused() || !vni->isDefAccurate())
Evan Chengc4c75f52007-11-03 07:20:12 +0000364 return Reg;
365 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng5f356942009-05-12 23:07:00 +0000366 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Chengf97496a2009-01-20 19:12:24 +0000367 if (!CopyMI ||
368 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000369 return Reg;
Evan Cheng5f356942009-05-12 23:07:00 +0000370 PhysReg = SrcReg;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000371 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000372 if (!vrm_->isAssignedReg(SrcReg))
373 return Reg;
Evan Cheng5f356942009-05-12 23:07:00 +0000374 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000375 }
Evan Cheng5f356942009-05-12 23:07:00 +0000376 if (Reg == PhysReg)
Evan Chengc4c75f52007-11-03 07:20:12 +0000377 return Reg;
378
Evan Cheng06b74c52008-09-18 22:38:47 +0000379 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Cheng5f356942009-05-12 23:07:00 +0000380 if (!RC->contains(PhysReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000381 return Reg;
382
383 // Try to coalesce.
Evan Cheng5f356942009-05-12 23:07:00 +0000384 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
385 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
Bill Wendling8eeb9792008-02-26 21:11:01 +0000386 << '\n';
Evan Chengc4c75f52007-11-03 07:20:12 +0000387 vrm_->clearVirt(cur.reg);
Evan Cheng5f356942009-05-12 23:07:00 +0000388 vrm_->assignVirt2Phys(cur.reg, PhysReg);
389
390 // Remove unnecessary kills since a copy does not clobber the register.
391 if (li_->hasInterval(SrcReg)) {
392 LiveInterval &SrcLI = li_->getInterval(SrcReg);
393 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(cur.reg),
394 E = mri_->reg_end(); I != E; ++I) {
395 MachineOperand &O = I.getOperand();
396 if (!O.isUse() || !O.isKill())
397 continue;
398 MachineInstr *MI = &*I;
399 if (SrcLI.liveAt(li_->getDefIndex(li_->getInstructionIndex(MI))))
400 O.setIsKill(false);
401 }
402 }
403
Evan Chengc4c75f52007-11-03 07:20:12 +0000404 ++NumCoalesce;
Evan Cheng785d81e2009-06-04 20:53:36 +0000405 return PhysReg;
Evan Chengc4c75f52007-11-03 07:20:12 +0000406 }
407
408 return Reg;
409}
410
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
412 mf_ = &fn;
Evan Chengc5952452008-06-20 21:45:16 +0000413 mri_ = &fn.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 tm_ = &fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000415 tri_ = tm_->getRegisterInfo();
Evan Chengc4c75f52007-11-03 07:20:12 +0000416 tii_ = tm_->getInstrInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +0000417 allocatableRegs_ = tri_->getAllocatableSet(fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng14f8a502008-06-04 09:18:41 +0000419 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000420 loopInfo = &getAnalysis<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421
David Greene1d80f1b2007-09-06 16:18:45 +0000422 // We don't run the coalescer here because we have no reason to
423 // interact with it. If the coalescer requires interaction, it
424 // won't do anything. If it doesn't require interaction, we assume
425 // it was run as a separate pass.
426
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 // If this is the first function compiled, compute the related reg classes.
428 if (RelatedRegClasses.empty())
429 ComputeRelatedRegClasses();
Evan Cheng99aece72009-05-01 01:03:49 +0000430
431 // Also resize register usage trackers.
432 initRegUses();
433
Owen Andersondd56ab72009-03-13 05:55:11 +0000434 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000435 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hames8d4e3032009-05-18 19:03:16 +0000436
437 if (NewSpillFramework) {
Lang Hames86f6afb2009-06-02 16:53:25 +0000438 spiller_.reset(createSpiller(mf_, li_, ls_, vrm_));
Lang Hames8d4e3032009-05-18 19:03:16 +0000439 }
Lang Hames86f6afb2009-06-02 16:53:25 +0000440
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 initIntervalSets();
442
443 linearScan();
444
445 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000446 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447
Dan Gohman79a9f152008-06-23 23:51:16 +0000448 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng99aece72009-05-01 01:03:49 +0000449
450 finalizeRegUses();
451
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452 fixed_.clear();
453 active_.clear();
454 inactive_.clear();
455 handled_.clear();
Evan Cheng29b4cf62009-04-20 08:01:12 +0000456 NextReloadMap.clear();
457 DowngradedRegs.clear();
458 DowngradeMap.clear();
Lang Hames86f6afb2009-06-02 16:53:25 +0000459 spiller_.reset(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460
461 return true;
462}
463
464/// initIntervalSets - initialize the interval sets.
465///
466void RALinScan::initIntervalSets()
467{
468 assert(unhandled_.empty() && fixed_.empty() &&
469 active_.empty() && inactive_.empty() &&
470 "interval sets should be empty on initialization");
471
Owen Andersonba926a32008-08-15 18:49:41 +0000472 handled_.reserve(li_->getNumIntervals());
473
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000475 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng06b74c52008-09-18 22:38:47 +0000476 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson348d1d82008-08-13 21:49:13 +0000477 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478 } else
Owen Anderson348d1d82008-08-13 21:49:13 +0000479 unhandled_.push(i->second);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 }
481}
482
483void RALinScan::linearScan()
484{
485 // linear scan algorithm
486 DOUT << "********** LINEAR SCAN **********\n";
487 DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n';
488
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490
491 while (!unhandled_.empty()) {
492 // pick the interval with the earliest start point
493 LiveInterval* cur = unhandled_.top();
494 unhandled_.pop();
Evan Chengd48f2bc2007-10-16 21:09:14 +0000495 ++NumIters;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
497
Evan Chenga3186992008-04-03 16:40:27 +0000498 if (!cur->empty()) {
499 processActiveIntervals(cur->beginNumber());
500 processInactiveIntervals(cur->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501
Evan Chenga3186992008-04-03 16:40:27 +0000502 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
503 "Can only allocate virtual registers!");
504 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505
506 // Allocating a virtual register. try to find a free
507 // physical register or spill an interval (possibly this one) in order to
508 // assign it one.
509 assignRegOrStackSlotAtInterval(cur);
510
511 DEBUG(printIntervals("active", active_.begin(), active_.end()));
512 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
513 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514
Evan Cheng99aece72009-05-01 01:03:49 +0000515 // Expire any remaining active intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000516 while (!active_.empty()) {
517 IntervalPtr &IP = active_.back();
518 unsigned reg = IP.first->reg;
519 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000520 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 "Can only allocate virtual registers!");
522 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000523 delRegUse(reg);
Evan Chengd48f2bc2007-10-16 21:09:14 +0000524 active_.pop_back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 }
526
Evan Cheng99aece72009-05-01 01:03:49 +0000527 // Expire any remaining inactive intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000528 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling1817ab82007-11-15 00:40:48 +0000529 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Chengd48f2bc2007-10-16 21:09:14 +0000530 DOUT << "\tinterval " << *i->first << " expired\n");
531 inactive_.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532
Evan Chengcecc8222007-11-17 00:40:40 +0000533 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Chengf5cdf122007-10-17 02:12:22 +0000534 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000535 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Chengf5cdf122007-10-17 02:12:22 +0000536 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000537 LiveInterval &cur = *i->second;
Evan Chengf5cdf122007-10-17 02:12:22 +0000538 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000539 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Chengcecc8222007-11-17 00:40:40 +0000540 if (isPhys)
Owen Anderson348d1d82008-08-13 21:49:13 +0000541 Reg = cur.reg;
Evan Chengf5cdf122007-10-17 02:12:22 +0000542 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000543 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Chengf5cdf122007-10-17 02:12:22 +0000544 if (!Reg)
545 continue;
Evan Chengcecc8222007-11-17 00:40:40 +0000546 // Ignore splited live intervals.
547 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
548 continue;
Evan Cheng9be391d2009-06-04 20:28:22 +0000549
Evan Chengf5cdf122007-10-17 02:12:22 +0000550 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
551 I != E; ++I) {
552 const LiveRange &LR = *I;
Evan Cheng84f9fc22008-10-29 05:06:14 +0000553 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Chengf5cdf122007-10-17 02:12:22 +0000554 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng785d81e2009-06-04 20:53:36 +0000555 if (LiveInMBBs[i] != EntryMBB) {
556 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
557 "Adding a virtual register to livein set?");
Evan Chengf5cdf122007-10-17 02:12:22 +0000558 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng785d81e2009-06-04 20:53:36 +0000559 }
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000560 LiveInMBBs.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561 }
562 }
563 }
564
565 DOUT << *vrm_;
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000566
567 // Look for physical registers that end up not being allocated even though
568 // register allocator had to spill other registers in its register class.
569 if (ls_->getNumIntervals() == 0)
570 return;
Evan Chengd78907d2009-06-14 20:22:55 +0000571 if (!vrm_->FindUnusedRegisters(li_))
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000572 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573}
574
575/// processActiveIntervals - expire old intervals and move non-overlapping ones
576/// to the inactive list.
577void RALinScan::processActiveIntervals(unsigned CurPoint)
578{
579 DOUT << "\tprocessing active intervals:\n";
580
581 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
582 LiveInterval *Interval = active_[i].first;
583 LiveInterval::iterator IntervalPos = active_[i].second;
584 unsigned reg = Interval->reg;
585
586 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
587
588 if (IntervalPos == Interval->end()) { // Remove expired intervals.
589 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000590 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 "Can only allocate virtual registers!");
592 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000593 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594
595 // Pop off the end of the list.
596 active_[i] = active_.back();
597 active_.pop_back();
598 --i; --e;
599
600 } else if (IntervalPos->start > CurPoint) {
601 // Move inactive intervals to inactive list.
602 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000603 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 "Can only allocate virtual registers!");
605 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000606 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 // add to inactive.
608 inactive_.push_back(std::make_pair(Interval, IntervalPos));
609
610 // Pop off the end of the list.
611 active_[i] = active_.back();
612 active_.pop_back();
613 --i; --e;
614 } else {
615 // Otherwise, just update the iterator position.
616 active_[i].second = IntervalPos;
617 }
618 }
619}
620
621/// processInactiveIntervals - expire old intervals and move overlapping
622/// ones to the active list.
623void RALinScan::processInactiveIntervals(unsigned CurPoint)
624{
625 DOUT << "\tprocessing inactive intervals:\n";
626
627 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
628 LiveInterval *Interval = inactive_[i].first;
629 LiveInterval::iterator IntervalPos = inactive_[i].second;
630 unsigned reg = Interval->reg;
631
632 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
633
634 if (IntervalPos == Interval->end()) { // remove expired intervals.
635 DOUT << "\t\tinterval " << *Interval << " expired\n";
636
637 // Pop off the end of the list.
638 inactive_[i] = inactive_.back();
639 inactive_.pop_back();
640 --i; --e;
641 } else if (IntervalPos->start <= CurPoint) {
642 // move re-activated intervals in active list
643 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000644 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645 "Can only allocate virtual registers!");
646 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000647 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 // add to active
649 active_.push_back(std::make_pair(Interval, IntervalPos));
650
651 // Pop off the end of the list.
652 inactive_[i] = inactive_.back();
653 inactive_.pop_back();
654 --i; --e;
655 } else {
656 // Otherwise, just update the iterator position.
657 inactive_[i].second = IntervalPos;
658 }
659 }
660}
661
662/// updateSpillWeights - updates the spill weights of the specifed physical
663/// register and its weight.
Evan Chengc8a4a882009-03-23 22:57:19 +0000664void RALinScan::updateSpillWeights(std::vector<float> &Weights,
665 unsigned reg, float weight,
666 const TargetRegisterClass *RC) {
667 SmallSet<unsigned, 4> Processed;
668 SmallSet<unsigned, 4> SuperAdded;
669 SmallVector<unsigned, 4> Supers;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 Weights[reg] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000671 Processed.insert(reg);
672 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673 Weights[*as] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000674 Processed.insert(*as);
675 if (tri_->isSubRegister(*as, reg) &&
676 SuperAdded.insert(*as) &&
677 RC->contains(*as)) {
678 Supers.push_back(*as);
679 }
680 }
681
682 // If the alias is a super-register, and the super-register is in the
683 // register class we are trying to allocate. Then add the weight to all
684 // sub-registers of the super-register even if they are not aliases.
685 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
686 // bl should get the same spill weight otherwise it will be choosen
687 // as a spill candidate since spilling bh doesn't make ebx available.
688 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000689 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
690 if (!Processed.count(*sr))
691 Weights[*sr] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000692 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693}
694
695static
696RALinScan::IntervalPtrs::iterator
697FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
698 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
699 I != E; ++I)
700 if (I->first == LI) return I;
701 return IP.end();
702}
703
704static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
705 for (unsigned i = 0, e = V.size(); i != e; ++i) {
706 RALinScan::IntervalPtr &IP = V[i];
707 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
708 IP.second, Point);
709 if (I != IP.first->begin()) --I;
710 IP.second = I;
711 }
712}
713
Evan Cheng14f8a502008-06-04 09:18:41 +0000714/// addStackInterval - Create a LiveInterval for stack if the specified live
715/// interval has been spilled.
716static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000717 LiveIntervals *li_,
718 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng14f8a502008-06-04 09:18:41 +0000719 int SS = vrm_.getStackSlot(cur->reg);
720 if (SS == VirtRegMap::NO_STACK_SLOT)
721 return;
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000722
723 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
724 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Chengba221ca2008-06-06 07:54:39 +0000725
Evan Cheng14f8a502008-06-04 09:18:41 +0000726 VNInfo *VNI;
Evan Cheng29f36f52008-10-29 08:39:34 +0000727 if (SI.hasAtLeastOneValue())
Evan Cheng14f8a502008-06-04 09:18:41 +0000728 VNI = SI.getValNumInfo(0);
729 else
Lang Hames4eb8fc82009-06-17 21:01:20 +0000730 VNI = SI.getNextValue(0, 0, false, ls_->getVNInfoAllocator());
Evan Cheng14f8a502008-06-04 09:18:41 +0000731
732 LiveInterval &RI = li_->getInterval(cur->reg);
733 // FIXME: This may be overly conservative.
734 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng14f8a502008-06-04 09:18:41 +0000735}
736
Evan Chengc5952452008-06-20 21:45:16 +0000737/// getConflictWeight - Return the number of conflicts between cur
738/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000739static
740float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
741 MachineRegisterInfo *mri_,
742 const MachineLoopInfo *loopInfo) {
Evan Chengc5952452008-06-20 21:45:16 +0000743 float Conflicts = 0;
744 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
745 E = mri_->reg_end(); I != E; ++I) {
746 MachineInstr *MI = &*I;
747 if (cur->liveAt(li_->getInstructionIndex(MI))) {
748 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
749 Conflicts += powf(10.0f, (float)loopDepth);
750 }
751 }
752 return Conflicts;
753}
754
755/// findIntervalsToSpill - Determine the intervals to spill for the
756/// specified interval. It's passed the physical registers whose spill
757/// weight is the lowest among all the registers whose live intervals
758/// conflict with the interval.
759void RALinScan::findIntervalsToSpill(LiveInterval *cur,
760 std::vector<std::pair<unsigned,float> > &Candidates,
761 unsigned NumCands,
762 SmallVector<LiveInterval*, 8> &SpillIntervals) {
763 // We have figured out the *best* register to spill. But there are other
764 // registers that are pretty good as well (spill weight within 3%). Spill
765 // the one that has fewest defs and uses that conflict with cur.
766 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
767 SmallVector<LiveInterval*, 8> SLIs[3];
768
769 DOUT << "\tConsidering " << NumCands << " candidates: ";
770 DEBUG(for (unsigned i = 0; i != NumCands; ++i)
771 DOUT << tri_->getName(Candidates[i].first) << " ";
772 DOUT << "\n";);
773
774 // Calculate the number of conflicts of each candidate.
775 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
776 unsigned Reg = i->first->reg;
777 unsigned PhysReg = vrm_->getPhys(Reg);
778 if (!cur->overlapsFrom(*i->first, i->second))
779 continue;
780 for (unsigned j = 0; j < NumCands; ++j) {
781 unsigned Candidate = Candidates[j].first;
782 if (tri_->regsOverlap(PhysReg, Candidate)) {
783 if (NumCands > 1)
784 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
785 SLIs[j].push_back(i->first);
786 }
787 }
788 }
789
790 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
791 unsigned Reg = i->first->reg;
792 unsigned PhysReg = vrm_->getPhys(Reg);
793 if (!cur->overlapsFrom(*i->first, i->second-1))
794 continue;
795 for (unsigned j = 0; j < NumCands; ++j) {
796 unsigned Candidate = Candidates[j].first;
797 if (tri_->regsOverlap(PhysReg, Candidate)) {
798 if (NumCands > 1)
799 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
800 SLIs[j].push_back(i->first);
801 }
802 }
803 }
804
805 // Which is the best candidate?
806 unsigned BestCandidate = 0;
807 float MinConflicts = Conflicts[0];
808 for (unsigned i = 1; i != NumCands; ++i) {
809 if (Conflicts[i] < MinConflicts) {
810 BestCandidate = i;
811 MinConflicts = Conflicts[i];
812 }
813 }
814
815 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
816 std::back_inserter(SpillIntervals));
817}
818
819namespace {
820 struct WeightCompare {
821 typedef std::pair<unsigned, float> RegWeightPair;
822 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
823 return LHS.second < RHS.second;
824 }
825 };
826}
827
828static bool weightsAreClose(float w1, float w2) {
829 if (!NewHeuristic)
830 return false;
831
832 float diff = w1 - w2;
833 if (diff <= 0.02f) // Within 0.02f
834 return true;
835 return (diff / w2) <= 0.05f; // Within 5%.
836}
837
Evan Cheng29b4cf62009-04-20 08:01:12 +0000838LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
839 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
840 if (I == NextReloadMap.end())
841 return 0;
842 return &li_->getInterval(I->second);
843}
844
845void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
846 bool isNew = DowngradedRegs.insert(Reg);
847 isNew = isNew; // Silence compiler warning.
848 assert(isNew && "Multiple reloads holding the same register?");
849 DowngradeMap.insert(std::make_pair(li->reg, Reg));
850 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
851 isNew = DowngradedRegs.insert(*AS);
852 isNew = isNew; // Silence compiler warning.
853 assert(isNew && "Multiple reloads holding the same register?");
854 DowngradeMap.insert(std::make_pair(li->reg, *AS));
855 }
856 ++NumDowngrade;
857}
858
859void RALinScan::UpgradeRegister(unsigned Reg) {
860 if (Reg) {
861 DowngradedRegs.erase(Reg);
862 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
863 DowngradedRegs.erase(*AS);
864 }
865}
866
867namespace {
868 struct LISorter {
869 bool operator()(LiveInterval* A, LiveInterval* B) {
870 return A->beginNumber() < B->beginNumber();
871 }
872 };
873}
874
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
876/// spill.
877void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
878{
879 DOUT << "\tallocating current interval: ";
880
Evan Chenga3186992008-04-03 16:40:27 +0000881 // This is an implicitly defined live interval, just assign any register.
Evan Cheng06b74c52008-09-18 22:38:47 +0000882 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chenga3186992008-04-03 16:40:27 +0000883 if (cur->empty()) {
Evan Chengd78907d2009-06-14 20:22:55 +0000884 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chenga3186992008-04-03 16:40:27 +0000885 if (!physReg)
886 physReg = *RC->allocation_order_begin(*mf_);
887 DOUT << tri_->getName(physReg) << '\n';
888 // Note the register is not really in use.
889 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chenga3186992008-04-03 16:40:27 +0000890 return;
891 }
892
Evan Cheng99aece72009-05-01 01:03:49 +0000893 backUpRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894
895 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
896 unsigned StartPosition = cur->beginNumber();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc4c75f52007-11-03 07:20:12 +0000898
Evan Chengdb4b2602009-01-20 00:16:18 +0000899 // If start of this live interval is defined by a move instruction and its
900 // source is assigned a physical register that is compatible with the target
901 // register class, then we should try to assign it the same register.
Evan Chengc4c75f52007-11-03 07:20:12 +0000902 // This can happen when the move is from a larger register class to a smaller
903 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Chengd78907d2009-06-14 20:22:55 +0000904 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengdb4b2602009-01-20 00:16:18 +0000905 VNInfo *vni = cur->begin()->valno;
Lang Hames4eb8fc82009-06-17 21:01:20 +0000906 if (vni->def && !vni->isUnused() && vni->isDefAccurate()) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000907 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengf97496a2009-01-20 19:12:24 +0000908 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
909 if (CopyMI &&
910 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000911 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000912 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000913 Reg = SrcReg;
914 else if (vrm_->isAssignedReg(SrcReg))
915 Reg = vrm_->getPhys(SrcReg);
Evan Chengb10cd052009-04-29 00:42:27 +0000916 if (Reg) {
917 if (SrcSubReg)
918 Reg = tri_->getSubReg(Reg, SrcSubReg);
919 if (DstSubReg)
920 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
921 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng41169552009-06-15 08:28:29 +0000922 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Chengb10cd052009-04-29 00:42:27 +0000923 }
Evan Chengc4c75f52007-11-03 07:20:12 +0000924 }
925 }
926 }
927
Evan Cheng99aece72009-05-01 01:03:49 +0000928 // For every interval in inactive we overlap with, mark the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 // register as not free and update spill weights.
930 for (IntervalPtrs::const_iterator i = inactive_.begin(),
931 e = inactive_.end(); i != e; ++i) {
932 unsigned Reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000933 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 "Can only allocate virtual registers!");
Evan Cheng06b74c52008-09-18 22:38:47 +0000935 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 // If this is not in a related reg class to the register we're allocating,
937 // don't check it.
938 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
939 cur->overlapsFrom(*i->first, i->second-1)) {
940 Reg = vrm_->getPhys(Reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000941 addRegUse(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
943 }
944 }
945
946 // Speculatively check to see if we can get a register right now. If not,
947 // we know we won't be able to by adding more constraints. If so, we can
948 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
949 // is very bad (it contains all callee clobbered registers for any functions
950 // with a call), so we want to avoid doing that if possible.
951 unsigned physReg = getFreePhysReg(cur);
Evan Cheng14cc83f2008-03-11 07:19:34 +0000952 unsigned BestPhysReg = physReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 if (physReg) {
954 // We got a register. However, if it's in the fixed_ list, we might
955 // conflict with it. Check to see if we conflict with it or any of its
956 // aliases.
Evan Chengc4c75f52007-11-03 07:20:12 +0000957 SmallSet<unsigned, 8> RegAliases;
Dan Gohman1e57df32008-02-10 18:45:23 +0000958 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959 RegAliases.insert(*AS);
960
961 bool ConflictsWithFixed = false;
962 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
963 IntervalPtr &IP = fixed_[i];
964 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
965 // Okay, this reg is on the fixed list. Check to see if we actually
966 // conflict.
967 LiveInterval *I = IP.first;
968 if (I->endNumber() > StartPosition) {
969 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
970 IP.second = II;
971 if (II != I->begin() && II->start > StartPosition)
972 --II;
973 if (cur->overlapsFrom(*I, II)) {
974 ConflictsWithFixed = true;
975 break;
976 }
977 }
978 }
979 }
980
981 // Okay, the register picked by our speculative getFreePhysReg call turned
982 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng99aece72009-05-01 01:03:49 +0000983 // regUse_ so we can do an accurate query.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984 if (ConflictsWithFixed) {
985 // For every interval in fixed we overlap with, mark the register as not
986 // free and update spill weights.
987 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
988 IntervalPtr &IP = fixed_[i];
989 LiveInterval *I = IP.first;
990
991 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
992 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
993 I->endNumber() > StartPosition) {
994 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
995 IP.second = II;
996 if (II != I->begin() && II->start > StartPosition)
997 --II;
998 if (cur->overlapsFrom(*I, II)) {
999 unsigned reg = I->reg;
Evan Cheng99aece72009-05-01 01:03:49 +00001000 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1002 }
1003 }
1004 }
1005
Evan Cheng99aece72009-05-01 01:03:49 +00001006 // Using the newly updated regUse_ object, which includes conflicts in the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 // future, see if there are any registers available.
1008 physReg = getFreePhysReg(cur);
1009 }
1010 }
1011
1012 // Restore the physical register tracker, removing information about the
1013 // future.
Evan Cheng99aece72009-05-01 01:03:49 +00001014 restoreRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015
Evan Cheng99aece72009-05-01 01:03:49 +00001016 // If we find a free register, we are done: assign this virtual to
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 // the free physical register and add this interval to the active
1018 // list.
1019 if (physReg) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +00001020 DOUT << tri_->getName(physReg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng99aece72009-05-01 01:03:49 +00001022 addRegUse(physReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 active_.push_back(std::make_pair(cur, cur->begin()));
1024 handled_.push_back(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001025
1026 // "Upgrade" the physical register since it has been allocated.
1027 UpgradeRegister(physReg);
1028 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1029 // "Downgrade" physReg to try to keep physReg from being allocated until
1030 // the next reload from the same SS is allocated.
Evan Cheng41169552009-06-15 08:28:29 +00001031 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001032 DowngradeRegister(cur, physReg);
1033 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 return;
1035 }
1036 DOUT << "no free registers\n";
1037
1038 // Compile the spill weights into an array that is better for scanning.
Evan Chengc5952452008-06-20 21:45:16 +00001039 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 for (std::vector<std::pair<unsigned, float> >::iterator
1041 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Chengc8a4a882009-03-23 22:57:19 +00001042 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043
1044 // for each interval in active, update spill weights.
1045 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1046 i != e; ++i) {
1047 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001048 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 "Can only allocate virtual registers!");
1050 reg = vrm_->getPhys(reg);
Evan Chengc8a4a882009-03-23 22:57:19 +00001051 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 }
1053
1054 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
1055
1056 // Find a register to spill.
1057 float minWeight = HUGE_VALF;
Evan Chengd78907d2009-06-14 20:22:55 +00001058 unsigned minReg = 0;
Evan Chengc5952452008-06-20 21:45:16 +00001059
1060 bool Found = false;
1061 std::vector<std::pair<unsigned,float> > RegsWeights;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1063 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1064 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1065 unsigned reg = *i;
Evan Chengc5952452008-06-20 21:45:16 +00001066 float regWeight = SpillWeights[reg];
1067 if (minWeight > regWeight)
1068 Found = true;
1069 RegsWeights.push_back(std::make_pair(reg, regWeight));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 }
1071
1072 // If we didn't find a register that is spillable, try aliases?
Evan Chengc5952452008-06-20 21:45:16 +00001073 if (!Found) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1075 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1076 unsigned reg = *i;
1077 // No need to worry about if the alias register size < regsize of RC.
1078 // We are going to spill all registers that alias it anyway.
Evan Chengc5952452008-06-20 21:45:16 +00001079 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1080 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng14cc83f2008-03-11 07:19:34 +00001081 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 }
Evan Chengc5952452008-06-20 21:45:16 +00001083
1084 // Sort all potential spill candidates by weight.
1085 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
1086 minReg = RegsWeights[0].first;
1087 minWeight = RegsWeights[0].second;
1088 if (minWeight == HUGE_VALF) {
1089 // All registers must have inf weight. Just grab one!
1090 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona0e65132008-07-22 22:46:49 +00001091 if (cur->weight == HUGE_VALF ||
Evan Chengaf3c4e32008-09-20 01:28:05 +00001092 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Chengc5952452008-06-20 21:45:16 +00001093 // Spill a physical register around defs and uses.
Evan Cheng29b4cf62009-04-20 08:01:12 +00001094 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng70c67fd2009-04-29 07:16:34 +00001095 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1096 // in fixed_. Reset them.
1097 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1098 IntervalPtr &IP = fixed_[i];
1099 LiveInterval *I = IP.first;
1100 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1101 IP.second = I->advanceTo(I->begin(), StartPosition);
1102 }
1103
Evan Cheng29b4cf62009-04-20 08:01:12 +00001104 DowngradedRegs.clear();
Evan Cheng973473b2009-03-23 18:24:37 +00001105 assignRegOrStackSlotAtInterval(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001106 } else {
Edwin Törökced9ff82009-07-11 13:10:19 +00001107 llvm_report_error("Ran out of registers during register allocation!");
Evan Cheng973473b2009-03-23 18:24:37 +00001108 }
Evan Chengaf3c4e32008-09-20 01:28:05 +00001109 return;
1110 }
Evan Chengc5952452008-06-20 21:45:16 +00001111 }
1112
1113 // Find up to 3 registers to consider as spill candidates.
1114 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1115 while (LastCandidate > 1) {
1116 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1117 break;
1118 --LastCandidate;
1119 }
1120
1121 DOUT << "\t\tregister(s) with min weight(s): ";
1122 DEBUG(for (unsigned i = 0; i != LastCandidate; ++i)
1123 DOUT << tri_->getName(RegsWeights[i].first)
1124 << " (" << RegsWeights[i].second << ")\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125
Evan Cheng29b4cf62009-04-20 08:01:12 +00001126 // If the current has the minimum weight, we need to spill it and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127 // add any added intervals back to unhandled, and restart
1128 // linearscan.
1129 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
1130 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Evan Chengc84ea132008-09-30 15:44:16 +00001131 SmallVector<LiveInterval*, 8> spillIs;
Lang Hames8d4e3032009-05-18 19:03:16 +00001132 std::vector<LiveInterval*> added;
1133
1134 if (!NewSpillFramework) {
1135 added = li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_);
Lang Hames86f6afb2009-06-02 16:53:25 +00001136 } else {
Lang Hames8d4e3032009-05-18 19:03:16 +00001137 added = spiller_->spill(cur);
1138 }
1139
Evan Cheng29b4cf62009-04-20 08:01:12 +00001140 std::sort(added.begin(), added.end(), LISorter());
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001141 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 if (added.empty())
1143 return; // Early exit if all spills were folded.
1144
Evan Cheng29b4cf62009-04-20 08:01:12 +00001145 // Merge added with unhandled. Note that we have already sorted
1146 // intervals returned by addIntervalsForSpills by their starting
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147 // point.
Evan Cheng355ac072009-04-20 17:23:48 +00001148 // This also update the NextReloadMap. That is, it adds mapping from a
1149 // register defined by a reload from SS to the next reload from SS in the
1150 // same basic block.
1151 MachineBasicBlock *LastReloadMBB = 0;
1152 LiveInterval *LastReload = 0;
1153 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1154 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1155 LiveInterval *ReloadLi = added[i];
1156 if (ReloadLi->weight == HUGE_VALF &&
1157 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1158 unsigned ReloadIdx = ReloadLi->beginNumber();
1159 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1160 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1161 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1162 // Last reload of same SS is in the same MBB. We want to try to
1163 // allocate both reloads the same register and make sure the reg
1164 // isn't clobbered in between if at all possible.
1165 assert(LastReload->beginNumber() < ReloadIdx);
1166 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1167 }
1168 LastReloadMBB = ReloadMBB;
1169 LastReload = ReloadLi;
1170 LastReloadSS = ReloadSS;
1171 }
1172 unhandled_.push(ReloadLi);
1173 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 return;
1175 }
1176
1177 ++NumBacktracks;
1178
Evan Cheng29b4cf62009-04-20 08:01:12 +00001179 // Push the current interval back to unhandled since we are going
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180 // to re-run at least this iteration. Since we didn't modify it it
1181 // should go back right in the front of the list
1182 unhandled_.push(cur);
1183
Dan Gohman1e57df32008-02-10 18:45:23 +00001184 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001185 "did not choose a register to spill?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186
Evan Chengc5952452008-06-20 21:45:16 +00001187 // We spill all intervals aliasing the register with
1188 // minimum weight, rollback to the interval with the earliest
1189 // start point and let the linear scan algorithm run again
1190 SmallVector<LiveInterval*, 8> spillIs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191
Evan Chengc5952452008-06-20 21:45:16 +00001192 // Determine which intervals have to be spilled.
1193 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1194
1195 // Set of spilled vregs (used later to rollback properly)
1196 SmallSet<unsigned, 8> spilled;
1197
1198 // The earliest start of a Spilled interval indicates up to where
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199 // in handled we need to roll back
Lang Hames86f6afb2009-06-02 16:53:25 +00001200
Lang Hames86f6afb2009-06-02 16:53:25 +00001201 LiveInterval *earliestStartInterval = cur;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202
Evan Chengc5952452008-06-20 21:45:16 +00001203 // Spill live intervals of virtual regs mapped to the physical register we
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204 // want to clear (and its aliases). We only spill those that overlap with the
1205 // current interval as the rest do not affect its allocation. we also keep
1206 // track of the earliest start of all spilled live intervals since this will
1207 // mark our rollback point.
Evan Chengc5952452008-06-20 21:45:16 +00001208 std::vector<LiveInterval*> added;
1209 while (!spillIs.empty()) {
1210 LiveInterval *sli = spillIs.back();
1211 spillIs.pop_back();
1212 DOUT << "\t\t\tspilling(a): " << *sli << '\n';
Lang Hames86f6afb2009-06-02 16:53:25 +00001213 earliestStartInterval =
1214 (earliestStartInterval->beginNumber() < sli->beginNumber()) ?
1215 earliestStartInterval : sli;
Lang Hames95a39c02009-06-04 01:04:22 +00001216
Lang Hames86f6afb2009-06-02 16:53:25 +00001217 std::vector<LiveInterval*> newIs;
1218 if (!NewSpillFramework) {
1219 newIs = li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_);
1220 } else {
1221 newIs = spiller_->spill(sli);
1222 }
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001223 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Chengc5952452008-06-20 21:45:16 +00001224 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1225 spilled.insert(sli->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 }
1227
Lang Hames95a39c02009-06-04 01:04:22 +00001228 unsigned earliestStart = earliestStartInterval->beginNumber();
Lang Hames86f6afb2009-06-02 16:53:25 +00001229
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 DOUT << "\t\trolling back to: " << earliestStart << '\n';
1231
1232 // Scan handled in reverse order up to the earliest start of a
1233 // spilled live interval and undo each one, restoring the state of
1234 // unhandled.
1235 while (!handled_.empty()) {
1236 LiveInterval* i = handled_.back();
1237 // If this interval starts before t we are done.
1238 if (i->beginNumber() < earliestStart)
1239 break;
1240 DOUT << "\t\t\tundo changes for: " << *i << '\n';
1241 handled_.pop_back();
1242
1243 // When undoing a live interval allocation we must know if it is active or
Evan Cheng99aece72009-05-01 01:03:49 +00001244 // inactive to properly update regUse_ and the VirtRegMap.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 IntervalPtrs::iterator it;
1246 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
1247 active_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001248 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 if (!spilled.count(i->reg))
1250 unhandled_.push(i);
Evan Cheng99aece72009-05-01 01:03:49 +00001251 delRegUse(vrm_->getPhys(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252 vrm_->clearVirt(i->reg);
1253 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
1254 inactive_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001255 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256 if (!spilled.count(i->reg))
1257 unhandled_.push(i);
1258 vrm_->clearVirt(i->reg);
1259 } else {
Dan Gohman1e57df32008-02-10 18:45:23 +00001260 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 "Can only allocate virtual registers!");
1262 vrm_->clearVirt(i->reg);
1263 unhandled_.push(i);
1264 }
Evan Chengb6aa6712007-11-04 08:32:21 +00001265
Evan Cheng29b4cf62009-04-20 08:01:12 +00001266 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1267 if (ii == DowngradeMap.end())
1268 // It interval has a preference, it must be defined by a copy. Clear the
1269 // preference now since the source interval allocation may have been
1270 // undone as well.
Evan Cheng41169552009-06-15 08:28:29 +00001271 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001272 else {
1273 UpgradeRegister(ii->second);
1274 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 }
1276
1277 // Rewind the iterators in the active, inactive, and fixed lists back to the
1278 // point we reverted to.
1279 RevertVectorIteratorsTo(active_, earliestStart);
1280 RevertVectorIteratorsTo(inactive_, earliestStart);
1281 RevertVectorIteratorsTo(fixed_, earliestStart);
1282
Evan Cheng29b4cf62009-04-20 08:01:12 +00001283 // Scan the rest and undo each interval that expired after t and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284 // insert it in active (the next iteration of the algorithm will
1285 // put it in inactive if required)
1286 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1287 LiveInterval *HI = handled_[i];
1288 if (!HI->expiredAt(earliestStart) &&
1289 HI->expiredAt(cur->beginNumber())) {
1290 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
1291 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman1e57df32008-02-10 18:45:23 +00001292 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng99aece72009-05-01 01:03:49 +00001293 addRegUse(vrm_->getPhys(HI->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 }
1295 }
1296
Evan Cheng29b4cf62009-04-20 08:01:12 +00001297 // Merge added with unhandled.
1298 // This also update the NextReloadMap. That is, it adds mapping from a
1299 // register defined by a reload from SS to the next reload from SS in the
1300 // same basic block.
1301 MachineBasicBlock *LastReloadMBB = 0;
1302 LiveInterval *LastReload = 0;
1303 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1304 std::sort(added.begin(), added.end(), LISorter());
1305 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1306 LiveInterval *ReloadLi = added[i];
1307 if (ReloadLi->weight == HUGE_VALF &&
1308 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1309 unsigned ReloadIdx = ReloadLi->beginNumber();
1310 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1311 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1312 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1313 // Last reload of same SS is in the same MBB. We want to try to
1314 // allocate both reloads the same register and make sure the reg
1315 // isn't clobbered in between if at all possible.
1316 assert(LastReload->beginNumber() < ReloadIdx);
1317 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1318 }
1319 LastReloadMBB = ReloadMBB;
1320 LastReload = ReloadLi;
1321 LastReloadSS = ReloadSS;
1322 }
1323 unhandled_.push(ReloadLi);
1324 }
1325}
1326
Evan Cheng41169552009-06-15 08:28:29 +00001327unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1328 const TargetRegisterClass *RC,
Evan Cheng29b4cf62009-04-20 08:01:12 +00001329 unsigned MaxInactiveCount,
1330 SmallVector<unsigned, 256> &inactiveCounts,
1331 bool SkipDGRegs) {
1332 unsigned FreeReg = 0;
1333 unsigned FreeRegInactiveCount = 0;
1334
Evan Chenga3cc1a02009-06-18 02:04:01 +00001335 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1336 // Resolve second part of the hint (if possible) given the current allocation.
1337 unsigned physReg = Hint.second;
1338 if (physReg &&
1339 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1340 physReg = vrm_->getPhys(physReg);
1341
Evan Cheng41169552009-06-15 08:28:29 +00001342 TargetRegisterClass::iterator I, E;
Evan Chenga3cc1a02009-06-18 02:04:01 +00001343 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001344 assert(I != E && "No allocatable register in this register class!");
1345
1346 // Scan for the first available register.
1347 for (; I != E; ++I) {
1348 unsigned Reg = *I;
1349 // Ignore "downgraded" registers.
1350 if (SkipDGRegs && DowngradedRegs.count(Reg))
1351 continue;
Evan Cheng99aece72009-05-01 01:03:49 +00001352 if (isRegAvail(Reg)) {
Evan Cheng29b4cf62009-04-20 08:01:12 +00001353 FreeReg = Reg;
1354 if (FreeReg < inactiveCounts.size())
1355 FreeRegInactiveCount = inactiveCounts[FreeReg];
1356 else
1357 FreeRegInactiveCount = 0;
1358 break;
1359 }
1360 }
1361
1362 // If there are no free regs, or if this reg has the max inactive count,
1363 // return this register.
1364 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount)
1365 return FreeReg;
Evan Cheng41169552009-06-15 08:28:29 +00001366
Evan Cheng29b4cf62009-04-20 08:01:12 +00001367 // Continue scanning the registers, looking for the one with the highest
1368 // inactive count. Alkis found that this reduced register pressure very
1369 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1370 // reevaluated now.
1371 for (; I != E; ++I) {
1372 unsigned Reg = *I;
1373 // Ignore "downgraded" registers.
1374 if (SkipDGRegs && DowngradedRegs.count(Reg))
1375 continue;
Evan Cheng99aece72009-05-01 01:03:49 +00001376 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Evan Cheng29b4cf62009-04-20 08:01:12 +00001377 FreeRegInactiveCount < inactiveCounts[Reg]) {
1378 FreeReg = Reg;
1379 FreeRegInactiveCount = inactiveCounts[Reg];
1380 if (FreeRegInactiveCount == MaxInactiveCount)
1381 break; // We found the one with the max inactive count.
1382 }
1383 }
1384
1385 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386}
1387
1388/// getFreePhysReg - return a free physical register for this virtual register
1389/// interval if we have one, otherwise return 0.
1390unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001391 SmallVector<unsigned, 256> inactiveCounts;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 unsigned MaxInactiveCount = 0;
1393
Evan Cheng06b74c52008-09-18 22:38:47 +00001394 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1396
1397 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1398 i != e; ++i) {
1399 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001400 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401 "Can only allocate virtual registers!");
1402
1403 // If this is not in a related reg class to the register we're allocating,
1404 // don't check it.
Evan Cheng06b74c52008-09-18 22:38:47 +00001405 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1407 reg = vrm_->getPhys(reg);
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001408 if (inactiveCounts.size() <= reg)
1409 inactiveCounts.resize(reg+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001410 ++inactiveCounts[reg];
1411 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1412 }
1413 }
1414
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen94464072008-09-24 01:07:17 +00001416 // available first.
Evan Chengd78907d2009-06-14 20:22:55 +00001417 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1418 if (Preference) {
1419 DOUT << "(preferred: " << tri_->getName(Preference) << ") ";
1420 if (isRegAvail(Preference) &&
1421 RC->contains(Preference))
1422 return Preference;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001423 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001424
Evan Cheng29b4cf62009-04-20 08:01:12 +00001425 if (!DowngradedRegs.empty()) {
Evan Cheng41169552009-06-15 08:28:29 +00001426 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng29b4cf62009-04-20 08:01:12 +00001427 true);
1428 if (FreeReg)
1429 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001430 }
Evan Cheng41169552009-06-15 08:28:29 +00001431 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432}
1433
1434FunctionPass* llvm::createLinearScanRegisterAllocator() {
1435 return new RALinScan();
1436}