Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 11 | /// \brief This pass lowers the pseudo control flow instructions to real |
| 12 | /// machine instructions. |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 13 | /// |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 14 | /// All control flow is handled using predicated instructions and |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 15 | /// a predicate stack. Each Scalar ALU controls the operations of 64 Vector |
| 16 | /// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs |
| 17 | /// by writting to the 64-bit EXEC register (each bit corresponds to a |
| 18 | /// single vector ALU). Typically, for predicates, a vector ALU will write |
| 19 | /// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each |
| 20 | /// Vector ALU) and then the ScalarALU will AND the VCC register with the |
| 21 | /// EXEC to update the predicates. |
| 22 | /// |
| 23 | /// For example: |
| 24 | /// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2 |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 25 | /// %SGPR0 = SI_IF %VCC |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 26 | /// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 27 | /// %SGPR0 = SI_ELSE %SGPR0 |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 28 | /// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0 |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 29 | /// SI_END_CF %SGPR0 |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 30 | /// |
| 31 | /// becomes: |
| 32 | /// |
| 33 | /// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask |
| 34 | /// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 35 | /// S_CBRANCH_EXECZ label0 // This instruction is an optional |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 36 | /// // optimization which allows us to |
| 37 | /// // branch if all the bits of |
| 38 | /// // EXEC are zero. |
| 39 | /// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch |
| 40 | /// |
| 41 | /// label0: |
| 42 | /// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block |
| 43 | /// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask |
| 44 | /// S_BRANCH_EXECZ label1 // Use our branch optimization |
| 45 | /// // instruction again. |
| 46 | /// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block |
| 47 | /// label1: |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 48 | /// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 49 | //===----------------------------------------------------------------------===// |
| 50 | |
| 51 | #include "AMDGPU.h" |
| 52 | #include "SIInstrInfo.h" |
| 53 | #include "SIMachineFunctionInfo.h" |
| 54 | #include "llvm/CodeGen/MachineFunction.h" |
| 55 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 56 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 57 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 58 | |
| 59 | using namespace llvm; |
| 60 | |
| 61 | namespace { |
| 62 | |
| 63 | class SILowerControlFlowPass : public MachineFunctionPass { |
| 64 | |
| 65 | private: |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 66 | static const unsigned SkipThreshold = 12; |
| 67 | |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 68 | static char ID; |
Christian Konig | b9e8678 | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 69 | const TargetRegisterInfo *TRI; |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 70 | const TargetInstrInfo *TII; |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 71 | |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 72 | bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To); |
| 73 | |
| 74 | void Skip(MachineInstr &From, MachineOperand &To); |
| 75 | void SkipIfDead(MachineInstr &MI); |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 76 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 77 | void If(MachineInstr &MI); |
| 78 | void Else(MachineInstr &MI); |
| 79 | void Break(MachineInstr &MI); |
| 80 | void IfBreak(MachineInstr &MI); |
| 81 | void ElseBreak(MachineInstr &MI); |
| 82 | void Loop(MachineInstr &MI); |
| 83 | void EndCf(MachineInstr &MI); |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 84 | |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 85 | void Kill(MachineInstr &MI); |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 86 | void Branch(MachineInstr &MI); |
| 87 | |
Christian Konig | b9e8678 | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 88 | void LoadM0(MachineInstr &MI, MachineInstr *MovRel); |
| 89 | void IndirectSrc(MachineInstr &MI); |
| 90 | void IndirectDst(MachineInstr &MI); |
| 91 | |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 92 | public: |
| 93 | SILowerControlFlowPass(TargetMachine &tm) : |
Bill Wendling | b5632b5 | 2013-06-07 20:28:55 +0000 | [diff] [blame^] | 94 | MachineFunctionPass(ID), TRI(0), TII(0) { } |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 95 | |
| 96 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 97 | |
| 98 | const char *getPassName() const { |
| 99 | return "SI Lower control flow instructions"; |
| 100 | } |
| 101 | |
| 102 | }; |
| 103 | |
| 104 | } // End anonymous namespace |
| 105 | |
| 106 | char SILowerControlFlowPass::ID = 0; |
| 107 | |
| 108 | FunctionPass *llvm::createSILowerControlFlowPass(TargetMachine &tm) { |
| 109 | return new SILowerControlFlowPass(tm); |
| 110 | } |
| 111 | |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 112 | bool SILowerControlFlowPass::shouldSkip(MachineBasicBlock *From, |
| 113 | MachineBasicBlock *To) { |
| 114 | |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 115 | unsigned NumInstr = 0; |
| 116 | |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 117 | for (MachineBasicBlock *MBB = From; MBB != To && !MBB->succ_empty(); |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 118 | MBB = *MBB->succ_begin()) { |
| 119 | |
| 120 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 121 | NumInstr < SkipThreshold && I != E; ++I) { |
| 122 | |
| 123 | if (I->isBundle() || !I->isBundled()) |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 124 | if (++NumInstr >= SkipThreshold) |
| 125 | return true; |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 126 | } |
| 127 | } |
| 128 | |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 129 | return false; |
| 130 | } |
| 131 | |
| 132 | void SILowerControlFlowPass::Skip(MachineInstr &From, MachineOperand &To) { |
| 133 | |
| 134 | if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB())) |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 135 | return; |
| 136 | |
| 137 | DebugLoc DL = From.getDebugLoc(); |
| 138 | BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ)) |
| 139 | .addOperand(To) |
| 140 | .addReg(AMDGPU::EXEC); |
| 141 | } |
| 142 | |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 143 | void SILowerControlFlowPass::SkipIfDead(MachineInstr &MI) { |
| 144 | |
| 145 | MachineBasicBlock &MBB = *MI.getParent(); |
| 146 | DebugLoc DL = MI.getDebugLoc(); |
| 147 | |
| 148 | if (!shouldSkip(&MBB, &MBB.getParent()->back())) |
| 149 | return; |
| 150 | |
| 151 | MachineBasicBlock::iterator Insert = &MI; |
| 152 | ++Insert; |
| 153 | |
| 154 | // If the exec mask is non-zero, skip the next two instructions |
| 155 | BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ)) |
| 156 | .addImm(3) |
| 157 | .addReg(AMDGPU::EXEC); |
| 158 | |
| 159 | // Exec mask is zero: Export to NULL target... |
| 160 | BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP)) |
| 161 | .addImm(0) |
| 162 | .addImm(0x09) // V_008DFC_SQ_EXP_NULL |
| 163 | .addImm(0) |
| 164 | .addImm(1) |
| 165 | .addImm(1) |
Christian Konig | e25e490 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 166 | .addReg(AMDGPU::VGPR0) |
| 167 | .addReg(AMDGPU::VGPR0) |
| 168 | .addReg(AMDGPU::VGPR0) |
| 169 | .addReg(AMDGPU::VGPR0); |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 170 | |
| 171 | // ... and terminate wavefront |
| 172 | BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM)); |
| 173 | } |
| 174 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 175 | void SILowerControlFlowPass::If(MachineInstr &MI) { |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 176 | MachineBasicBlock &MBB = *MI.getParent(); |
| 177 | DebugLoc DL = MI.getDebugLoc(); |
| 178 | unsigned Reg = MI.getOperand(0).getReg(); |
| 179 | unsigned Vcc = MI.getOperand(1).getReg(); |
| 180 | |
| 181 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg) |
| 182 | .addReg(Vcc); |
| 183 | |
| 184 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg) |
| 185 | .addReg(AMDGPU::EXEC) |
| 186 | .addReg(Reg); |
| 187 | |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 188 | Skip(MI, MI.getOperand(2)); |
| 189 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 190 | MI.eraseFromParent(); |
| 191 | } |
| 192 | |
| 193 | void SILowerControlFlowPass::Else(MachineInstr &MI) { |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 194 | MachineBasicBlock &MBB = *MI.getParent(); |
| 195 | DebugLoc DL = MI.getDebugLoc(); |
| 196 | unsigned Dst = MI.getOperand(0).getReg(); |
| 197 | unsigned Src = MI.getOperand(1).getReg(); |
| 198 | |
Christian Konig | e981802 | 2013-03-26 14:03:44 +0000 | [diff] [blame] | 199 | BuildMI(MBB, MBB.getFirstNonPHI(), DL, |
| 200 | TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst) |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 201 | .addReg(Src); // Saved EXEC |
| 202 | |
| 203 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC) |
| 204 | .addReg(AMDGPU::EXEC) |
| 205 | .addReg(Dst); |
| 206 | |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 207 | Skip(MI, MI.getOperand(2)); |
| 208 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 209 | MI.eraseFromParent(); |
| 210 | } |
| 211 | |
| 212 | void SILowerControlFlowPass::Break(MachineInstr &MI) { |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 213 | MachineBasicBlock &MBB = *MI.getParent(); |
| 214 | DebugLoc DL = MI.getDebugLoc(); |
| 215 | |
| 216 | unsigned Dst = MI.getOperand(0).getReg(); |
| 217 | unsigned Src = MI.getOperand(1).getReg(); |
| 218 | |
| 219 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 220 | .addReg(AMDGPU::EXEC) |
| 221 | .addReg(Src); |
| 222 | |
| 223 | MI.eraseFromParent(); |
| 224 | } |
| 225 | |
| 226 | void SILowerControlFlowPass::IfBreak(MachineInstr &MI) { |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 227 | MachineBasicBlock &MBB = *MI.getParent(); |
| 228 | DebugLoc DL = MI.getDebugLoc(); |
| 229 | |
| 230 | unsigned Dst = MI.getOperand(0).getReg(); |
| 231 | unsigned Vcc = MI.getOperand(1).getReg(); |
| 232 | unsigned Src = MI.getOperand(2).getReg(); |
| 233 | |
| 234 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 235 | .addReg(Vcc) |
| 236 | .addReg(Src); |
| 237 | |
| 238 | MI.eraseFromParent(); |
| 239 | } |
| 240 | |
| 241 | void SILowerControlFlowPass::ElseBreak(MachineInstr &MI) { |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 242 | MachineBasicBlock &MBB = *MI.getParent(); |
| 243 | DebugLoc DL = MI.getDebugLoc(); |
| 244 | |
| 245 | unsigned Dst = MI.getOperand(0).getReg(); |
| 246 | unsigned Saved = MI.getOperand(1).getReg(); |
| 247 | unsigned Src = MI.getOperand(2).getReg(); |
| 248 | |
| 249 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 250 | .addReg(Saved) |
| 251 | .addReg(Src); |
| 252 | |
| 253 | MI.eraseFromParent(); |
| 254 | } |
| 255 | |
| 256 | void SILowerControlFlowPass::Loop(MachineInstr &MI) { |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 257 | MachineBasicBlock &MBB = *MI.getParent(); |
| 258 | DebugLoc DL = MI.getDebugLoc(); |
| 259 | unsigned Src = MI.getOperand(0).getReg(); |
| 260 | |
| 261 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC) |
| 262 | .addReg(AMDGPU::EXEC) |
| 263 | .addReg(Src); |
| 264 | |
| 265 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ)) |
| 266 | .addOperand(MI.getOperand(1)) |
| 267 | .addReg(AMDGPU::EXEC); |
| 268 | |
| 269 | MI.eraseFromParent(); |
| 270 | } |
| 271 | |
| 272 | void SILowerControlFlowPass::EndCf(MachineInstr &MI) { |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 273 | MachineBasicBlock &MBB = *MI.getParent(); |
| 274 | DebugLoc DL = MI.getDebugLoc(); |
| 275 | unsigned Reg = MI.getOperand(0).getReg(); |
| 276 | |
| 277 | BuildMI(MBB, MBB.getFirstNonPHI(), DL, |
| 278 | TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC) |
| 279 | .addReg(AMDGPU::EXEC) |
| 280 | .addReg(Reg); |
| 281 | |
| 282 | MI.eraseFromParent(); |
| 283 | } |
| 284 | |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 285 | void SILowerControlFlowPass::Branch(MachineInstr &MI) { |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 286 | MachineBasicBlock *Next = MI.getParent()->getNextNode(); |
| 287 | MachineBasicBlock *Target = MI.getOperand(0).getMBB(); |
| 288 | if (Target == Next) |
| 289 | MI.eraseFromParent(); |
| 290 | else |
| 291 | assert(0); |
| 292 | } |
| 293 | |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 294 | void SILowerControlFlowPass::Kill(MachineInstr &MI) { |
| 295 | |
| 296 | MachineBasicBlock &MBB = *MI.getParent(); |
| 297 | DebugLoc DL = MI.getDebugLoc(); |
| 298 | |
| 299 | // Kill is only allowed in pixel shaders |
NAKAMURA Takumi | 9262a64 | 2013-01-21 14:06:48 +0000 | [diff] [blame] | 300 | assert(MBB.getParent()->getInfo<SIMachineFunctionInfo>()->ShaderType == |
| 301 | ShaderType::PIXEL); |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 302 | |
| 303 | // Clear this pixel from the exec mask if the operand is negative |
| 304 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32), AMDGPU::VCC) |
Christian Konig | e25e490 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 305 | .addImm(0) |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 306 | .addOperand(MI.getOperand(0)); |
| 307 | |
| 308 | MI.eraseFromParent(); |
| 309 | } |
| 310 | |
Christian Konig | b9e8678 | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 311 | void SILowerControlFlowPass::LoadM0(MachineInstr &MI, MachineInstr *MovRel) { |
| 312 | |
| 313 | MachineBasicBlock &MBB = *MI.getParent(); |
| 314 | DebugLoc DL = MI.getDebugLoc(); |
| 315 | MachineBasicBlock::iterator I = MI; |
| 316 | |
| 317 | unsigned Save = MI.getOperand(1).getReg(); |
| 318 | unsigned Idx = MI.getOperand(3).getReg(); |
| 319 | |
| 320 | if (AMDGPU::SReg_32RegClass.contains(Idx)) { |
| 321 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0) |
| 322 | .addReg(Idx); |
| 323 | MBB.insert(I, MovRel); |
| 324 | MI.eraseFromParent(); |
| 325 | return; |
| 326 | } |
| 327 | |
| 328 | assert(AMDGPU::SReg_64RegClass.contains(Save)); |
| 329 | assert(AMDGPU::VReg_32RegClass.contains(Idx)); |
| 330 | |
| 331 | // Save the EXEC mask |
| 332 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), Save) |
| 333 | .addReg(AMDGPU::EXEC); |
| 334 | |
| 335 | // Read the next variant into VCC (lower 32 bits) <- also loop target |
| 336 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32_e32), AMDGPU::VCC) |
| 337 | .addReg(Idx); |
| 338 | |
| 339 | // Move index from VCC into M0 |
| 340 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0) |
| 341 | .addReg(AMDGPU::VCC); |
| 342 | |
| 343 | // Compare the just read M0 value to all possible Idx values |
| 344 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32), AMDGPU::VCC) |
| 345 | .addReg(AMDGPU::M0) |
| 346 | .addReg(Idx); |
| 347 | |
| 348 | // Update EXEC, save the original EXEC value to VCC |
| 349 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC) |
| 350 | .addReg(AMDGPU::VCC); |
| 351 | |
| 352 | // Do the actual move |
| 353 | MBB.insert(I, MovRel); |
| 354 | |
| 355 | // Update EXEC, switch all done bits to 0 and all todo bits to 1 |
| 356 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC) |
| 357 | .addReg(AMDGPU::EXEC) |
| 358 | .addReg(AMDGPU::VCC); |
| 359 | |
| 360 | // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover |
| 361 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ)) |
| 362 | .addImm(-7) |
| 363 | .addReg(AMDGPU::EXEC); |
| 364 | |
| 365 | // Restore EXEC |
| 366 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC) |
| 367 | .addReg(Save); |
| 368 | |
| 369 | MI.eraseFromParent(); |
| 370 | } |
| 371 | |
| 372 | void SILowerControlFlowPass::IndirectSrc(MachineInstr &MI) { |
| 373 | |
| 374 | MachineBasicBlock &MBB = *MI.getParent(); |
| 375 | DebugLoc DL = MI.getDebugLoc(); |
| 376 | |
| 377 | unsigned Dst = MI.getOperand(0).getReg(); |
| 378 | unsigned Vec = MI.getOperand(2).getReg(); |
| 379 | unsigned Off = MI.getOperand(4).getImm(); |
| 380 | |
| 381 | MachineInstr *MovRel = |
| 382 | BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst) |
| 383 | .addReg(TRI->getSubReg(Vec, AMDGPU::sub0) + Off) |
| 384 | .addReg(AMDGPU::M0, RegState::Implicit) |
| 385 | .addReg(Vec, RegState::Implicit); |
| 386 | |
| 387 | LoadM0(MI, MovRel); |
| 388 | } |
| 389 | |
| 390 | void SILowerControlFlowPass::IndirectDst(MachineInstr &MI) { |
| 391 | |
| 392 | MachineBasicBlock &MBB = *MI.getParent(); |
| 393 | DebugLoc DL = MI.getDebugLoc(); |
| 394 | |
| 395 | unsigned Dst = MI.getOperand(0).getReg(); |
| 396 | unsigned Off = MI.getOperand(4).getImm(); |
| 397 | unsigned Val = MI.getOperand(5).getReg(); |
| 398 | |
| 399 | MachineInstr *MovRel = |
| 400 | BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32)) |
| 401 | .addReg(TRI->getSubReg(Dst, AMDGPU::sub0) + Off, RegState::Define) |
| 402 | .addReg(Val) |
| 403 | .addReg(AMDGPU::M0, RegState::Implicit) |
| 404 | .addReg(Dst, RegState::Implicit); |
| 405 | |
| 406 | LoadM0(MI, MovRel); |
| 407 | } |
| 408 | |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 409 | bool SILowerControlFlowPass::runOnMachineFunction(MachineFunction &MF) { |
Bill Wendling | b5632b5 | 2013-06-07 20:28:55 +0000 | [diff] [blame^] | 410 | TII = MF.getTarget().getInstrInfo(); |
| 411 | TRI = MF.getTarget().getRegisterInfo(); |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 412 | |
| 413 | bool HaveKill = false; |
Christian Konig | 03cd75e | 2013-03-26 14:03:50 +0000 | [diff] [blame] | 414 | bool NeedWQM = false; |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 415 | unsigned Depth = 0; |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 416 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 417 | for (MachineFunction::iterator BI = MF.begin(), BE = MF.end(); |
| 418 | BI != BE; ++BI) { |
| 419 | |
| 420 | MachineBasicBlock &MBB = *BI; |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 421 | for (MachineBasicBlock::iterator I = MBB.begin(), Next = llvm::next(I); |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 422 | I != MBB.end(); I = Next) { |
| 423 | |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 424 | Next = llvm::next(I); |
| 425 | MachineInstr &MI = *I; |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 426 | switch (MI.getOpcode()) { |
| 427 | default: break; |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 428 | case AMDGPU::SI_IF: |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 429 | ++Depth; |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 430 | If(MI); |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 431 | break; |
| 432 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 433 | case AMDGPU::SI_ELSE: |
| 434 | Else(MI); |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 435 | break; |
| 436 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 437 | case AMDGPU::SI_BREAK: |
| 438 | Break(MI); |
| 439 | break; |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 440 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 441 | case AMDGPU::SI_IF_BREAK: |
| 442 | IfBreak(MI); |
| 443 | break; |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 444 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 445 | case AMDGPU::SI_ELSE_BREAK: |
| 446 | ElseBreak(MI); |
| 447 | break; |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 448 | |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 449 | case AMDGPU::SI_LOOP: |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 450 | ++Depth; |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 451 | Loop(MI); |
| 452 | break; |
| 453 | |
| 454 | case AMDGPU::SI_END_CF: |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 455 | if (--Depth == 0 && HaveKill) { |
| 456 | SkipIfDead(MI); |
| 457 | HaveKill = false; |
| 458 | } |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 459 | EndCf(MI); |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 460 | break; |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 461 | |
Tom Stellard | 935a915 | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 462 | case AMDGPU::SI_KILL: |
| 463 | if (Depth == 0) |
| 464 | SkipIfDead(MI); |
| 465 | else |
| 466 | HaveKill = true; |
| 467 | Kill(MI); |
| 468 | break; |
| 469 | |
Tom Stellard | d09d43a | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 470 | case AMDGPU::S_BRANCH: |
| 471 | Branch(MI); |
| 472 | break; |
Christian Konig | b9e8678 | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 473 | |
| 474 | case AMDGPU::SI_INDIRECT_SRC: |
| 475 | IndirectSrc(MI); |
| 476 | break; |
| 477 | |
| 478 | case AMDGPU::SI_INDIRECT_DST_V2: |
| 479 | case AMDGPU::SI_INDIRECT_DST_V4: |
| 480 | case AMDGPU::SI_INDIRECT_DST_V8: |
| 481 | case AMDGPU::SI_INDIRECT_DST_V16: |
| 482 | IndirectDst(MI); |
| 483 | break; |
Christian Konig | 03cd75e | 2013-03-26 14:03:50 +0000 | [diff] [blame] | 484 | |
| 485 | case AMDGPU::V_INTERP_P1_F32: |
| 486 | case AMDGPU::V_INTERP_P2_F32: |
| 487 | case AMDGPU::V_INTERP_MOV_F32: |
| 488 | NeedWQM = true; |
| 489 | break; |
| 490 | |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 491 | } |
| 492 | } |
| 493 | } |
Tom Stellard | 6b7d99d | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 494 | |
Christian Konig | 03cd75e | 2013-03-26 14:03:50 +0000 | [diff] [blame] | 495 | if (NeedWQM) { |
| 496 | MachineBasicBlock &MBB = MF.front(); |
| 497 | BuildMI(MBB, MBB.getFirstNonPHI(), DebugLoc(), TII->get(AMDGPU::S_WQM_B64), |
| 498 | AMDGPU::EXEC).addReg(AMDGPU::EXEC); |
| 499 | } |
| 500 | |
Tom Stellard | f98f2ce | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 501 | return true; |
| 502 | } |