blob: bc6938b1fdeba46bf2b5920cfe8bb4a6c14ad45c [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
18class InstV8 : Instruction { // SparcV8 instruction baseline
19 field bits<32> Inst;
20
21 let Namespace = "V8";
22
23 bits<2> op;
24 let Inst{31-30} = op; // Top two bits are the 'op' field
25
26 // Bit attributes specific to SparcV8 instructions
27 bit isPasi = 0; // Does this instruction affect an alternate addr space?
28 bit isPrivileged = 0; // Is this a privileged instruction?
Brian Gaekee785e532004-02-25 19:28:19 +000029}
30
Misha Brukmanc42077d2004-09-22 21:38:42 +000031include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000032
Misha Brukman23e6c1f2004-02-26 00:37:12 +000033//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000034// Instruction Pattern Stuff
35//===----------------------------------------------------------------------===//
36
37def simm13 : PatLeaf<(imm), [{
38 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
39 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
40}]>;
41
Chris Lattner57dd3bc2005-12-17 19:37:00 +000042def HI22 : SDNodeXForm<imm, [{
43 // Transformation function: shift the immediate value down into the low bits.
44 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
45}]>;
46
47def SETHIimm : PatLeaf<(imm), [{
48 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
49}], HI22>;
50
Chris Lattner7b0902d2005-12-17 08:26:38 +000051//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000052// Instructions
53//===----------------------------------------------------------------------===//
54
Chris Lattner275f6452004-02-28 19:37:18 +000055// Pseudo instructions.
Chris Lattner17392e02005-12-16 07:13:26 +000056class PseudoInstV8<string asmstr, dag ops> : InstV8 {
57 let AsmString = asmstr;
Chris Lattner3ff57512005-12-16 06:02:58 +000058 dag OperandList = ops;
Chris Lattner275f6452004-02-28 19:37:18 +000059}
Chris Lattner3ff57512005-12-16 06:02:58 +000060def PHI : PseudoInstV8<"PHI", (ops variable_ops)>;
Chris Lattner17392e02005-12-16 07:13:26 +000061def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt",
62 (ops i32imm:$amt)>;
63def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt",
64 (ops i32imm:$amt)>;
65//def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>;
66def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst",
67 (ops IntRegs:$dst)>;
68def FpMOVD : PseudoInstV8<"!FpMOVD", (ops)>; // pseudo 64-bit double move
Chris Lattner275f6452004-02-28 19:37:18 +000069
Brian Gaekea8056fa2004-03-06 05:32:13 +000070// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +000071// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +000072let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
73 let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattner96b84be2005-12-16 06:25:42 +000074 def RET : F3_2<2, 0b111000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000075 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000076 "ret $b, $c, $dst", []>;
Misha Brukman3df04c52004-10-14 22:32:49 +000077 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000078 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +000079 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +000080}
Brian Gaekec3e97012004-05-08 04:21:32 +000081// CMP is a special case of SUBCC where destination is ignored, by setting it to
82// %g0 (hardwired zero).
83// FIXME: should keep track of the fact that it defs the integer condition codes
84let rd = 0 in
Chris Lattner96b84be2005-12-16 06:25:42 +000085 def CMPri: F3_2<2, 0b010100,
Chris Lattner0d8fcd32005-12-17 06:54:41 +000086 (ops IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000087 "cmp $b, $c", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +000088
89// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner96b84be2005-12-16 06:25:42 +000090def LDSB: F3_2<3, 0b001001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000091 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000092 "ldsb [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000093def LDSH: F3_2<3, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000094 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000095 "ldsh [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000096def LDUB: F3_2<3, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000097 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000098 "ldub [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000099def LDUH: F3_2<3, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000100 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000101 "lduh [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000102def LD : F3_2<3, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000103 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000104 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000105def LDD : F3_2<3, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000106 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000107 "ldd [$b+$c], $dst", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000108
Brian Gaeke562d5b02004-06-18 05:19:27 +0000109// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000110def LDFrr : F3_1<3, 0b100000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000111 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000112 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000113def LDFri : F3_2<3, 0b100000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000114 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000115 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000116def LDDFrr : F3_1<3, 0b100011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000117 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000118 "ldd [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000119def LDDFri : F3_2<3, 0b100011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000120 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000121 "ldd [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000122def LDFSRrr: F3_1<3, 0b100001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000123 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000124 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000125def LDFSRri: F3_2<3, 0b100001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000126 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000127 "ld [$b+$c], $dst", []>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000128
Brian Gaeke8542e082004-04-02 20:53:37 +0000129// Section B.4 - Store Integer Instructions, p. 95
Chris Lattner96b84be2005-12-16 06:25:42 +0000130def STB : F3_2<3, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000131 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000132 "stb $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000133def STH : F3_2<3, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000134 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000135 "sth $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000136def ST : F3_2<3, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000137 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000138 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000139def STD : F3_2<3, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000140 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000141 "std $src, [$base+$offset]", []>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000142
143// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000144def STFrr : F3_1<3, 0b100100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000145 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000146 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000147def STFri : F3_2<3, 0b100100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000148 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000149 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000150def STDFrr : F3_1<3, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000151 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000152 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000153def STDFri : F3_2<3, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000154 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000155 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000156def STFSRrr : F3_1<3, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000157 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000158 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000159def STFSRri : F3_2<3, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000160 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000161 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000162def STDFQrr : F3_1<3, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000163 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000164 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000165def STDFQri : F3_2<3, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000166 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000167 "std $src, [$base+$offset]", []>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000168
Brian Gaeke775158d2004-03-04 04:37:45 +0000169// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000170def SETHIi: F2_1<0b100,
171 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000172 "sethi $src, $dst",
173 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000174
Brian Gaeke8542e082004-04-02 20:53:37 +0000175// Section B.10 - NOP Instruction, p. 105
176// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000177let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000178 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000179
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000180// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000181def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000182 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000183 "and $b, $c, $dst",
184 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000185def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000186 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000187 "and $b, $c, $dst",
188 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000189def ANDCCrr : F3_1<2, 0b010001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000190 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000191 "andcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000192def ANDCCri : F3_2<2, 0b010001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000193 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000194 "andcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000195def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000196 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000197 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000198def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000199 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000200 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000201def ANDNCCrr: F3_1<2, 0b010101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000202 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000203 "andncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000204def ANDNCCri: F3_2<2, 0b010101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000205 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000206 "andncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000207def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000208 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000209 "or $b, $c, $dst",
210 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000211def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000212 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000213 "or $b, $c, $dst",
214 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000215def ORCCrr : F3_1<2, 0b010010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000216 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000217 "orcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000218def ORCCri : F3_2<2, 0b010010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000219 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000220 "orcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000221def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000222 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000223 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000224def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000225 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000226 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000227def ORNCCrr : F3_1<2, 0b010110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000228 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000229 "orncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000230def ORNCCri : F3_2<2, 0b010110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000231 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000232 "orncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000233def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000234 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000235 "xor $b, $c, $dst",
236 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000237def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000238 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000239 "xor $b, $c, $dst",
240 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000241def XORCCrr : F3_1<2, 0b010011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000242 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000243 "xorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000244def XORCCri : F3_2<2, 0b010011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000245 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000246 "xorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000247def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000248 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000249 "xnor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000250def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000251 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000252 "xnor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000253def XNORCCrr: F3_1<2, 0b010111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000254 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000255 "xnorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000256def XNORCCri: F3_2<2, 0b010111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000257 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000258 "xnorcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000259
260// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000261def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000262 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000263 "sll $b, $c, $dst",
264 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000265def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000266 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000267 "sll $b, $c, $dst",
268 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000269def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000270 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000271 "srl $b, $c, $dst",
272 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000273def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000274 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000275 "srl $b, $c, $dst",
276 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000277def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000278 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000279 "sra $b, $c, $dst",
280 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000281def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000282 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000283 "sra $b, $c, $dst",
284 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000285
286// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000287def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000288 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000289 "add $b, $c, $dst",
290 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000291def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000292 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000293 "add $b, $c, $dst",
294 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000295def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000296 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000297 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000298def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000299 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000300 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000301def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000302 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000303 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000304def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000305 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000306 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000307def ADDXCCrr: F3_1<2, 0b011000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000308 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000309 "addxcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000310def ADDXCCri: F3_2<2, 0b011000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000311 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000312 "addxcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000313
Brian Gaeke775158d2004-03-04 04:37:45 +0000314// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000315def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000316 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000317 "sub $b, $c, $dst",
318 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000319def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000320 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000321 "sub $b, $c, $dst",
322 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000323def SUBCCrr : F3_1<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000324 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000325 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000326def SUBCCri : F3_2<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000327 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000328 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000329def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000330 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000331 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000332def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000333 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000334 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000335def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000336 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000337 "subxcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000338def SUBXCCri: F3_2<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000339 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000340 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000341
Brian Gaeke032f80f2004-03-16 22:37:13 +0000342// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000343def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000344 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000345 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000346def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000347 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000348 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000349def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000350 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000351 "smul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000352def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000353 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000354 "smul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000355def UMULCCrr: F3_1<2, 0b011010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000356 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000357 "umulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000358def UMULCCri: F3_2<2, 0b011010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000359 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000360 "umulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000361def SMULCCrr: F3_1<2, 0b011011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000362 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000363 "smulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000364def SMULCCri: F3_2<2, 0b011011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000365 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000366 "smulcc $b, $c, $dst", []>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000367
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000368// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000369def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000370 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000371 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000372def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000373 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000374 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000375def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000376 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000377 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000378def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000379 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000380 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000381def UDIVCCrr : F3_1<2, 0b011110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000382 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000383 "udivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000384def UDIVCCri : F3_2<2, 0b011110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000385 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000386 "udivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000387def SDIVCCrr : F3_1<2, 0b011111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000388 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000389 "sdivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000390def SDIVCCri : F3_2<2, 0b011111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000391 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000392 "sdivcc $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000393
Brian Gaekea8056fa2004-03-06 05:32:13 +0000394// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000395def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000396 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000397 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000398def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000399 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000400 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000401def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000402 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000403 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000404def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000405 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000406 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000407
Brian Gaekec3e97012004-05-08 04:21:32 +0000408// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000409
410// conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000411class BranchV8<bits<4> cc, dag ops, string asmstr>
412 : F2_2<cc, 0b010, ops, asmstr> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000413 let isBranch = 1;
414 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000415 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000416}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000417
418let isBarrier = 1 in
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000419 def BA : BranchV8<0b1000, (ops IntRegs:$dst), "ba $dst">;
420def BN : BranchV8<0b0000, (ops IntRegs:$dst), "bn $dst">;
421def BNE : BranchV8<0b1001, (ops IntRegs:$dst), "bne $dst">;
422def BE : BranchV8<0b0001, (ops IntRegs:$dst), "be $dst">;
423def BG : BranchV8<0b1010, (ops IntRegs:$dst), "bg $dst">;
424def BLE : BranchV8<0b0010, (ops IntRegs:$dst), "ble $dst">;
425def BGE : BranchV8<0b1011, (ops IntRegs:$dst), "bge $dst">;
426def BL : BranchV8<0b0011, (ops IntRegs:$dst), "bl $dst">;
427def BGU : BranchV8<0b1100, (ops IntRegs:$dst), "bgu $dst">;
428def BLEU : BranchV8<0b0100, (ops IntRegs:$dst), "bleu $dst">;
429def BCC : BranchV8<0b1101, (ops IntRegs:$dst), "bcc $dst">;
430def BCS : BranchV8<0b0101, (ops IntRegs:$dst), "bcs $dst">;
Brian Gaekec3e97012004-05-08 04:21:32 +0000431
Brian Gaeke4185d032004-07-08 09:08:22 +0000432// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
433
434// floating-point conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000435class FPBranchV8<bits<4> cc, dag ops, string asmstr>
436 : F2_2<cc, 0b110, ops, asmstr> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000437 let isBranch = 1;
438 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000439 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000440}
441
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000442def FBA : FPBranchV8<0b1000, (ops IntRegs:$dst), "fba $dst">;
443def FBN : FPBranchV8<0b0000, (ops IntRegs:$dst), "fbn $dst">;
444def FBU : FPBranchV8<0b0111, (ops IntRegs:$dst), "fbu $dst">;
445def FBG : FPBranchV8<0b0110, (ops IntRegs:$dst), "fbg $dst">;
446def FBUG : FPBranchV8<0b0101, (ops IntRegs:$dst), "fbug $dst">;
447def FBL : FPBranchV8<0b0100, (ops IntRegs:$dst), "fbl $dst">;
448def FBUL : FPBranchV8<0b0011, (ops IntRegs:$dst), "fbul $dst">;
449def FBLG : FPBranchV8<0b0010, (ops IntRegs:$dst), "fblg $dst">;
450def FBNE : FPBranchV8<0b0001, (ops IntRegs:$dst), "fbne $dst">;
451def FBE : FPBranchV8<0b1001, (ops IntRegs:$dst), "fbe $dst">;
452def FBUE : FPBranchV8<0b1010, (ops IntRegs:$dst), "fbue $dst">;
453def FBGE : FPBranchV8<0b1011, (ops IntRegs:$dst), "fbge $dst">;
454def FBUGE: FPBranchV8<0b1100, (ops IntRegs:$dst), "fbuge $dst">;
455def FBLE : FPBranchV8<0b1101, (ops IntRegs:$dst), "fble $dst">;
456def FBULE: FPBranchV8<0b1110, (ops IntRegs:$dst), "fbule $dst">;
457def FBO : FPBranchV8<0b1111, (ops IntRegs:$dst), "fbo $dst">;
Brian Gaeke4185d032004-07-08 09:08:22 +0000458
Brian Gaekeb354b712004-11-16 07:32:09 +0000459
460
Brian Gaeke8542e082004-04-02 20:53:37 +0000461// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000462// This is the only Format 1 instruction
Brian Gaekeb354b712004-11-16 07:32:09 +0000463let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000464 // pc-relative call:
Brian Gaekeb354b712004-11-16 07:32:09 +0000465 let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
466 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Brian Gaeke374b36d2004-09-29 20:45:05 +0000467 def CALL : InstV8 {
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000468 let OperandList = (ops IntRegs:$dst);
Brian Gaeke374b36d2004-09-29 20:45:05 +0000469 bits<30> disp;
470 let op = 1;
471 let Inst{29-0} = disp;
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000472 let AsmString = "call $dst";
Brian Gaeke374b36d2004-09-29 20:45:05 +0000473 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000474
475 // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also
476 // be an implicit def):
477 let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7,
478 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Chris Lattner1c4f4352005-12-16 06:52:00 +0000479 def JMPLrr : F3_1<2, 0b111000,
480 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000481 "jmpl $b+$c, $dst", []>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000482}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000483
Chris Lattner22ede702004-04-07 04:06:46 +0000484// Section B.29 - Write State Register Instructions
Chris Lattner96b84be2005-12-16 06:25:42 +0000485def WRrr : F3_1<2, 0b110000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000486 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000487 "wr $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000488def WRri : F3_2<2, 0b110000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000489 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000490 "wr $b, $c, $dst", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000491
Brian Gaekec53105c2004-06-27 22:53:56 +0000492// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000493def FITOS : F3_3<2, 0b110100, 0b011000100,
494 (ops FPRegs:$dst, FPRegs:$src),
495 "fitos $src, $dst">;
496def FITOD : F3_3<2, 0b110100, 0b011001000,
497 (ops DFPRegs:$dst, DFPRegs:$src),
498 "fitod $src, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000499
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000500// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000501def FSTOI : F3_3<2, 0b110100, 0b011010001,
502 (ops FPRegs:$dst, FPRegs:$src),
503 "fstoi $src, $dst">;
504def FDTOI : F3_3<2, 0b110100, 0b011010010,
505 (ops DFPRegs:$dst, DFPRegs:$src),
506 "fdtoi $src, $dst">;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000507
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000508// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000509def FSTOD : F3_3<2, 0b110100, 0b011001001,
510 (ops DFPRegs:$dst, FPRegs:$src),
511 "fstod $src, $dst">;
512def FDTOS : F3_3<2, 0b110100, 0b011000110,
513 (ops FPRegs:$dst, DFPRegs:$src),
514 "fdtos $src, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000515
Brian Gaekef89cc652004-06-18 06:28:10 +0000516// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000517def FMOVS : F3_3<2, 0b110100, 0b000000001,
518 (ops FPRegs:$dst, FPRegs:$src),
519 "fmovs $src, $dst">;
520def FNEGS : F3_3<2, 0b110100, 0b000000101,
521 (ops FPRegs:$dst, FPRegs:$src),
522 "fnegs $src, $dst">;
523def FABSS : F3_3<2, 0b110100, 0b000001001,
524 (ops FPRegs:$dst, FPRegs:$src),
525 "fabss $src, $dst">;
Brian Gaekef89cc652004-06-18 06:28:10 +0000526
Brian Gaekec53105c2004-06-27 22:53:56 +0000527// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000528def FADDS : F3_3<2, 0b110100, 0b001000001,
529 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
530 "fadds $src1, $src2, $dst">;
531def FADDD : F3_3<2, 0b110100, 0b001000010,
532 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
533 "faddd $src1, $src2, $dst">;
534def FSUBS : F3_3<2, 0b110100, 0b001000101,
535 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
536 "fsubs $src1, $src2, $dst">;
537def FSUBD : F3_3<2, 0b110100, 0b001000110,
538 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
539 "fsubd $src1, $src2, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000540
541// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000542def FMULS : F3_3<2, 0b110100, 0b001001001,
543 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
544 "fmuls $src1, $src2, $dst">;
545def FMULD : F3_3<2, 0b110100, 0b001001010,
546 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
547 "fmuld $src1, $src2, $dst">;
548def FSMULD : F3_3<2, 0b110100, 0b001101001,
549 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
550 "fsmuld $src1, $src2, $dst">;
551def FDIVS : F3_3<2, 0b110100, 0b001001101,
552 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
553 "fdivs $src1, $src2, $dst">;
554def FDIVD : F3_3<2, 0b110100, 0b001001110,
555 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
556 "fdivd $src1, $src2, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000557
Brian Gaeke4185d032004-07-08 09:08:22 +0000558// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000559// Note: the 2nd template arg is different for these guys.
560// Note 2: the result of a FCMP is not available until the 2nd cycle
561// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000562// is modelled with a forced noop after the instruction.
563def FCMPS : F3_3<2, 0b110101, 0b001010001,
564 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000565 "fcmps $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000566def FCMPD : F3_3<2, 0b110101, 0b001010010,
567 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000568 "fcmpd $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000569def FCMPES : F3_3<2, 0b110101, 0b001010101,
570 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000571 "fcmpes $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000572def FCMPED : F3_3<2, 0b110101, 0b001010110,
573 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000574 "fcmped $src1, $src2\n\tnop">;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000575
576//===----------------------------------------------------------------------===//
577// Non-Instruction Patterns
578//===----------------------------------------------------------------------===//
579
580// Small immediates.
581def : Pat<(i32 simm13:$val),
582 (ORri G0, imm:$val)>;