blob: 8d61f49b159cb54ce7d651d24edcb9a83c46649f [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
18class InstV8 : Instruction { // SparcV8 instruction baseline
19 field bits<32> Inst;
20
21 let Namespace = "V8";
22
23 bits<2> op;
24 let Inst{31-30} = op; // Top two bits are the 'op' field
25
26 // Bit attributes specific to SparcV8 instructions
27 bit isPasi = 0; // Does this instruction affect an alternate addr space?
28 bit isPrivileged = 0; // Is this a privileged instruction?
Brian Gaekee785e532004-02-25 19:28:19 +000029}
30
Misha Brukmanc42077d2004-09-22 21:38:42 +000031include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000032
Misha Brukman23e6c1f2004-02-26 00:37:12 +000033//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000034// Instruction Pattern Stuff
35//===----------------------------------------------------------------------===//
36
37def simm13 : PatLeaf<(imm), [{
38 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
39 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
40}]>;
41
42//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000043// Instructions
44//===----------------------------------------------------------------------===//
45
Chris Lattner275f6452004-02-28 19:37:18 +000046// Pseudo instructions.
Chris Lattner17392e02005-12-16 07:13:26 +000047class PseudoInstV8<string asmstr, dag ops> : InstV8 {
48 let AsmString = asmstr;
Chris Lattner3ff57512005-12-16 06:02:58 +000049 dag OperandList = ops;
Chris Lattner275f6452004-02-28 19:37:18 +000050}
Chris Lattner3ff57512005-12-16 06:02:58 +000051def PHI : PseudoInstV8<"PHI", (ops variable_ops)>;
Chris Lattner17392e02005-12-16 07:13:26 +000052def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt",
53 (ops i32imm:$amt)>;
54def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt",
55 (ops i32imm:$amt)>;
56//def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>;
57def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst",
58 (ops IntRegs:$dst)>;
59def FpMOVD : PseudoInstV8<"!FpMOVD", (ops)>; // pseudo 64-bit double move
Chris Lattner275f6452004-02-28 19:37:18 +000060
Brian Gaekea8056fa2004-03-06 05:32:13 +000061// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +000062// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +000063let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
64 let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattner96b84be2005-12-16 06:25:42 +000065 def RET : F3_2<2, 0b111000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000066 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000067 "ret $b, $c, $dst", []>;
Misha Brukman3df04c52004-10-14 22:32:49 +000068 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000069 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +000070 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +000071}
Brian Gaekec3e97012004-05-08 04:21:32 +000072// CMP is a special case of SUBCC where destination is ignored, by setting it to
73// %g0 (hardwired zero).
74// FIXME: should keep track of the fact that it defs the integer condition codes
75let rd = 0 in
Chris Lattner96b84be2005-12-16 06:25:42 +000076 def CMPri: F3_2<2, 0b010100,
Chris Lattner0d8fcd32005-12-17 06:54:41 +000077 (ops IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000078 "cmp $b, $c", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +000079
80// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner96b84be2005-12-16 06:25:42 +000081def LDSB: F3_2<3, 0b001001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000082 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000083 "ldsb [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000084def LDSH: F3_2<3, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000085 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000086 "ldsh [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000087def LDUB: F3_2<3, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000088 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000089 "ldub [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000090def LDUH: F3_2<3, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000091 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000092 "lduh [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000093def LD : F3_2<3, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000094 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000095 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +000096def LDD : F3_2<3, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000097 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +000098 "ldd [$b+$c], $dst", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +000099
Brian Gaeke562d5b02004-06-18 05:19:27 +0000100// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000101def LDFrr : F3_1<3, 0b100000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000102 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000103 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000104def LDFri : F3_2<3, 0b100000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000105 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000106 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000107def LDDFrr : F3_1<3, 0b100011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000108 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000109 "ldd [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000110def LDDFri : F3_2<3, 0b100011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000111 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000112 "ldd [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000113def LDFSRrr: F3_1<3, 0b100001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000114 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000115 "ld [$b+$c], $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000116def LDFSRri: F3_2<3, 0b100001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000117 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000118 "ld [$b+$c], $dst", []>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000119
Brian Gaeke8542e082004-04-02 20:53:37 +0000120// Section B.4 - Store Integer Instructions, p. 95
Chris Lattner96b84be2005-12-16 06:25:42 +0000121def STB : F3_2<3, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000122 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000123 "stb $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000124def STH : F3_2<3, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000125 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000126 "sth $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000127def ST : F3_2<3, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000128 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000129 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000130def STD : F3_2<3, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000131 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000132 "std $src, [$base+$offset]", []>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000133
134// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000135def STFrr : F3_1<3, 0b100100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000136 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000137 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000138def STFri : F3_2<3, 0b100100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000139 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000140 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000141def STDFrr : F3_1<3, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000142 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000143 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000144def STDFri : F3_2<3, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000145 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000146 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000147def STFSRrr : F3_1<3, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000148 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000149 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000150def STFSRri : F3_2<3, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000151 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000152 "st $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000153def STDFQrr : F3_1<3, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000154 (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000155 "std $src, [$base+$offset]", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000156def STDFQri : F3_2<3, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000157 (ops IntRegs:$base, IntRegs:$offset, i32imm:$src),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000158 "std $src, [$base+$offset]", []>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000159
Brian Gaeke775158d2004-03-04 04:37:45 +0000160// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000161def SETHIi: F2_1<0b100,
162 (ops IntRegs:$dst, i32imm:$src),
163 "sethi $src, $dst">;
Brian Gaekee8061732004-03-04 00:56:25 +0000164
Brian Gaeke8542e082004-04-02 20:53:37 +0000165// Section B.10 - NOP Instruction, p. 105
166// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000167let rd = 0, imm22 = 0 in
Chris Lattner13e15012005-12-16 07:18:48 +0000168 def NOP : F2_1<0b100, (ops), "nop">;
Brian Gaeke8542e082004-04-02 20:53:37 +0000169
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000170// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000171def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000172 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000173 "and $b, $c, $dst",
174 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000175def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000176 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000177 "and $b, $c, $dst",
178 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000179def ANDCCrr : F3_1<2, 0b010001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000180 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000181 "andcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000182def ANDCCri : F3_2<2, 0b010001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000183 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000184 "andcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000185def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000186 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000187 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000188def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000189 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000190 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000191def ANDNCCrr: F3_1<2, 0b010101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000192 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000193 "andncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000194def ANDNCCri: F3_2<2, 0b010101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000195 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000196 "andncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000197def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000198 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000199 "or $b, $c, $dst",
200 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000201def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000202 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000203 "or $b, $c, $dst",
204 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000205def ORCCrr : F3_1<2, 0b010010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000206 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000207 "orcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000208def ORCCri : F3_2<2, 0b010010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000209 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000210 "orcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000211def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000212 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000213 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000214def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000215 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000216 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000217def ORNCCrr : F3_1<2, 0b010110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000218 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000219 "orncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000220def ORNCCri : F3_2<2, 0b010110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000221 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000222 "orncc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000223def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000224 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000225 "xor $b, $c, $dst",
226 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000227def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000228 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000229 "xor $b, $c, $dst",
230 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000231def XORCCrr : F3_1<2, 0b010011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000232 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000233 "xorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000234def XORCCri : F3_2<2, 0b010011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000235 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000236 "xorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000237def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000238 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000239 "xnor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000240def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000241 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000242 "xnor $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000243def XNORCCrr: F3_1<2, 0b010111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000244 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000245 "xnorcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000246def XNORCCri: F3_2<2, 0b010111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000247 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000248 "xnorcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000249
250// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000251def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000252 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000253 "sll $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000254def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000255 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000256 "sll $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000257def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000258 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000259 "srl $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000260def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000261 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000262 "srl $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000263def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000264 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000265 "sra $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000266def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000267 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000268 "sla $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000269
270// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000271def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000272 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000273 "add $b, $c, $dst",
274 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000275def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000276 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000277 "add $b, $c, $dst",
278 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000279def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000280 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000281 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000282def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000283 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000284 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000285def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000286 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000287 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000288def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000289 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000290 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000291def ADDXCCrr: F3_1<2, 0b011000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000292 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000293 "addxcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000294def ADDXCCri: F3_2<2, 0b011000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000295 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000296 "addxcc $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000297
Brian Gaeke775158d2004-03-04 04:37:45 +0000298// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000299def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000300 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000301 "sub $b, $c, $dst",
302 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000303def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000304 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000305 "sub $b, $c, $dst",
306 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000307def SUBCCrr : F3_1<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000308 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000309 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000310def SUBCCri : F3_2<2, 0b010100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000311 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000312 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000313def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000314 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000315 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000316def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000317 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000318 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000319def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000320 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000321 "subxcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000322def SUBXCCri: F3_2<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000323 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000324 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000325
Brian Gaeke032f80f2004-03-16 22:37:13 +0000326// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000327def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000328 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000329 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000330def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000331 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000332 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000333def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000334 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000335 "smul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000336def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000337 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000338 "smul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000339def UMULCCrr: F3_1<2, 0b011010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000340 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000341 "umulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000342def UMULCCri: F3_2<2, 0b011010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000343 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000344 "umulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000345def SMULCCrr: F3_1<2, 0b011011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000346 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000347 "smulcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000348def SMULCCri: F3_2<2, 0b011011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000349 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000350 "smulcc $b, $c, $dst", []>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000351
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000352// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000353def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000354 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000355 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000356def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000357 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000358 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000359def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000360 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000361 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000362def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000363 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000364 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000365def UDIVCCrr : F3_1<2, 0b011110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000366 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000367 "udivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000368def UDIVCCri : F3_2<2, 0b011110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000369 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000370 "udivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000371def SDIVCCrr : F3_1<2, 0b011111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000372 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000373 "sdivcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000374def SDIVCCri : F3_2<2, 0b011111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000375 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000376 "sdivcc $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000377
Brian Gaekea8056fa2004-03-06 05:32:13 +0000378// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000379def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000380 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000381 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000382def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000383 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000384 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000385def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000386 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000387 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000388def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000389 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000390 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000391
Brian Gaekec3e97012004-05-08 04:21:32 +0000392// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000393
394// conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000395class BranchV8<bits<4> cc, dag ops, string asmstr>
396 : F2_2<cc, 0b010, ops, asmstr> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000397 let isBranch = 1;
398 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000399 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000400}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000401
402let isBarrier = 1 in
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000403 def BA : BranchV8<0b1000, (ops IntRegs:$dst), "ba $dst">;
404def BN : BranchV8<0b0000, (ops IntRegs:$dst), "bn $dst">;
405def BNE : BranchV8<0b1001, (ops IntRegs:$dst), "bne $dst">;
406def BE : BranchV8<0b0001, (ops IntRegs:$dst), "be $dst">;
407def BG : BranchV8<0b1010, (ops IntRegs:$dst), "bg $dst">;
408def BLE : BranchV8<0b0010, (ops IntRegs:$dst), "ble $dst">;
409def BGE : BranchV8<0b1011, (ops IntRegs:$dst), "bge $dst">;
410def BL : BranchV8<0b0011, (ops IntRegs:$dst), "bl $dst">;
411def BGU : BranchV8<0b1100, (ops IntRegs:$dst), "bgu $dst">;
412def BLEU : BranchV8<0b0100, (ops IntRegs:$dst), "bleu $dst">;
413def BCC : BranchV8<0b1101, (ops IntRegs:$dst), "bcc $dst">;
414def BCS : BranchV8<0b0101, (ops IntRegs:$dst), "bcs $dst">;
Brian Gaekec3e97012004-05-08 04:21:32 +0000415
Brian Gaeke4185d032004-07-08 09:08:22 +0000416// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
417
418// floating-point conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000419class FPBranchV8<bits<4> cc, dag ops, string asmstr>
420 : F2_2<cc, 0b110, ops, asmstr> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000421 let isBranch = 1;
422 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000423 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000424}
425
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000426def FBA : FPBranchV8<0b1000, (ops IntRegs:$dst), "fba $dst">;
427def FBN : FPBranchV8<0b0000, (ops IntRegs:$dst), "fbn $dst">;
428def FBU : FPBranchV8<0b0111, (ops IntRegs:$dst), "fbu $dst">;
429def FBG : FPBranchV8<0b0110, (ops IntRegs:$dst), "fbg $dst">;
430def FBUG : FPBranchV8<0b0101, (ops IntRegs:$dst), "fbug $dst">;
431def FBL : FPBranchV8<0b0100, (ops IntRegs:$dst), "fbl $dst">;
432def FBUL : FPBranchV8<0b0011, (ops IntRegs:$dst), "fbul $dst">;
433def FBLG : FPBranchV8<0b0010, (ops IntRegs:$dst), "fblg $dst">;
434def FBNE : FPBranchV8<0b0001, (ops IntRegs:$dst), "fbne $dst">;
435def FBE : FPBranchV8<0b1001, (ops IntRegs:$dst), "fbe $dst">;
436def FBUE : FPBranchV8<0b1010, (ops IntRegs:$dst), "fbue $dst">;
437def FBGE : FPBranchV8<0b1011, (ops IntRegs:$dst), "fbge $dst">;
438def FBUGE: FPBranchV8<0b1100, (ops IntRegs:$dst), "fbuge $dst">;
439def FBLE : FPBranchV8<0b1101, (ops IntRegs:$dst), "fble $dst">;
440def FBULE: FPBranchV8<0b1110, (ops IntRegs:$dst), "fbule $dst">;
441def FBO : FPBranchV8<0b1111, (ops IntRegs:$dst), "fbo $dst">;
Brian Gaeke4185d032004-07-08 09:08:22 +0000442
Brian Gaekeb354b712004-11-16 07:32:09 +0000443
444
Brian Gaeke8542e082004-04-02 20:53:37 +0000445// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000446// This is the only Format 1 instruction
Brian Gaekeb354b712004-11-16 07:32:09 +0000447let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000448 // pc-relative call:
Brian Gaekeb354b712004-11-16 07:32:09 +0000449 let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
450 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Brian Gaeke374b36d2004-09-29 20:45:05 +0000451 def CALL : InstV8 {
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000452 let OperandList = (ops IntRegs:$dst);
Brian Gaeke374b36d2004-09-29 20:45:05 +0000453 bits<30> disp;
454 let op = 1;
455 let Inst{29-0} = disp;
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000456 let AsmString = "call $dst";
Brian Gaeke374b36d2004-09-29 20:45:05 +0000457 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000458
459 // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also
460 // be an implicit def):
461 let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7,
462 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Chris Lattner1c4f4352005-12-16 06:52:00 +0000463 def JMPLrr : F3_1<2, 0b111000,
464 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000465 "jmpl $b+$c, $dst", []>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000466}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000467
Chris Lattner22ede702004-04-07 04:06:46 +0000468// Section B.29 - Write State Register Instructions
Chris Lattner96b84be2005-12-16 06:25:42 +0000469def WRrr : F3_1<2, 0b110000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000470 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000471 "wr $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000472def WRri : F3_2<2, 0b110000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000473 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000474 "wr $b, $c, $dst", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000475
Brian Gaekec53105c2004-06-27 22:53:56 +0000476// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000477def FITOS : F3_3<2, 0b110100, 0b011000100,
478 (ops FPRegs:$dst, FPRegs:$src),
479 "fitos $src, $dst">;
480def FITOD : F3_3<2, 0b110100, 0b011001000,
481 (ops DFPRegs:$dst, DFPRegs:$src),
482 "fitod $src, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000483
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000484// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000485def FSTOI : F3_3<2, 0b110100, 0b011010001,
486 (ops FPRegs:$dst, FPRegs:$src),
487 "fstoi $src, $dst">;
488def FDTOI : F3_3<2, 0b110100, 0b011010010,
489 (ops DFPRegs:$dst, DFPRegs:$src),
490 "fdtoi $src, $dst">;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000491
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000492// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000493def FSTOD : F3_3<2, 0b110100, 0b011001001,
494 (ops DFPRegs:$dst, FPRegs:$src),
495 "fstod $src, $dst">;
496def FDTOS : F3_3<2, 0b110100, 0b011000110,
497 (ops FPRegs:$dst, DFPRegs:$src),
498 "fdtos $src, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000499
Brian Gaekef89cc652004-06-18 06:28:10 +0000500// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000501def FMOVS : F3_3<2, 0b110100, 0b000000001,
502 (ops FPRegs:$dst, FPRegs:$src),
503 "fmovs $src, $dst">;
504def FNEGS : F3_3<2, 0b110100, 0b000000101,
505 (ops FPRegs:$dst, FPRegs:$src),
506 "fnegs $src, $dst">;
507def FABSS : F3_3<2, 0b110100, 0b000001001,
508 (ops FPRegs:$dst, FPRegs:$src),
509 "fabss $src, $dst">;
Brian Gaekef89cc652004-06-18 06:28:10 +0000510
Brian Gaekec53105c2004-06-27 22:53:56 +0000511// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000512def FADDS : F3_3<2, 0b110100, 0b001000001,
513 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
514 "fadds $src1, $src2, $dst">;
515def FADDD : F3_3<2, 0b110100, 0b001000010,
516 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
517 "faddd $src1, $src2, $dst">;
518def FSUBS : F3_3<2, 0b110100, 0b001000101,
519 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
520 "fsubs $src1, $src2, $dst">;
521def FSUBD : F3_3<2, 0b110100, 0b001000110,
522 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
523 "fsubd $src1, $src2, $dst">;
Brian Gaekec53105c2004-06-27 22:53:56 +0000524
525// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000526def FMULS : F3_3<2, 0b110100, 0b001001001,
527 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
528 "fmuls $src1, $src2, $dst">;
529def FMULD : F3_3<2, 0b110100, 0b001001010,
530 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
531 "fmuld $src1, $src2, $dst">;
532def FSMULD : F3_3<2, 0b110100, 0b001101001,
533 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
534 "fsmuld $src1, $src2, $dst">;
535def FDIVS : F3_3<2, 0b110100, 0b001001101,
536 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
537 "fdivs $src1, $src2, $dst">;
538def FDIVD : F3_3<2, 0b110100, 0b001001110,
539 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
540 "fdivd $src1, $src2, $dst">;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000541
Brian Gaeke4185d032004-07-08 09:08:22 +0000542// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000543// Note: the 2nd template arg is different for these guys.
544// Note 2: the result of a FCMP is not available until the 2nd cycle
545// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000546// is modelled with a forced noop after the instruction.
547def FCMPS : F3_3<2, 0b110101, 0b001010001,
548 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000549 "fcmps $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000550def FCMPD : F3_3<2, 0b110101, 0b001010010,
551 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000552 "fcmpd $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000553def FCMPES : F3_3<2, 0b110101, 0b001010101,
554 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000555 "fcmpes $src1, $src2\n\tnop">;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000556def FCMPED : F3_3<2, 0b110101, 0b001010110,
557 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000558 "fcmped $src1, $src2\n\tnop">;