blob: bd25f42d9b0df770eeeea2143f08e71856e76076 [file] [log] [blame]
Akira Hatanaka90db35a2013-02-14 23:20:15 +00001//===-- MipsDelaySlotFiller.cpp - Mips Delay Slot Filler ------------------===//
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +00009//
Akira Hatanaka90db35a2013-02-14 23:20:15 +000010// Simple pass to fill delay slots with useful instructions.
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000013
14#define DEBUG_TYPE "delay-slot-filler"
15
16#include "Mips.h"
17#include "MipsTargetMachine.h"
Akira Hatanakacd7319d2013-02-14 23:40:57 +000018#include "llvm/ADT/BitVector.h"
Akira Hatanakaa56f4112013-03-01 00:16:31 +000019#include "llvm/ADT/SmallPtrSet.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Akira Hatanakaa56f4112013-03-01 00:16:31 +000021#include "llvm/Analysis/AliasAnalysis.h"
22#include "llvm/Analysis/ValueTracking.h"
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Akira Hatanakaa56f4112013-03-01 00:16:31 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Akira Hatanakaa3defb02011-09-29 23:52:13 +000026#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000027#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Target/TargetMachine.h"
Akira Hatanakaa3defb02011-09-29 23:52:13 +000029#include "llvm/Target/TargetRegisterInfo.h"
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000030
31using namespace llvm;
32
33STATISTIC(FilledSlots, "Number of delay slots filled");
Akira Hatanaka98f4d4d2011-10-05 01:19:13 +000034STATISTIC(UsefulSlots, "Number of delay slots filled with instructions that"
Akira Hatanaka176965f2011-10-05 02:22:49 +000035 " are not NOP.");
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000036
Akira Hatanaka6522a9e2012-08-22 02:51:28 +000037static cl::opt<bool> DisableDelaySlotFiller(
38 "disable-mips-delay-filler",
Akira Hatanakaa3defb02011-09-29 23:52:13 +000039 cl::init(false),
Akira Hatanaka90db35a2013-02-14 23:20:15 +000040 cl::desc("Fill all delay slots with NOPs."),
Akira Hatanakaa3defb02011-09-29 23:52:13 +000041 cl::Hidden);
42
Akira Hatanakaf9c3f3b2012-05-14 23:59:17 +000043// This option can be used to silence complaints by machine verifier passes.
44static cl::opt<bool> SkipDelaySlotFiller(
45 "skip-mips-delay-filler",
46 cl::init(false),
47 cl::desc("Skip MIPS' delay slot filling pass."),
48 cl::Hidden);
49
Akira Hatanakae7606752013-03-01 00:50:52 +000050static cl::opt<bool> DisableForwardSearch(
51 "disable-mips-df-forward-search",
52 cl::init(true),
53 cl::desc("Disallow MIPS delay filler to search forward."),
54 cl::Hidden);
55
Akira Hatanakab8bc8cc2013-03-01 01:02:36 +000056static cl::opt<bool> DisableSuccBBSearch(
57 "disable-mips-df-succbb-search",
58 cl::init(true),
59 cl::desc("Disallow MIPS delay filler to search successor basic blocks."),
60 cl::Hidden);
61
62static cl::opt<bool> DisableBackwardSearch(
63 "disable-mips-df-backward-search",
64 cl::init(false),
65 cl::desc("Disallow MIPS delay filler to search backward."),
66 cl::Hidden);
67
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000068namespace {
Akira Hatanaka70cdcd52013-02-26 01:30:05 +000069 class RegDefsUses {
70 public:
71 RegDefsUses(TargetMachine &TM);
72 void init(const MachineInstr &MI);
Akira Hatanakae7606752013-03-01 00:50:52 +000073
74 /// This function sets all caller-saved registers in Defs.
75 void setCallerSaved(const MachineInstr &MI);
76
Akira Hatanaka70cdcd52013-02-26 01:30:05 +000077 bool update(const MachineInstr &MI, unsigned Begin, unsigned End);
78
79 private:
80 bool checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses, unsigned Reg,
81 bool IsDef) const;
82
83 /// Returns true if Reg or its alias is in RegSet.
84 bool isRegInSet(const BitVector &RegSet, unsigned Reg) const;
85
86 const TargetRegisterInfo &TRI;
87 BitVector Defs, Uses;
88 };
89
Akira Hatanakae7606752013-03-01 00:50:52 +000090 /// Base class for inspecting loads and stores.
91 class InspectMemInstr {
92 public:
93 virtual bool hasHazard(const MachineInstr &MI) = 0;
94 virtual ~InspectMemInstr() {}
95 };
96
97 /// This subclass rejects any memory instructions.
98 class NoMemInstr : public InspectMemInstr {
99 public:
100 virtual bool hasHazard(const MachineInstr &MI);
101 };
102
103 /// This subclass uses memory dependence information to determine whether a
104 /// memory instruction can be moved to a delay slot.
105 class MemDefsUses : public InspectMemInstr {
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000106 public:
107 MemDefsUses(const MachineFrameInfo *MFI);
108
109 /// Return true if MI cannot be moved to delay slot.
Akira Hatanakae7606752013-03-01 00:50:52 +0000110 virtual bool hasHazard(const MachineInstr &MI);
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000111
112 private:
113 /// Update Defs and Uses. Return true if there exist dependences that
114 /// disqualify the delay slot candidate between V and values in Uses and Defs.
115 bool updateDefsUses(const Value *V, bool MayStore);
116
117 /// Get the list of underlying objects of MI's memory operand.
118 bool getUnderlyingObjects(const MachineInstr &MI,
119 SmallVectorImpl<const Value *> &Objects) const;
120
121 const MachineFrameInfo *MFI;
122 SmallPtrSet<const Value*, 4> Uses, Defs;
123
124 /// Flags indicating whether loads or stores have been seen.
125 bool SeenLoad, SeenStore;
126
127 /// Flags indicating whether loads or stores with no underlying objects have
128 /// been seen.
129 bool SeenNoObjLoad, SeenNoObjStore;
130
131 /// Memory instructions are not allowed to move to delay slot if this flag
132 /// is true.
133 bool ForbidMemInstr;
134 };
135
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000136 class Filler : public MachineFunctionPass {
137 public:
Bruno Cardoso Lopes90c59542010-12-09 17:31:11 +0000138 Filler(TargetMachine &tm)
Owen Anderson90c579d2010-08-06 18:33:48 +0000139 : MachineFunctionPass(ID), TM(tm), TII(tm.getInstrInfo()) { }
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000140
141 virtual const char *getPassName() const {
142 return "Mips Delay Slot Filler";
143 }
144
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000145 bool runOnMachineFunction(MachineFunction &F) {
Akira Hatanakaf9c3f3b2012-05-14 23:59:17 +0000146 if (SkipDelaySlotFiller)
147 return false;
148
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000149 bool Changed = false;
150 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
151 FI != FE; ++FI)
152 Changed |= runOnMachineBasicBlock(*FI);
153 return Changed;
154 }
155
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000156 private:
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000157 typedef MachineBasicBlock::iterator Iter;
158 typedef MachineBasicBlock::reverse_iterator ReverseIter;
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000159
160 bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
161
Akira Hatanakacd7319d2013-02-14 23:40:57 +0000162 /// This function checks if it is valid to move Candidate to the delay slot
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000163 /// and returns true if it isn't. It also updates memory and register
164 /// dependence information.
165 bool delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU,
Akira Hatanakae7606752013-03-01 00:50:52 +0000166 InspectMemInstr &IM) const;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000167
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000168 /// This function searches range [Begin, End) for an instruction that can be
169 /// moved to the delay slot. Returns true on success.
170 template<typename IterTy>
171 bool searchRange(MachineBasicBlock &MBB, IterTy Begin, IterTy End,
Akira Hatanakae7606752013-03-01 00:50:52 +0000172 RegDefsUses &RegDU, InspectMemInstr &IM, IterTy &Filler) const;
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000173
Akira Hatanakae7606752013-03-01 00:50:52 +0000174 /// This function searches in the backward direction for an instruction that
175 /// can be moved to the delay slot. Returns true on success.
176 bool searchBackward(MachineBasicBlock &MBB, Iter Slot) const;
177
178 /// This function searches MBB in the forward direction for an instruction
179 /// that can be moved to the delay slot. Returns true on success.
180 bool searchForward(MachineBasicBlock &MBB, Iter Slot) const;
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000181
182 bool terminateSearch(const MachineInstr &Candidate) const;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000183
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000184 TargetMachine &TM;
185 const TargetInstrInfo *TII;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000186
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000187 static char ID;
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000188 };
189 char Filler::ID = 0;
190} // end of anonymous namespace
191
Akira Hatanaka70cdcd52013-02-26 01:30:05 +0000192RegDefsUses::RegDefsUses(TargetMachine &TM)
193 : TRI(*TM.getRegisterInfo()), Defs(TRI.getNumRegs(), false),
194 Uses(TRI.getNumRegs(), false) {}
195
196void RegDefsUses::init(const MachineInstr &MI) {
197 // Add all register operands which are explicit and non-variadic.
198 update(MI, 0, MI.getDesc().getNumOperands());
199
200 // If MI is a call, add RA to Defs to prevent users of RA from going into
201 // delay slot.
202 if (MI.isCall())
203 Defs.set(Mips::RA);
204
205 // Add all implicit register operands of branch instructions except
206 // register AT.
207 if (MI.isBranch()) {
208 update(MI, MI.getDesc().getNumOperands(), MI.getNumOperands());
209 Defs.reset(Mips::AT);
210 }
211}
212
Akira Hatanakae7606752013-03-01 00:50:52 +0000213void RegDefsUses::setCallerSaved(const MachineInstr &MI) {
214 assert(MI.isCall());
215
216 // If MI is a call, add all caller-saved registers to Defs.
217 BitVector CallerSavedRegs(TRI.getNumRegs(), true);
218
219 CallerSavedRegs.reset(Mips::ZERO);
220 CallerSavedRegs.reset(Mips::ZERO_64);
221
222 for (const MCPhysReg *R = TRI.getCalleeSavedRegs(); *R; ++R)
223 for (MCRegAliasIterator AI(*R, &TRI, true); AI.isValid(); ++AI)
224 CallerSavedRegs.reset(*AI);
225
226 Defs |= CallerSavedRegs;
227}
228
Akira Hatanaka70cdcd52013-02-26 01:30:05 +0000229bool RegDefsUses::update(const MachineInstr &MI, unsigned Begin, unsigned End) {
230 BitVector NewDefs(TRI.getNumRegs()), NewUses(TRI.getNumRegs());
231 bool HasHazard = false;
232
233 for (unsigned I = Begin; I != End; ++I) {
234 const MachineOperand &MO = MI.getOperand(I);
235
236 if (MO.isReg() && MO.getReg())
237 HasHazard |= checkRegDefsUses(NewDefs, NewUses, MO.getReg(), MO.isDef());
238 }
239
240 Defs |= NewDefs;
241 Uses |= NewUses;
242
243 return HasHazard;
244}
245
246bool RegDefsUses::checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses,
247 unsigned Reg, bool IsDef) const {
248 if (IsDef) {
249 NewDefs.set(Reg);
250 // check whether Reg has already been defined or used.
251 return (isRegInSet(Defs, Reg) || isRegInSet(Uses, Reg));
252 }
253
254 NewUses.set(Reg);
255 // check whether Reg has already been defined.
256 return isRegInSet(Defs, Reg);
257}
258
259bool RegDefsUses::isRegInSet(const BitVector &RegSet, unsigned Reg) const {
260 // Check Reg and all aliased Registers.
261 for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI)
262 if (RegSet.test(*AI))
263 return true;
264 return false;
265}
266
Akira Hatanakae7606752013-03-01 00:50:52 +0000267bool NoMemInstr::hasHazard(const MachineInstr &MI) {
268 // Return true if MI accesses memory.
269 return (MI.mayStore() || MI.mayLoad());
270}
271
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000272MemDefsUses::MemDefsUses(const MachineFrameInfo *MFI_)
273 : MFI(MFI_), SeenLoad(false), SeenStore(false), SeenNoObjLoad(false),
274 SeenNoObjStore(false), ForbidMemInstr(false) {}
275
276bool MemDefsUses::hasHazard(const MachineInstr &MI) {
277 if (!MI.mayStore() && !MI.mayLoad())
278 return false;
279
280 if (ForbidMemInstr)
281 return true;
282
283 bool OrigSeenLoad = SeenLoad, OrigSeenStore = SeenStore;
284
285 SeenLoad |= MI.mayLoad();
286 SeenStore |= MI.mayStore();
287
288 // If MI is an ordered or volatile memory reference, disallow moving
289 // subsequent loads and stores to delay slot.
290 if (MI.hasOrderedMemoryRef() && (OrigSeenLoad || OrigSeenStore)) {
291 ForbidMemInstr = true;
292 return true;
293 }
294
295 bool HasHazard = false;
296 SmallVector<const Value *, 4> Objs;
297
298 // Check underlying object list.
299 if (getUnderlyingObjects(MI, Objs)) {
300 for (SmallVector<const Value *, 4>::const_iterator I = Objs.begin();
301 I != Objs.end(); ++I)
302 HasHazard |= updateDefsUses(*I, MI.mayStore());
303
304 return HasHazard;
305 }
306
307 // No underlying objects found.
308 HasHazard = MI.mayStore() && (OrigSeenLoad || OrigSeenStore);
309 HasHazard |= MI.mayLoad() || OrigSeenStore;
310
311 SeenNoObjLoad |= MI.mayLoad();
312 SeenNoObjStore |= MI.mayStore();
313
314 return HasHazard;
315}
316
317bool MemDefsUses::updateDefsUses(const Value *V, bool MayStore) {
318 if (MayStore)
319 return !Defs.insert(V) || Uses.count(V) || SeenNoObjStore || SeenNoObjLoad;
320
321 Uses.insert(V);
322 return Defs.count(V) || SeenNoObjStore;
323}
324
325bool MemDefsUses::
326getUnderlyingObjects(const MachineInstr &MI,
327 SmallVectorImpl<const Value *> &Objects) const {
328 if (!MI.hasOneMemOperand() || !(*MI.memoperands_begin())->getValue())
329 return false;
330
331 const Value *V = (*MI.memoperands_begin())->getValue();
332
333 SmallVector<Value *, 4> Objs;
334 GetUnderlyingObjects(const_cast<Value *>(V), Objs);
335
336 for (SmallVector<Value*, 4>::iterator I = Objs.begin(), E = Objs.end();
337 I != E; ++I) {
338 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(*I)) {
339 if (PSV->isAliased(MFI))
340 return false;
341 } else if (!isIdentifiedObject(V))
342 return false;
343
344 Objects.push_back(*I);
345 }
346
347 return true;
348}
349
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000350/// runOnMachineBasicBlock - Fill in delay slots for the given basic block.
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000351/// We assume there is only one delay slot per delayed instruction.
Akira Hatanaka90db35a2013-02-14 23:20:15 +0000352bool Filler::runOnMachineBasicBlock(MachineBasicBlock &MBB) {
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000353 bool Changed = false;
Akira Hatanaka53120e02011-10-05 01:30:09 +0000354
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000355 for (Iter I = MBB.begin(); I != MBB.end(); ++I) {
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000356 if (!I->hasDelaySlot())
357 continue;
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000358
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000359 ++FilledSlots;
360 Changed = true;
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000361
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000362 // Delay slot filling is disabled at -O0.
363 if (!DisableDelaySlotFiller && (TM.getOptLevel() != CodeGenOpt::None) &&
Akira Hatanakae7606752013-03-01 00:50:52 +0000364 (searchBackward(MBB, I) || searchForward(MBB, I)))
365 continue;
Akira Hatanaka15841392012-06-13 23:25:52 +0000366
Akira Hatanakae7606752013-03-01 00:50:52 +0000367 // Bundle the NOP to the instruction with the delay slot.
368 BuildMI(MBB, llvm::next(I), I->getDebugLoc(), TII->get(Mips::NOP));
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000369 MIBundleBuilder(MBB, I, llvm::next(llvm::next(I)));
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000370 }
371
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000372 return Changed;
373}
374
375/// createMipsDelaySlotFillerPass - Returns a pass that fills in delay
376/// slots in Mips MachineFunctions
377FunctionPass *llvm::createMipsDelaySlotFillerPass(MipsTargetMachine &tm) {
378 return new Filler(tm);
379}
380
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000381template<typename IterTy>
382bool Filler::searchRange(MachineBasicBlock &MBB, IterTy Begin, IterTy End,
Akira Hatanakae7606752013-03-01 00:50:52 +0000383 RegDefsUses &RegDU, InspectMemInstr& IM,
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000384 IterTy &Filler) const {
385 for (IterTy I = Begin; I != End; ++I) {
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000386 // skip debug value
387 if (I->isDebugValue())
388 continue;
389
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000390 if (terminateSearch(*I))
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000391 break;
392
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000393 assert((!I->isCall() && !I->isReturn() && !I->isBranch()) &&
394 "Cannot put calls, returns or branches in delay slot.");
395
Akira Hatanakae7606752013-03-01 00:50:52 +0000396 if (delayHasHazard(*I, RegDU, IM))
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000397 continue;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000398
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000399 Filler = I;
400 return true;
401 }
402
403 return false;
404}
405
Akira Hatanakae7606752013-03-01 00:50:52 +0000406bool Filler::searchBackward(MachineBasicBlock &MBB, Iter Slot) const {
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000407 RegDefsUses RegDU(TM);
408 MemDefsUses MemDU(MBB.getParent()->getFrameInfo());
Akira Hatanakae7606752013-03-01 00:50:52 +0000409 ReverseIter Filler;
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000410
411 RegDU.init(*Slot);
412
Akira Hatanakae7606752013-03-01 00:50:52 +0000413 if (searchRange(MBB, ReverseIter(Slot), MBB.rend(), RegDU, MemDU, Filler)) {
414 MBB.splice(llvm::next(Slot), &MBB, llvm::next(Filler).base());
415 MIBundleBuilder(MBB, Slot, llvm::next(llvm::next(Slot)));
416 ++UsefulSlots;
417 return true;
418 }
419
420 return false;
421}
422
423bool Filler::searchForward(MachineBasicBlock &MBB, Iter Slot) const {
424 // Can handle only calls.
425 if (!Slot->isCall())
426 return false;
427
428 RegDefsUses RegDU(TM);
429 NoMemInstr NM;
430 Iter Filler;
431
432 RegDU.setCallerSaved(*Slot);
433
434 if (searchRange(MBB, llvm::next(Slot), MBB.end(), RegDU, NM, Filler)) {
435 MBB.splice(llvm::next(Slot), &MBB, Filler);
436 MIBundleBuilder(MBB, Slot, llvm::next(llvm::next(Slot)));
437 ++UsefulSlots;
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000438 return true;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000439 }
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000440
441 return false;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000442}
443
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000444bool Filler::delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU,
Akira Hatanakae7606752013-03-01 00:50:52 +0000445 InspectMemInstr &IM) const {
Akira Hatanakacd7319d2013-02-14 23:40:57 +0000446 bool HasHazard = (Candidate.isImplicitDef() || Candidate.isKill());
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000447
Akira Hatanakae7606752013-03-01 00:50:52 +0000448 HasHazard |= IM.hasHazard(Candidate);
Akira Hatanaka70cdcd52013-02-26 01:30:05 +0000449 HasHazard |= RegDU.update(Candidate, 0, Candidate.getNumOperands());
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000450
Akira Hatanakacd7319d2013-02-14 23:40:57 +0000451 return HasHazard;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000452}
453
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000454bool Filler::terminateSearch(const MachineInstr &Candidate) const {
455 return (Candidate.isTerminator() || Candidate.isCall() ||
456 Candidate.isLabel() || Candidate.isInlineAsm() ||
457 Candidate.hasUnmodeledSideEffects());
458}